1 /* $NetBSD: piixpm.c,v 1.26 2008/10/12 19:01:01 martin Exp $ */ 2 /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */ 3 4 /* 5 * Copyright (c) 2005, 2006 Alexander Yurchenko <grange@openbsd.org> 6 * 7 * Permission to use, copy, modify, and distribute this software for any 8 * purpose with or without fee is hereby granted, provided that the above 9 * copyright notice and this permission notice appear in all copies. 10 * 11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18 */ 19 20 /* 21 * Intel PIIX and compatible Power Management controller driver. 22 */ 23 24 #include <sys/cdefs.h> 25 __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.26 2008/10/12 19:01:01 martin Exp $"); 26 27 #include <sys/param.h> 28 #include <sys/systm.h> 29 #include <sys/device.h> 30 #include <sys/kernel.h> 31 #include <sys/rwlock.h> 32 #include <sys/proc.h> 33 34 #include <sys/bus.h> 35 36 #include <dev/pci/pcidevs.h> 37 #include <dev/pci/pcireg.h> 38 #include <dev/pci/pcivar.h> 39 40 #include <dev/pci/piixpmreg.h> 41 42 #include <dev/i2c/i2cvar.h> 43 44 #include <dev/ic/acpipmtimer.h> 45 46 #ifdef PIIXPM_DEBUG 47 #define DPRINTF(x) printf x 48 #else 49 #define DPRINTF(x) 50 #endif 51 52 #define PIIXPM_DELAY 200 53 #define PIIXPM_TIMEOUT 1 54 55 struct piixpm_softc { 56 device_t sc_dev; 57 58 bus_space_tag_t sc_smb_iot; 59 bus_space_handle_t sc_smb_ioh; 60 void * sc_smb_ih; 61 int sc_poll; 62 63 bus_space_tag_t sc_pm_iot; 64 bus_space_handle_t sc_pm_ioh; 65 66 pci_chipset_tag_t sc_pc; 67 pcitag_t sc_pcitag; 68 69 struct i2c_controller sc_i2c_tag; 70 krwlock_t sc_i2c_rwlock; 71 struct { 72 i2c_op_t op; 73 void * buf; 74 size_t len; 75 int flags; 76 volatile int error; 77 } sc_i2c_xfer; 78 79 pcireg_t sc_devact[2]; 80 }; 81 82 static int piixpm_match(device_t, cfdata_t, void *); 83 static void piixpm_attach(device_t, device_t, void *); 84 85 static bool piixpm_suspend(device_t PMF_FN_PROTO); 86 static bool piixpm_resume(device_t PMF_FN_PROTO); 87 88 static int piixpm_i2c_acquire_bus(void *, int); 89 static void piixpm_i2c_release_bus(void *, int); 90 static int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, 91 size_t, void *, size_t, int); 92 93 static int piixpm_intr(void *); 94 95 CFATTACH_DECL_NEW(piixpm, sizeof(struct piixpm_softc), 96 piixpm_match, piixpm_attach, NULL, NULL); 97 98 static int 99 piixpm_match(device_t parent, cfdata_t match, void *aux) 100 { 101 struct pci_attach_args *pa; 102 103 pa = (struct pci_attach_args *)aux; 104 switch (PCI_VENDOR(pa->pa_id)) { 105 case PCI_VENDOR_INTEL: 106 switch (PCI_PRODUCT(pa->pa_id)) { 107 case PCI_PRODUCT_INTEL_82371AB_PMC: 108 case PCI_PRODUCT_INTEL_82440MX_PMC: 109 return 1; 110 } 111 break; 112 case PCI_VENDOR_ATI: 113 switch (PCI_PRODUCT(pa->pa_id)) { 114 case PCI_PRODUCT_ATI_SB200_SMB: 115 case PCI_PRODUCT_ATI_SB300_SMB: 116 case PCI_PRODUCT_ATI_SB400_SMB: 117 case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */ 118 return 1; 119 } 120 break; 121 case PCI_VENDOR_SERVERWORKS: 122 switch (PCI_PRODUCT(pa->pa_id)) { 123 case PCI_PRODUCT_SERVERWORKS_OSB4: 124 case PCI_PRODUCT_SERVERWORKS_CSB5: 125 case PCI_PRODUCT_SERVERWORKS_CSB6: 126 case PCI_PRODUCT_SERVERWORKS_HT1000SB: 127 return 1; 128 } 129 } 130 131 return 0; 132 } 133 134 static void 135 piixpm_attach(device_t parent, device_t self, void *aux) 136 { 137 struct piixpm_softc *sc = device_private(self); 138 struct pci_attach_args *pa = aux; 139 struct i2cbus_attach_args iba; 140 pcireg_t base, conf; 141 pcireg_t pmmisc; 142 pci_intr_handle_t ih; 143 char devinfo[256]; 144 const char *intrstr = NULL; 145 146 sc->sc_dev = self; 147 sc->sc_pc = pa->pa_pc; 148 sc->sc_pcitag = pa->pa_tag; 149 150 aprint_naive("\n"); 151 aprint_normal("\n"); 152 153 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo)); 154 aprint_normal_dev(self, "%s (rev. 0x%02x)\n", devinfo, 155 PCI_REVISION(pa->pa_class)); 156 157 if (!pmf_device_register(self, piixpm_suspend, piixpm_resume)) 158 aprint_error_dev(self, "couldn't establish power handler\n"); 159 160 /* Read configuration */ 161 conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC); 162 DPRINTF(("%s: conf 0x%x\n", device_xname(self), conf)); 163 164 if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) || 165 (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC)) 166 goto nopowermanagement; 167 168 /* check whether I/O access to PM regs is enabled */ 169 pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC); 170 if (!(pmmisc & 1)) 171 goto nopowermanagement; 172 173 sc->sc_pm_iot = pa->pa_iot; 174 /* Map I/O space */ 175 base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE); 176 if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base), 177 PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) { 178 aprint_error_dev(self, "can't map power management I/O space\n"); 179 goto nopowermanagement; 180 } 181 182 /* 183 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M. 184 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20 185 * in the "Specification update" (document #297738). 186 */ 187 acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh, 188 PIIX_PM_PMTMR, 189 (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 ); 190 191 nopowermanagement: 192 if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) { 193 aprint_normal_dev(self, "SMBus disabled\n"); 194 return; 195 } 196 197 /* Map I/O space */ 198 sc->sc_smb_iot = pa->pa_iot; 199 base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff; 200 if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base), 201 PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) { 202 aprint_error_dev(self, "can't map smbus I/O space\n"); 203 return; 204 } 205 206 sc->sc_poll = 1; 207 if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) { 208 /* No PCI IRQ */ 209 aprint_normal_dev(self, "interrupting at SMI"); 210 } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) { 211 /* Install interrupt handler */ 212 if (pci_intr_map(pa, &ih) == 0) { 213 intrstr = pci_intr_string(pa->pa_pc, ih); 214 sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO, 215 piixpm_intr, sc); 216 if (sc->sc_smb_ih != NULL) { 217 aprint_normal_dev(self, "interrupting at %s", 218 intrstr); 219 sc->sc_poll = 0; 220 } 221 } 222 } 223 if (sc->sc_poll) 224 aprint_normal_dev(self, "polling"); 225 226 aprint_normal("\n"); 227 228 /* Attach I2C bus */ 229 rw_init(&sc->sc_i2c_rwlock); 230 sc->sc_i2c_tag.ic_cookie = sc; 231 sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus; 232 sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus; 233 sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec; 234 235 bzero(&iba, sizeof(iba)); 236 iba.iba_tag = &sc->sc_i2c_tag; 237 config_found_ia(self, "i2cbus", &iba, iicbus_print); 238 239 return; 240 } 241 242 static bool 243 piixpm_suspend(device_t dv PMF_FN_ARGS) 244 { 245 struct piixpm_softc *sc = device_private(dv); 246 247 sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag, 248 PIIX_DEVACTA); 249 sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag, 250 PIIX_DEVACTB); 251 252 return true; 253 } 254 255 static bool 256 piixpm_resume(device_t dv PMF_FN_ARGS) 257 { 258 struct piixpm_softc *sc = device_private(dv); 259 260 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA, 261 sc->sc_devact[0]); 262 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB, 263 sc->sc_devact[1]); 264 265 return true; 266 } 267 268 static int 269 piixpm_i2c_acquire_bus(void *cookie, int flags) 270 { 271 struct piixpm_softc *sc = cookie; 272 273 if (cold || sc->sc_poll || (flags & I2C_F_POLL)) 274 return (0); 275 276 rw_enter(&sc->sc_i2c_rwlock, RW_WRITER); 277 return 0; 278 } 279 280 static void 281 piixpm_i2c_release_bus(void *cookie, int flags) 282 { 283 struct piixpm_softc *sc = cookie; 284 285 if (cold || sc->sc_poll || (flags & I2C_F_POLL)) 286 return; 287 288 rw_exit(&sc->sc_i2c_rwlock); 289 } 290 291 static int 292 piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, 293 const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags) 294 { 295 struct piixpm_softc *sc = cookie; 296 const u_int8_t *b; 297 u_int8_t ctl = 0, st; 298 int retries; 299 300 DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n", 301 device_xname(sc->sc_dev), op, addr, cmdlen, len, flags)); 302 303 /* Wait for bus to be idle */ 304 for (retries = 100; retries > 0; retries--) { 305 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 306 PIIX_SMB_HS); 307 if (!(st & PIIX_SMB_HS_BUSY)) 308 break; 309 DELAY(PIIXPM_DELAY); 310 } 311 DPRINTF(("%s: exec: st 0x%d\n", device_xname(sc->sc_dev), st & 0xff)); 312 if (st & PIIX_SMB_HS_BUSY) 313 return (1); 314 315 if (cold || sc->sc_poll) 316 flags |= I2C_F_POLL; 317 318 if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2) 319 return (1); 320 321 /* Setup transfer */ 322 sc->sc_i2c_xfer.op = op; 323 sc->sc_i2c_xfer.buf = buf; 324 sc->sc_i2c_xfer.len = len; 325 sc->sc_i2c_xfer.flags = flags; 326 sc->sc_i2c_xfer.error = 0; 327 328 /* Set slave address and transfer direction */ 329 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA, 330 PIIX_SMB_TXSLVA_ADDR(addr) | 331 (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0)); 332 333 b = cmdbuf; 334 if (cmdlen > 0) 335 /* Set command byte */ 336 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 337 PIIX_SMB_HCMD, b[0]); 338 339 if (I2C_OP_WRITE_P(op)) { 340 /* Write data */ 341 b = buf; 342 if (len > 0) 343 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 344 PIIX_SMB_HD0, b[0]); 345 if (len > 1) 346 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 347 PIIX_SMB_HD1, b[1]); 348 } 349 350 /* Set SMBus command */ 351 if (len == 0) 352 ctl = PIIX_SMB_HC_CMD_BYTE; 353 else if (len == 1) 354 ctl = PIIX_SMB_HC_CMD_BDATA; 355 else if (len == 2) 356 ctl = PIIX_SMB_HC_CMD_WDATA; 357 358 if ((flags & I2C_F_POLL) == 0) 359 ctl |= PIIX_SMB_HC_INTREN; 360 361 /* Start transaction */ 362 ctl |= PIIX_SMB_HC_START; 363 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl); 364 365 if (flags & I2C_F_POLL) { 366 /* Poll for completion */ 367 DELAY(PIIXPM_DELAY); 368 for (retries = 1000; retries > 0; retries--) { 369 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 370 PIIX_SMB_HS); 371 if ((st & PIIX_SMB_HS_BUSY) == 0) 372 break; 373 DELAY(PIIXPM_DELAY); 374 } 375 if (st & PIIX_SMB_HS_BUSY) 376 goto timeout; 377 piixpm_intr(sc); 378 } else { 379 /* Wait for interrupt */ 380 if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz)) 381 goto timeout; 382 } 383 384 if (sc->sc_i2c_xfer.error) 385 return (1); 386 387 return (0); 388 389 timeout: 390 /* 391 * Transfer timeout. Kill the transaction and clear status bits. 392 */ 393 aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st); 394 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, 395 PIIX_SMB_HC_KILL); 396 DELAY(PIIXPM_DELAY); 397 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS); 398 if ((st & PIIX_SMB_HS_FAILED) == 0) 399 aprint_error_dev(sc->sc_dev, "transaction abort failed, status 0x%x\n", st); 400 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st); 401 return (1); 402 } 403 404 static int 405 piixpm_intr(void *arg) 406 { 407 struct piixpm_softc *sc = arg; 408 u_int8_t st; 409 u_int8_t *b; 410 size_t len; 411 412 /* Read status */ 413 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS); 414 if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR | 415 PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR | 416 PIIX_SMB_HS_FAILED)) == 0) 417 /* Interrupt was not for us */ 418 return (0); 419 420 DPRINTF(("%s: intr st 0x%d\n", device_xname(sc->sc_dev), st & 0xff)); 421 422 /* Clear status bits */ 423 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st); 424 425 /* Check for errors */ 426 if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR | 427 PIIX_SMB_HS_FAILED)) { 428 sc->sc_i2c_xfer.error = 1; 429 goto done; 430 } 431 432 if (st & PIIX_SMB_HS_INTR) { 433 if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op)) 434 goto done; 435 436 /* Read data */ 437 b = sc->sc_i2c_xfer.buf; 438 len = sc->sc_i2c_xfer.len; 439 if (len > 0) 440 b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 441 PIIX_SMB_HD0); 442 if (len > 1) 443 b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 444 PIIX_SMB_HD1); 445 } 446 447 done: 448 if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0) 449 wakeup(sc); 450 return (1); 451 } 452