1 /* $NetBSD: piixpm.c,v 1.67 2022/04/01 15:34:34 pgoyette Exp $ */ 2 /* $OpenBSD: piixpm.c,v 1.39 2013/10/01 20:06:02 sf Exp $ */ 3 4 /* 5 * Copyright (c) 2005, 2006 Alexander Yurchenko <grange@openbsd.org> 6 * 7 * Permission to use, copy, modify, and distribute this software for any 8 * purpose with or without fee is hereby granted, provided that the above 9 * copyright notice and this permission notice appear in all copies. 10 * 11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18 */ 19 20 /* 21 * Intel PIIX and compatible Power Management controller driver. 22 */ 23 24 #include <sys/cdefs.h> 25 __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.67 2022/04/01 15:34:34 pgoyette Exp $"); 26 27 #include <sys/param.h> 28 #include <sys/systm.h> 29 #include <sys/device.h> 30 #include <sys/kernel.h> 31 #include <sys/mutex.h> 32 #include <sys/condvar.h> 33 #include <sys/proc.h> 34 35 #include <sys/bus.h> 36 37 #include <dev/pci/pcidevs.h> 38 #include <dev/pci/pcireg.h> 39 #include <dev/pci/pcivar.h> 40 41 #include <dev/pci/piixpmreg.h> 42 43 #include <dev/i2c/i2cvar.h> 44 45 #include <dev/ic/acpipmtimer.h> 46 47 #ifdef PIIXPM_DEBUG 48 #define DPRINTF(x) printf x 49 #else 50 #define DPRINTF(x) 51 #endif 52 53 #define PIIXPM_IS_CSB5(sc) \ 54 (PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_SERVERWORKS && \ 55 PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_SERVERWORKS_CSB5) 56 #define PIIXPM_DELAY 200 57 #define PIIXPM_TIMEOUT 1 58 59 #define PIIXPM_IS_SB800GRP(sc) \ 60 ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_ATI) && \ 61 ((PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_ATI_SB600_SMB) && \ 62 ((sc)->sc_rev >= 0x40))) 63 64 #define PIIXPM_IS_HUDSON(sc) \ 65 ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_AMD) && \ 66 (PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_AMD_HUDSON_SMB)) 67 68 #define PIIXPM_IS_KERNCZ(sc) \ 69 ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_AMD) && \ 70 (PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_AMD_KERNCZ_SMB)) 71 72 #define PIIXPM_IS_FCHGRP(sc) (PIIXPM_IS_HUDSON(sc) || PIIXPM_IS_KERNCZ(sc)) 73 74 #define PIIX_SB800_TIMEOUT 500 75 76 struct piixpm_smbus { 77 int sda; 78 int sda_save; 79 struct piixpm_softc *softc; 80 }; 81 82 struct piixpm_softc { 83 device_t sc_dev; 84 85 bus_space_tag_t sc_iot; 86 #define sc_pm_iot sc_iot 87 #define sc_smb_iot sc_iot 88 bus_space_handle_t sc_pm_ioh; 89 bus_space_handle_t sc_sb800_ioh; 90 bus_space_handle_t sc_smb_ioh; 91 void * sc_smb_ih; 92 int sc_poll; 93 bool sc_sb800_selen; /* Use SMBUS0SEL */ 94 95 pci_chipset_tag_t sc_pc; 96 pcitag_t sc_pcitag; 97 pcireg_t sc_id; 98 pcireg_t sc_rev; 99 100 int sc_numbusses; 101 device_t sc_i2c_device[4]; 102 struct piixpm_smbus sc_busses[4]; 103 struct i2c_controller sc_i2c_tags[4]; 104 105 kmutex_t sc_exec_lock; 106 kcondvar_t sc_exec_wait; 107 108 struct { 109 i2c_op_t op; 110 void * buf; 111 size_t len; 112 int flags; 113 int error; 114 bool done; 115 } sc_i2c_xfer; 116 117 pcireg_t sc_devact[2]; 118 }; 119 120 static int piixpm_match(device_t, cfdata_t, void *); 121 static void piixpm_attach(device_t, device_t, void *); 122 static int piixpm_rescan(device_t, const char *, const int *); 123 static void piixpm_chdet(device_t, device_t); 124 125 static bool piixpm_suspend(device_t, const pmf_qual_t *); 126 static bool piixpm_resume(device_t, const pmf_qual_t *); 127 128 static int piixpm_sb800_init(struct piixpm_softc *); 129 static void piixpm_csb5_reset(void *); 130 static int piixpm_i2c_sb800_acquire_bus(void *, int); 131 static void piixpm_i2c_sb800_release_bus(void *, int); 132 static int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, 133 size_t, void *, size_t, int); 134 135 static int piixpm_intr(void *); 136 137 CFATTACH_DECL3_NEW(piixpm, sizeof(struct piixpm_softc), 138 piixpm_match, piixpm_attach, NULL, NULL, piixpm_rescan, piixpm_chdet, 0); 139 140 static int 141 piixpm_match(device_t parent, cfdata_t match, void *aux) 142 { 143 struct pci_attach_args *pa; 144 145 pa = (struct pci_attach_args *)aux; 146 switch (PCI_VENDOR(pa->pa_id)) { 147 case PCI_VENDOR_INTEL: 148 switch (PCI_PRODUCT(pa->pa_id)) { 149 case PCI_PRODUCT_INTEL_82371AB_PMC: 150 case PCI_PRODUCT_INTEL_82440MX_PMC: 151 return 1; 152 } 153 break; 154 case PCI_VENDOR_ATI: 155 switch (PCI_PRODUCT(pa->pa_id)) { 156 case PCI_PRODUCT_ATI_SB200_SMB: 157 case PCI_PRODUCT_ATI_SB300_SMB: 158 case PCI_PRODUCT_ATI_SB400_SMB: 159 case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */ 160 return 1; 161 } 162 break; 163 case PCI_VENDOR_SERVERWORKS: 164 switch (PCI_PRODUCT(pa->pa_id)) { 165 case PCI_PRODUCT_SERVERWORKS_OSB4: 166 case PCI_PRODUCT_SERVERWORKS_CSB5: 167 case PCI_PRODUCT_SERVERWORKS_CSB6: 168 case PCI_PRODUCT_SERVERWORKS_HT1000SB: 169 case PCI_PRODUCT_SERVERWORKS_HT1100SB: 170 return 1; 171 } 172 break; 173 case PCI_VENDOR_AMD: 174 switch (PCI_PRODUCT(pa->pa_id)) { 175 case PCI_PRODUCT_AMD_HUDSON_SMB: 176 case PCI_PRODUCT_AMD_KERNCZ_SMB: 177 return 1; 178 } 179 break; 180 } 181 182 return 0; 183 } 184 185 static void 186 piixpm_attach(device_t parent, device_t self, void *aux) 187 { 188 struct piixpm_softc *sc = device_private(self); 189 struct pci_attach_args *pa = aux; 190 pcireg_t base, conf; 191 pcireg_t pmmisc; 192 pci_intr_handle_t ih; 193 bool usesmi = false; 194 const char *intrstr = NULL; 195 int i; 196 char intrbuf[PCI_INTRSTR_LEN]; 197 198 sc->sc_dev = self; 199 sc->sc_iot = pa->pa_iot; 200 sc->sc_id = pa->pa_id; 201 sc->sc_rev = PCI_REVISION(pa->pa_class); 202 sc->sc_pc = pa->pa_pc; 203 sc->sc_pcitag = pa->pa_tag; 204 sc->sc_numbusses = 1; 205 206 pci_aprint_devinfo(pa, NULL); 207 208 mutex_init(&sc->sc_exec_lock, MUTEX_DEFAULT, IPL_BIO); 209 cv_init(&sc->sc_exec_wait, device_xname(self)); 210 211 if (!pmf_device_register(self, piixpm_suspend, piixpm_resume)) 212 aprint_error_dev(self, "couldn't establish power handler\n"); 213 214 if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) || 215 (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC)) 216 goto nopowermanagement; 217 218 /* check whether I/O access to PM regs is enabled */ 219 pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC); 220 if (!(pmmisc & 1)) 221 goto nopowermanagement; 222 223 /* Map I/O space */ 224 base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE); 225 if (base == 0 || bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base), 226 PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) { 227 aprint_error_dev(self, 228 "can't map power management I/O space\n"); 229 goto nopowermanagement; 230 } 231 232 /* 233 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M. 234 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20 235 * in the "Specification update" (document #297738). 236 */ 237 acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh, PIIX_PM_PMTMR, 238 (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0); 239 240 nopowermanagement: 241 242 /* SB800 rev 0x40+, AMD HUDSON and newer need special initialization */ 243 if (PIIXPM_IS_FCHGRP(sc) || PIIXPM_IS_SB800GRP(sc)) { 244 if (piixpm_sb800_init(sc) == 0) { 245 /* Read configuration */ 246 conf = bus_space_read_1(sc->sc_iot, 247 sc->sc_smb_ioh, SB800_SMB_HOSTC); 248 usesmi = ((conf & SB800_SMB_HOSTC_IRQ) == 0); 249 goto setintr; 250 } 251 aprint_normal_dev(self, "SMBus initialization failed\n"); 252 return; 253 } 254 255 /* Read configuration */ 256 conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC); 257 DPRINTF(("%s: conf 0x%08x\n", device_xname(self), conf)); 258 259 if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) { 260 aprint_normal_dev(self, "SMBus disabled\n"); 261 return; 262 } 263 usesmi = (conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI; 264 265 /* Map I/O space */ 266 base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff; 267 if (base == 0 || 268 bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base), 269 PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) { 270 aprint_error_dev(self, "can't map smbus I/O space\n"); 271 return; 272 } 273 274 setintr: 275 sc->sc_poll = 1; 276 aprint_normal_dev(self, ""); 277 if (usesmi) { 278 /* No PCI IRQ */ 279 aprint_normal("interrupting at SMI, "); 280 } else { 281 if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) { 282 /* Install interrupt handler */ 283 if (pci_intr_map(pa, &ih) == 0) { 284 intrstr = pci_intr_string(pa->pa_pc, ih, 285 intrbuf, sizeof(intrbuf)); 286 pci_intr_setattr(pa->pa_pc, &ih, 287 PCI_INTR_MPSAFE, true); 288 sc->sc_smb_ih = pci_intr_establish_xname( 289 pa->pa_pc, ih, IPL_BIO, piixpm_intr, 290 sc, device_xname(sc->sc_dev)); 291 if (sc->sc_smb_ih != NULL) { 292 aprint_normal("interrupting at %s", 293 intrstr); 294 sc->sc_poll = 0; 295 } 296 } 297 } 298 if (sc->sc_poll) 299 aprint_normal("polling"); 300 } 301 302 aprint_normal("\n"); 303 304 for (i = 0; i < sc->sc_numbusses; i++) 305 sc->sc_i2c_device[i] = NULL; 306 307 piixpm_rescan(self, NULL, NULL); 308 } 309 310 static int 311 piixpm_iicbus_print(void *aux, const char *pnp) 312 { 313 struct i2cbus_attach_args *iba = aux; 314 struct i2c_controller *tag = iba->iba_tag; 315 struct piixpm_smbus *bus = tag->ic_cookie; 316 struct piixpm_softc *sc = bus->softc; 317 318 iicbus_print(aux, pnp); 319 if (sc->sc_numbusses != 0) 320 aprint_normal(" port %d", bus->sda); 321 322 return UNCONF; 323 } 324 325 static int 326 piixpm_rescan(device_t self, const char *ifattr, const int *locators) 327 { 328 struct piixpm_softc *sc = device_private(self); 329 struct i2cbus_attach_args iba; 330 int i; 331 332 /* Attach I2C bus */ 333 334 for (i = 0; i < sc->sc_numbusses; i++) { 335 struct i2c_controller *tag = &sc->sc_i2c_tags[i]; 336 337 if (sc->sc_i2c_device[i] != NULL) 338 continue; 339 sc->sc_busses[i].sda = i; 340 sc->sc_busses[i].softc = sc; 341 iic_tag_init(tag); 342 tag->ic_cookie = &sc->sc_busses[i]; 343 if (PIIXPM_IS_SB800GRP(sc) || PIIXPM_IS_FCHGRP(sc)) { 344 tag->ic_acquire_bus = piixpm_i2c_sb800_acquire_bus; 345 tag->ic_release_bus = piixpm_i2c_sb800_release_bus; 346 } else { 347 tag->ic_acquire_bus = NULL; 348 tag->ic_release_bus = NULL; 349 } 350 tag->ic_exec = piixpm_i2c_exec; 351 memset(&iba, 0, sizeof(iba)); 352 iba.iba_tag = tag; 353 sc->sc_i2c_device[i] = 354 config_found(self, &iba, piixpm_iicbus_print, CFARGS_NONE); 355 if (sc->sc_i2c_device[i] == NULL) 356 iic_tag_fini(tag); 357 } 358 359 return 0; 360 } 361 362 static void 363 piixpm_chdet(device_t self, device_t child) 364 { 365 struct piixpm_softc *sc = device_private(self); 366 int i; 367 368 for (i = 0; i < sc->sc_numbusses; i++) { 369 if (sc->sc_i2c_device[i] == child) { 370 371 struct i2c_controller *tag = &sc->sc_i2c_tags[i]; 372 373 iic_tag_fini(tag); 374 sc->sc_i2c_device[i] = NULL; 375 break; 376 } 377 } 378 } 379 380 381 static bool 382 piixpm_suspend(device_t dv, const pmf_qual_t *qual) 383 { 384 struct piixpm_softc *sc = device_private(dv); 385 386 sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag, 387 PIIX_DEVACTA); 388 sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag, 389 PIIX_DEVACTB); 390 391 return true; 392 } 393 394 static bool 395 piixpm_resume(device_t dv, const pmf_qual_t *qual) 396 { 397 struct piixpm_softc *sc = device_private(dv); 398 399 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA, 400 sc->sc_devact[0]); 401 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB, 402 sc->sc_devact[1]); 403 404 return true; 405 } 406 407 /* 408 * Extract SMBus base address from SB800 Power Management (PM) registers. 409 * The PM registers can be accessed either through indirect I/O (CD6/CD7) or 410 * direct mapping if AcpiMMioDecodeEn is enabled. Since this function is only 411 * called once it uses indirect I/O for simplicity. 412 */ 413 static int 414 piixpm_sb800_init(struct piixpm_softc *sc) 415 { 416 bus_space_tag_t iot = sc->sc_iot; 417 bus_space_handle_t ioh; /* indirect I/O handle */ 418 uint16_t val, base_addr; 419 bool enabled; 420 421 if (PIIXPM_IS_KERNCZ(sc) || 422 (PIIXPM_IS_HUDSON(sc) && (sc->sc_rev >= 0x1f))) 423 sc->sc_numbusses = 2; 424 else 425 sc->sc_numbusses = 4; 426 427 /* Fetch SMB base address */ 428 if (bus_space_map(iot, 429 SB800_INDIRECTIO_BASE, SB800_INDIRECTIO_SIZE, 0, &ioh)) { 430 device_printf(sc->sc_dev, "couldn't map indirect I/O space\n"); 431 return EBUSY; 432 } 433 if (PIIXPM_IS_FCHGRP(sc)) { 434 bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX, 435 AMDFCH41_PM_DECODE_EN0); 436 val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA); 437 enabled = val & AMDFCH41_SMBUS_EN; 438 if (!enabled) 439 return ENOENT; 440 441 bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX, 442 AMDFCH41_PM_DECODE_EN1); 443 val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA) << 8; 444 base_addr = val; 445 } else { 446 uint8_t data; 447 448 bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX, 449 SB800_PM_SMBUS0EN_LO); 450 val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA); 451 enabled = val & SB800_PM_SMBUS0EN_ENABLE; 452 if (!enabled) 453 return ENOENT; 454 455 bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX, 456 SB800_PM_SMBUS0EN_HI); 457 val |= bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA) << 8; 458 base_addr = val & SB800_PM_SMBUS0EN_BADDR; 459 460 bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX, 461 SB800_PM_SMBUS0SELEN); 462 data = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA); 463 if ((data & SB800_PM_USE_SMBUS0SEL) != 0) 464 sc->sc_sb800_selen = true; 465 } 466 467 sc->sc_sb800_ioh = ioh; 468 aprint_debug_dev(sc->sc_dev, "SMBus @ 0x%04x\n", base_addr); 469 470 if (bus_space_map(iot, PCI_MAPREG_IO_ADDR(base_addr), 471 SB800_SMB_SIZE, 0, &sc->sc_smb_ioh)) { 472 aprint_error_dev(sc->sc_dev, "can't map smbus I/O space\n"); 473 return EBUSY; 474 } 475 476 return 0; 477 } 478 479 static void 480 piixpm_csb5_reset(void *arg) 481 { 482 struct piixpm_softc *sc = arg; 483 pcireg_t base, hostc, pmbase; 484 485 base = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE); 486 hostc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC); 487 488 pmbase = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE); 489 pmbase |= PIIX_PM_BASE_CSB5_RESET; 490 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase); 491 pmbase &= ~PIIX_PM_BASE_CSB5_RESET; 492 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase); 493 494 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE, base); 495 pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC, hostc); 496 497 (void) tsleep(&sc, PRIBIO, "csb5reset", hz/2); 498 } 499 500 static int 501 piixpm_i2c_sb800_acquire_bus(void *cookie, int flags) 502 { 503 struct piixpm_smbus *smbus = cookie; 504 struct piixpm_softc *sc = smbus->softc; 505 uint8_t sctl, old_sda, index, mask, reg; 506 int i; 507 508 sctl = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_SC); 509 for (i = 0; i < PIIX_SB800_TIMEOUT; i++) { 510 /* Try to acquire the host semaphore */ 511 sctl &= ~PIIX_SMB_SC_SEMMASK; 512 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_SC, 513 sctl | PIIX_SMB_SC_HOSTSEM); 514 515 sctl = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 516 PIIX_SMB_SC); 517 if ((sctl & PIIX_SMB_SC_HOSTSEM) != 0) 518 break; 519 520 delay(1000); 521 } 522 if (i >= PIIX_SB800_TIMEOUT) { 523 device_printf(sc->sc_dev, 524 "Failed to acquire the host semaphore\n"); 525 return -1; 526 } 527 528 if (PIIXPM_IS_KERNCZ(sc) || 529 (PIIXPM_IS_HUDSON(sc) && (sc->sc_rev >= 0x1f))) { 530 index = AMDFCH41_PM_PORT_INDEX; 531 mask = AMDFCH41_SMBUS_PORTMASK; 532 } else if (sc->sc_sb800_selen) { 533 index = SB800_PM_SMBUS0SEL; 534 mask = SB800_PM_SMBUS0_MASK_E; 535 } else { 536 index = SB800_PM_SMBUS0EN_LO; 537 mask = SB800_PM_SMBUS0_MASK_C; 538 } 539 540 bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh, 541 SB800_INDIRECTIO_INDEX, index); 542 reg = bus_space_read_1(sc->sc_iot, sc->sc_sb800_ioh, 543 SB800_INDIRECTIO_DATA); 544 545 old_sda = __SHIFTOUT(reg, mask); 546 if (smbus->sda != old_sda) { 547 reg &= ~mask; 548 reg |= __SHIFTIN(smbus->sda, mask); 549 bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh, 550 SB800_INDIRECTIO_DATA, reg); 551 } 552 553 /* Save the old port number */ 554 smbus->sda_save = old_sda; 555 556 return 0; 557 } 558 559 static void 560 piixpm_i2c_sb800_release_bus(void *cookie, int flags) 561 { 562 struct piixpm_smbus *smbus = cookie; 563 struct piixpm_softc *sc = smbus->softc; 564 uint8_t sctl, index, mask, reg; 565 566 if (PIIXPM_IS_KERNCZ(sc) || 567 (PIIXPM_IS_HUDSON(sc) && (sc->sc_rev >= 0x1f))) { 568 index = AMDFCH41_PM_PORT_INDEX; 569 mask = AMDFCH41_SMBUS_PORTMASK; 570 } else if (sc->sc_sb800_selen) { 571 index = SB800_PM_SMBUS0SEL; 572 mask = SB800_PM_SMBUS0_MASK_E; 573 } else { 574 index = SB800_PM_SMBUS0EN_LO; 575 mask = SB800_PM_SMBUS0_MASK_C; 576 } 577 578 bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh, 579 SB800_INDIRECTIO_INDEX, index); 580 if (smbus->sda != smbus->sda_save) { 581 /* Restore the port number */ 582 reg = bus_space_read_1(sc->sc_iot, sc->sc_sb800_ioh, 583 SB800_INDIRECTIO_DATA); 584 reg &= ~mask; 585 reg |= __SHIFTIN(smbus->sda_save, mask); 586 bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh, 587 SB800_INDIRECTIO_DATA, reg); 588 } 589 590 /* Release the host semaphore */ 591 sctl = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_SC); 592 sctl &= ~PIIX_SMB_SC_SEMMASK; 593 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_SC, 594 sctl | PIIX_SMB_SC_CLRHOSTSEM); 595 } 596 597 static int 598 piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, 599 const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags) 600 { 601 struct piixpm_smbus *smbus = cookie; 602 struct piixpm_softc *sc = smbus->softc; 603 const uint8_t *b; 604 uint8_t ctl = 0, st; 605 int retries; 606 607 DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, " 608 "flags 0x%x\n", 609 device_xname(sc->sc_dev), op, addr, cmdlen, len, flags)); 610 611 mutex_enter(&sc->sc_exec_lock); 612 613 /* Clear status bits */ 614 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, 615 PIIX_SMB_HS_INTR | PIIX_SMB_HS_DEVERR | 616 PIIX_SMB_HS_BUSERR | PIIX_SMB_HS_FAILED); 617 bus_space_barrier(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, 1, 618 BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 619 620 /* Wait for bus to be idle */ 621 for (retries = 100; retries > 0; retries--) { 622 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 623 PIIX_SMB_HS); 624 if (!(st & PIIX_SMB_HS_BUSY)) 625 break; 626 DELAY(PIIXPM_DELAY); 627 } 628 DPRINTF(("%s: exec: st %#x\n", device_xname(sc->sc_dev), st & 0xff)); 629 if (st & PIIX_SMB_HS_BUSY) { 630 mutex_exit(&sc->sc_exec_lock); 631 return (EBUSY); 632 } 633 634 if (sc->sc_poll) 635 flags |= I2C_F_POLL; 636 637 if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 || 638 (cmdlen == 0 && len > 1)) { 639 mutex_exit(&sc->sc_exec_lock); 640 return (EINVAL); 641 } 642 643 /* Setup transfer */ 644 sc->sc_i2c_xfer.op = op; 645 sc->sc_i2c_xfer.buf = buf; 646 sc->sc_i2c_xfer.len = len; 647 sc->sc_i2c_xfer.flags = flags; 648 sc->sc_i2c_xfer.error = 0; 649 sc->sc_i2c_xfer.done = false; 650 651 /* Set slave address and transfer direction */ 652 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA, 653 PIIX_SMB_TXSLVA_ADDR(addr) | 654 (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0)); 655 656 b = cmdbuf; 657 if (cmdlen > 0) 658 /* Set command byte */ 659 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 660 PIIX_SMB_HCMD, b[0]); 661 662 if (I2C_OP_WRITE_P(op)) { 663 /* Write data */ 664 b = buf; 665 if (cmdlen == 0 && len == 1) 666 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 667 PIIX_SMB_HCMD, b[0]); 668 else if (len > 0) 669 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 670 PIIX_SMB_HD0, b[0]); 671 if (len > 1) 672 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, 673 PIIX_SMB_HD1, b[1]); 674 } 675 676 /* Set SMBus command */ 677 if (cmdlen == 0) { 678 if (len == 0) 679 ctl = PIIX_SMB_HC_CMD_QUICK; 680 else 681 ctl = PIIX_SMB_HC_CMD_BYTE; 682 } else if (len == 1) 683 ctl = PIIX_SMB_HC_CMD_BDATA; 684 else if (len == 2) 685 ctl = PIIX_SMB_HC_CMD_WDATA; 686 else 687 panic("%s: unexpected len %zu", __func__, len); 688 689 if ((flags & I2C_F_POLL) == 0) 690 ctl |= PIIX_SMB_HC_INTREN; 691 692 /* Start transaction */ 693 ctl |= PIIX_SMB_HC_START; 694 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl); 695 696 if (flags & I2C_F_POLL) { 697 /* Poll for completion */ 698 if (PIIXPM_IS_CSB5(sc)) 699 DELAY(2*PIIXPM_DELAY); 700 else 701 DELAY(PIIXPM_DELAY); 702 for (retries = 1000; retries > 0; retries--) { 703 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 704 PIIX_SMB_HS); 705 if ((st & PIIX_SMB_HS_BUSY) == 0) 706 break; 707 DELAY(PIIXPM_DELAY); 708 } 709 if (st & PIIX_SMB_HS_BUSY) 710 goto timeout; 711 piixpm_intr(sc); 712 } else { 713 /* Wait for interrupt */ 714 while (! sc->sc_i2c_xfer.done) { 715 if (cv_timedwait(&sc->sc_exec_wait, &sc->sc_exec_lock, 716 PIIXPM_TIMEOUT * hz)) 717 goto timeout; 718 } 719 } 720 721 int error = sc->sc_i2c_xfer.error; 722 mutex_exit(&sc->sc_exec_lock); 723 724 return (error); 725 726 timeout: 727 /* 728 * Transfer timeout. Kill the transaction and clear status bits. 729 */ 730 aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st); 731 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, 732 PIIX_SMB_HC_KILL); 733 DELAY(PIIXPM_DELAY); 734 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS); 735 if ((st & PIIX_SMB_HS_FAILED) == 0) 736 aprint_error_dev(sc->sc_dev, 737 "transaction abort failed, status 0x%x\n", st); 738 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st); 739 /* 740 * CSB5 needs hard reset to unlock the smbus after timeout. 741 */ 742 if (PIIXPM_IS_CSB5(sc)) 743 piixpm_csb5_reset(sc); 744 mutex_exit(&sc->sc_exec_lock); 745 return (ETIMEDOUT); 746 } 747 748 static int 749 piixpm_intr(void *arg) 750 { 751 struct piixpm_softc *sc = arg; 752 uint8_t st; 753 uint8_t *b; 754 size_t len; 755 756 /* Read status */ 757 st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS); 758 if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR | 759 PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR | 760 PIIX_SMB_HS_FAILED)) == 0) 761 /* Interrupt was not for us */ 762 return (0); 763 764 DPRINTF(("%s: intr st %#x\n", device_xname(sc->sc_dev), st & 0xff)); 765 766 if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0) 767 mutex_enter(&sc->sc_exec_lock); 768 769 /* Clear status bits */ 770 bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st); 771 772 /* Check for errors */ 773 if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR | 774 PIIX_SMB_HS_FAILED)) { 775 sc->sc_i2c_xfer.error = EIO; 776 goto done; 777 } 778 779 if (st & PIIX_SMB_HS_INTR) { 780 if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op)) 781 goto done; 782 783 /* Read data */ 784 b = sc->sc_i2c_xfer.buf; 785 len = sc->sc_i2c_xfer.len; 786 if (len > 0) 787 b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 788 PIIX_SMB_HD0); 789 if (len > 1) 790 b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, 791 PIIX_SMB_HD1); 792 } 793 794 done: 795 sc->sc_i2c_xfer.done = true; 796 if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0) { 797 cv_signal(&sc->sc_exec_wait); 798 mutex_exit(&sc->sc_exec_lock); 799 } 800 return (1); 801 } 802