xref: /netbsd-src/sys/dev/pci/pcivar.h (revision d710132b4b8ce7f7cccaaf660cb16aa16b4077a0)
1 /*	$NetBSD: pcivar.h,v 1.56 2003/06/15 23:09:09 fvdl Exp $	*/
2 
3 /*
4  * Copyright (c) 1996, 1997 Christopher G. Demetriou.  All rights reserved.
5  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  * 3. All advertising materials mentioning features or use of this software
16  *    must display the following acknowledgement:
17  *	This product includes software developed by Charles M. Hannum.
18  * 4. The name of the author may not be used to endorse or promote products
19  *    derived from this software without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 #ifndef _DEV_PCI_PCIVAR_H_
34 #define	_DEV_PCI_PCIVAR_H_
35 
36 /*
37  * Definitions for PCI autoconfiguration.
38  *
39  * This file describes types and functions which are used for PCI
40  * configuration.  Some of this information is machine-specific, and is
41  * provided by pci_machdep.h.
42  */
43 
44 #include <sys/device.h>
45 #include <machine/bus.h>
46 #include <dev/pci/pcireg.h>
47 
48 /*
49  * Structures and definitions needed by the machine-dependent header.
50  */
51 typedef u_int32_t pcireg_t;		/* configuration space register XXX */
52 struct pcibus_attach_args;
53 struct pci_softc;
54 
55 #ifdef _KERNEL
56 /*
57  * Machine-dependent definitions.
58  */
59 #include <machine/pci_machdep.h>
60 
61 /*
62  * PCI bus attach arguments.
63  */
64 struct pcibus_attach_args {
65 	char		*pba_busname;	/* XXX should be common */
66 	bus_space_tag_t pba_iot;	/* pci i/o space tag */
67 	bus_space_tag_t pba_memt;	/* pci mem space tag */
68 	bus_dma_tag_t pba_dmat;		/* DMA tag */
69 	bus_dma_tag_t pba_dmat64;	/* DMA tag */
70 	pci_chipset_tag_t pba_pc;
71 	int		pba_flags;	/* flags; see below */
72 
73 	int		pba_bus;	/* PCI bus number */
74 
75 	/*
76 	 * Pointer to the pcitag of our parent bridge.  If there is no
77 	 * parent bridge, then we assume we are a root bus.
78 	 */
79 	pcitag_t	*pba_bridgetag;
80 
81 	/*
82 	 * Interrupt swizzling information.  These fields
83 	 * are only used by secondary busses.
84 	 */
85 	u_int		pba_intrswiz;	/* how to swizzle pins */
86 	pcitag_t	pba_intrtag;	/* intr. appears to come from here */
87 };
88 
89 /*
90  * PCI device attach arguments.
91  */
92 struct pci_attach_args {
93 	bus_space_tag_t pa_iot;		/* pci i/o space tag */
94 	bus_space_tag_t pa_memt;	/* pci mem space tag */
95 	bus_dma_tag_t pa_dmat;		/* DMA tag */
96 	bus_dma_tag_t pa_dmat64;	/* DMA tag */
97 	pci_chipset_tag_t pa_pc;
98 	int		pa_flags;	/* flags; see below */
99 
100 	u_int		pa_bus;
101 	u_int		pa_device;
102 	u_int		pa_function;
103 	pcitag_t	pa_tag;
104 	pcireg_t	pa_id, pa_class;
105 
106 	/*
107 	 * Interrupt information.
108 	 *
109 	 * "Intrline" is used on systems whose firmware puts
110 	 * the right routing data into the line register in
111 	 * configuration space.  The rest are used on systems
112 	 * that do not.
113 	 */
114 	u_int		pa_intrswiz;	/* how to swizzle pins if ppb */
115 	pcitag_t	pa_intrtag;	/* intr. appears to come from here */
116 	pci_intr_pin_t	pa_intrpin;	/* intr. appears on this pin */
117 	pci_intr_line_t	pa_intrline;	/* intr. routing information */
118 	pci_intr_pin_t  pa_rawintrpin; 	/* unswizzled pin */
119 };
120 
121 /*
122  * Flags given in the bus and device attachment args.
123  */
124 #define	PCI_FLAGS_IO_ENABLED	0x01		/* I/O space is enabled */
125 #define	PCI_FLAGS_MEM_ENABLED	0x02		/* memory space is enabled */
126 #define	PCI_FLAGS_MRL_OKAY	0x04		/* Memory Read Line okay */
127 #define	PCI_FLAGS_MRM_OKAY	0x08		/* Memory Read Multiple okay */
128 #define	PCI_FLAGS_MWI_OKAY	0x10		/* Memory Write and Invalidate
129 						   okay */
130 
131 /*
132  * PCI device 'quirks'.
133  *
134  * In general strange behaviour which can be handled by a driver (e.g.
135  * a bridge's inability to pass a type of access correctly) should be.
136  * The quirks table should only contain information which impacts
137  * the operation of the MI PCI code and which can't be pushed lower
138  * (e.g. because it's unacceptable to require a driver to be present
139  * for the information to be known).
140  */
141 struct pci_quirkdata {
142 	pci_vendor_id_t		vendor;		/* Vendor ID */
143 	pci_product_id_t	product;	/* Product ID */
144 	int			quirks;		/* quirks; see below */
145 };
146 #define	PCI_QUIRK_MULTIFUNCTION		1
147 
148 struct pci_softc {
149 	struct device sc_dev;
150 	bus_space_tag_t sc_iot, sc_memt;
151 	bus_dma_tag_t sc_dmat;
152 	bus_dma_tag_t sc_dmat64;
153 	pci_chipset_tag_t sc_pc;
154 	int sc_bus, sc_maxndevs;
155 	pcitag_t *sc_bridgetag;
156 	u_int sc_intrswiz;
157 	pcitag_t sc_intrtag;
158 	int sc_flags;
159 };
160 
161 extern struct cfdriver pci_cd;
162 
163 /*
164  * Locators devices that attach to 'pcibus', as specified to config.
165  */
166 #define	pcibuscf_bus		cf_loc[PCIBUSCF_BUS]
167 #define	PCIBUS_UNK_BUS		PCIBUSCF_BUS_DEFAULT	/* wildcarded 'bus' */
168 
169 /*
170  * Locators for PCI devices, as specified to config.
171  */
172 #define	pcicf_dev		cf_loc[PCICF_DEV]
173 #define	PCI_UNK_DEV		PCICF_DEV_DEFAULT	/* wildcarded 'dev' */
174 
175 #define	pcicf_function		cf_loc[PCICF_FUNCTION]
176 #define	PCI_UNK_FUNCTION	PCICF_FUNCTION_DEFAULT /* wildcarded 'function' */
177 
178 /*
179  * Configuration space access and utility functions.  (Note that most,
180  * e.g. make_tag, conf_read, conf_write are declared by pci_machdep.h.)
181  */
182 int	pci_mapreg_probe __P((pci_chipset_tag_t, pcitag_t, int, pcireg_t *));
183 pcireg_t pci_mapreg_type __P((pci_chipset_tag_t, pcitag_t, int));
184 int	pci_mapreg_info __P((pci_chipset_tag_t, pcitag_t, int, pcireg_t,
185 	    bus_addr_t *, bus_size_t *, int *));
186 int	pci_mapreg_map __P((struct pci_attach_args *, int, pcireg_t, int,
187 	    bus_space_tag_t *, bus_space_handle_t *, bus_addr_t *,
188 	    bus_size_t *));
189 
190 int pci_get_capability __P((pci_chipset_tag_t, pcitag_t, int,
191 			    int *, pcireg_t *));
192 
193 /*
194  * Helper functions for autoconfiguration.
195  */
196 int	pci_enumerate_bus_generic(struct pci_softc *,
197 	    int (*)(struct pci_attach_args *), struct pci_attach_args *);
198 int	pci_probe_device(struct pci_softc *, pcitag_t tag,
199 	    int (*)(struct pci_attach_args *), struct pci_attach_args *);
200 void	pci_devinfo __P((pcireg_t, pcireg_t, int, char *));
201 void	pci_conf_print __P((pci_chipset_tag_t, pcitag_t,
202 	    void (*)(pci_chipset_tag_t, pcitag_t, const pcireg_t *)));
203 const struct pci_quirkdata *
204 	pci_lookup_quirkdata __P((pci_vendor_id_t, pci_product_id_t));
205 
206 /*
207  * Helper functions for user access to the PCI bus.
208  */
209 struct proc;
210 int	pci_devioctl __P((pci_chipset_tag_t, pcitag_t, u_long, caddr_t,
211 	    int flag, struct proc *));
212 
213 /*
214  * Power Management (PCI 2.2)
215  */
216 
217 #define PCI_PWR_D0	0
218 #define PCI_PWR_D1	1
219 #define PCI_PWR_D2	2
220 #define PCI_PWR_D3	3
221 int	pci_set_powerstate __P((pci_chipset_tag_t, pcitag_t, int));
222 int	pci_get_powerstate __P((pci_chipset_tag_t, pcitag_t));
223 
224 /*
225  * Vital Product Data (PCI 2.2)
226  */
227 int	pci_vpd_read __P((pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *));
228 int	pci_vpd_write __P((pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *));
229 
230 /*
231  * Misc.
232  */
233 char   *pci_findvendor __P((pcireg_t));
234 int	pci_find_device(struct pci_attach_args *pa,
235 			int (*match)(struct pci_attach_args *));
236 int	pci_dma64_available(struct pci_attach_args *);
237 
238 
239 #endif /* _KERNEL */
240 
241 #endif /* _DEV_PCI_PCIVAR_H_ */
242