xref: /netbsd-src/sys/dev/pci/pciidevar.h (revision fad4c9f71477ae11cea2ee75ec82151ac770a534)
1 /*	$NetBSD: pciidevar.h,v 1.34 2006/06/17 17:05:20 jmcneill Exp $	*/
2 
3 /*
4  * Copyright (c) 1998 Christopher G. Demetriou.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *      This product includes software developed by Christopher G. Demetriou
17  *	for the NetBSD Project.
18  * 4. The name of the author may not be used to endorse or promote products
19  *    derived from this software without specific prior written permission
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 #ifndef _DEV_PCI_PCIIDEVAR_H_
34 #define	_DEV_PCI_PCIIDEVAR_H_
35 
36 /*
37  * PCI IDE driver exported software structures.
38  *
39  * Author: Christopher G. Demetriou, March 2, 1998.
40  */
41 
42 #include <dev/ata/atavar.h>
43 #include <dev/ic/wdcreg.h>
44 #include <dev/ic/wdcvar.h>
45 #include "opt_pciide.h"
46 
47 /* options passed via the 'flags' config keyword */
48 #define	PCIIDE_OPTIONS_DMA	0x01
49 #define	PCIIDE_OPTIONS_NODMA	0x02
50 
51 #ifndef ATADEBUG
52 #define ATADEBUG
53 #endif
54 
55 #define DEBUG_DMA   0x01
56 #define DEBUG_XFERS  0x02
57 #define DEBUG_FUNCS  0x08
58 #define DEBUG_PROBE  0x10
59 #ifdef ATADEBUG
60 extern int atadebug_pciide_mask;
61 #define ATADEBUG_PRINT(args, level) \
62 	if (atadebug_pciide_mask & (level)) printf args
63 #else
64 #define ATADEBUG_PRINT(args, level)
65 #endif
66 
67 struct device;
68 
69 /*
70  * While standard PCI IDE controllers only have 2 channels, it is
71  * common for PCI SATA controllers to have more.  Here we define
72  * the maximum number of channels that any one PCI IDE device can
73  * have.
74  */
75 #define	PCIIDE_MAX_CHANNELS	4
76 
77 struct pciide_softc {
78 	struct wdc_softc	sc_wdcdev;	/* common wdc definitions */
79 	pci_chipset_tag_t	sc_pc;		/* PCI registers info */
80 	pcitag_t		sc_tag;
81 	void			*sc_pci_ih;	/* PCI interrupt handle */
82 	int			sc_dma_ok;	/* bus-master DMA info */
83 	/*
84 	 * sc_dma_ioh may only be used to allocate the dma_iohs
85 	 * array in the channels (see below), or by chip-dependent
86 	 * code that knows what it's doing, as the registers may
87 	 * be laid out differently. All code in pciide_common.c
88 	 * must use the channel->dma_iohs array.
89 	 */
90 	bus_space_tag_t		sc_dma_iot;
91 	bus_space_handle_t	sc_dma_ioh;
92 	bus_dma_tag_t		sc_dmat;
93 
94 	/*
95 	 * Some controllers might have DMA restrictions other than
96 	 * the norm.
97 	 */
98 	bus_size_t		sc_dma_maxsegsz;
99 	bus_size_t		sc_dma_boundary;
100 
101 	/* For VIA/AMD/nVidia */
102 	bus_addr_t sc_apo_regbase;
103 
104 	/* For Cypress */
105 	const struct cy82c693_handle *sc_cy_handle;
106 	int sc_cy_compatchan;
107 
108 	/* for SiS */
109 	u_int8_t sis_type;
110 
111 	/*
112 	 * For Silicon Image SATALink, Serverworks SATA, Artisea SATA
113 	 * and Promise SATA
114 	 */
115 	bus_space_tag_t sc_ba5_st;
116 	bus_space_handle_t sc_ba5_sh;
117 	int sc_ba5_en;
118 
119 	/* Vendor info (for interpreting Chip description) */
120 	pcireg_t sc_pci_id;
121 	/* Chip description */
122 	const struct pciide_product_desc *sc_pp;
123 	/* common definitions */
124 	struct ata_channel *wdc_chanarray[PCIIDE_MAX_CHANNELS];
125 	/* internal bookkeeping */
126 	struct pciide_channel {			/* per-channel data */
127 		struct ata_channel ata_channel; /* generic part */
128 		const char	*name;
129 		int		compat;	/* is it compat? */
130 		void		*ih;	/* compat or pci handle */
131 		bus_space_handle_t ctl_baseioh; /* ctrl regs blk, native mode */
132 		/* DMA tables and DMA map for xfer, for each drive */
133 		struct pciide_dma_maps {
134 			bus_dmamap_t    dmamap_table;
135 			struct idedma_table *dma_table;
136 			bus_dmamap_t    dmamap_xfer;
137 			int dma_flags;
138 		} dma_maps[2];
139 		bus_space_handle_t	dma_iohs[IDEDMA_NREGS];
140 		/*
141 		 * Some controllers require certain bits to
142 		 * always be set for proper operation of the
143 		 * controller.  Set those bits here, if they're
144 		 * required.
145 		 */
146 		uint8_t		idedma_cmd;
147 	} pciide_channels[PCIIDE_MAX_CHANNELS];
148 
149 	/* Power management */
150 	void			*sc_powerhook;
151 	struct pci_conf_state	sc_pciconf; /* Restore buffer */
152 	/* Intel power management */
153 	pcireg_t		sc_idetim;
154 	pcireg_t		sc_udmatim;
155 };
156 
157 /* Given an ata_channel, get the pciide_softc. */
158 #define	CHAN_TO_PCIIDE(chp)	((struct pciide_softc *) (chp)->ch_atac)
159 
160 /* Given an ata_channel, get the pciide_channel. */
161 #define	CHAN_TO_PCHAN(chp)	((struct pciide_channel *) (chp))
162 
163 struct pciide_product_desc {
164 	u_int32_t ide_product;
165 	int ide_flags;
166 	const char *ide_name;
167 	/* map and setup chip, probe drives */
168 	void (*chip_map)(struct pciide_softc*, struct pci_attach_args*);
169 };
170 
171 /* Flags for ide_flags */
172 #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
173 
174 
175 /* inlines for reading/writing 8-bit PCI registers */
176 static inline u_int8_t pciide_pci_read(pci_chipset_tag_t, pcitag_t, int);
177 static inline void pciide_pci_write(pci_chipset_tag_t, pcitag_t,
178 					   int, u_int8_t);
179 
180 static inline u_int8_t
181 pciide_pci_read(pc, pa, reg)
182 	pci_chipset_tag_t pc;
183 	pcitag_t pa;
184 	int reg;
185 {
186 
187 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
188 	    ((reg & 0x03) * 8) & 0xff);
189 }
190 
191 static inline void
192 pciide_pci_write(pc, pa, reg, val)
193 	pci_chipset_tag_t pc;
194 	pcitag_t pa;
195 	int reg;
196 	u_int8_t val;
197 {
198 	pcireg_t pcival;
199 
200 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
201 	pcival &= ~(0xff << ((reg & 0x03) * 8));
202 	pcival |= (val << ((reg & 0x03) * 8));
203 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
204 }
205 
206 void default_chip_map(struct pciide_softc*, struct pci_attach_args*);
207 void sata_setup_channel(struct ata_channel*);
208 
209 void pciide_channel_dma_setup(struct pciide_channel *);
210 int  pciide_dma_table_setup(struct pciide_softc*, int, int);
211 int  pciide_dma_dmamap_setup(struct pciide_softc *, int, int,
212 				void *, size_t, int);
213 int  pciide_dma_init(void*, int, int, void *, size_t, int);
214 void pciide_dma_start(void*, int, int);
215 int  pciide_dma_finish(void*, int, int, int);
216 void pciide_irqack(struct ata_channel *);
217 
218 /*
219  * Functions defined by machine-dependent code.
220  */
221 
222 /* Attach compat interrupt handler, returning handle or NULL if failed. */
223 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
224 void	*pciide_machdep_compat_intr_establish(struct device *,
225 	    struct pci_attach_args *, int, int (*)(void *), void *);
226 #endif
227 
228 const struct pciide_product_desc* pciide_lookup_product
229 	(u_int32_t, const struct pciide_product_desc *);
230 void	pciide_common_attach(struct pciide_softc *, struct pci_attach_args *,
231 		const struct pciide_product_desc *);
232 
233 int	pciide_chipen(struct pciide_softc *, struct pci_attach_args *);
234 void	pciide_mapregs_compat(struct pci_attach_args *,
235 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*);
236 void	pciide_mapregs_native(struct pci_attach_args *,
237 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
238 	    int (*pci_intr)(void *));
239 void	pciide_mapreg_dma(struct pciide_softc *,
240 	    struct pci_attach_args *);
241 int	pciide_chansetup(struct pciide_softc *, int, pcireg_t);
242 void	pciide_mapchan(struct pci_attach_args *,
243 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
244 	    int (*pci_intr)(void *));
245 void	pciide_map_compat_intr(struct pci_attach_args *,
246 	    struct pciide_channel *, int);
247 int	pciide_compat_intr(void *);
248 int	pciide_pci_intr(void *);
249 
250 #endif /* _DEV_PCI_PCIIDEVAR_H_ */
251