1 /* $NetBSD: pci_subr.c,v 1.217 2019/09/20 10:04:45 msaitoh Exp $ */ 2 3 /* 4 * Copyright (c) 1997 Zubin D. Dittia. All rights reserved. 5 * Copyright (c) 1995, 1996, 1998, 2000 6 * Christopher G. Demetriou. All rights reserved. 7 * Copyright (c) 1994 Charles M. Hannum. All rights reserved. 8 * 9 * Redistribution and use in source and binary forms, with or without 10 * modification, are permitted provided that the following conditions 11 * are met: 12 * 1. Redistributions of source code must retain the above copyright 13 * notice, this list of conditions and the following disclaimer. 14 * 2. Redistributions in binary form must reproduce the above copyright 15 * notice, this list of conditions and the following disclaimer in the 16 * documentation and/or other materials provided with the distribution. 17 * 3. All advertising materials mentioning features or use of this software 18 * must display the following acknowledgement: 19 * This product includes software developed by Charles M. Hannum. 20 * 4. The name of the author may not be used to endorse or promote products 21 * derived from this software without specific prior written permission. 22 * 23 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 24 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 25 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 26 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 29 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 30 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33 */ 34 35 /* 36 * PCI autoconfiguration support functions. 37 * 38 * Note: This file is also built into a userland library (libpci). 39 * Pay attention to this when you make modifications. 40 */ 41 42 #include <sys/cdefs.h> 43 __KERNEL_RCSID(0, "$NetBSD: pci_subr.c,v 1.217 2019/09/20 10:04:45 msaitoh Exp $"); 44 45 #ifdef _KERNEL_OPT 46 #include "opt_pci.h" 47 #endif 48 49 #include <sys/param.h> 50 51 #ifdef _KERNEL 52 #include <sys/systm.h> 53 #include <sys/intr.h> 54 #include <sys/module.h> 55 #else 56 #include <pci.h> 57 #include <stdarg.h> 58 #include <stdbool.h> 59 #include <stdio.h> 60 #include <stdlib.h> 61 #include <string.h> 62 #endif 63 64 #include <dev/pci/pcireg.h> 65 #ifdef _KERNEL 66 #include <dev/pci/pcivar.h> 67 #else 68 #include <dev/pci/pci_verbose.h> 69 #include <dev/pci/pcidevs.h> 70 #include <dev/pci/pcidevs_data.h> 71 #endif 72 73 static int pci_conf_find_cap(const pcireg_t *, unsigned int, int *); 74 static int pci_conf_find_extcap(const pcireg_t *, unsigned int, int *); 75 static void pci_conf_print_pcie_power(uint8_t, unsigned int); 76 77 /* 78 * Descriptions of known PCI classes and subclasses. 79 * 80 * Subclasses are described in the same way as classes, but have a 81 * NULL subclass pointer. 82 */ 83 struct pci_class { 84 const char *name; 85 u_int val; /* as wide as pci_{,sub}class_t */ 86 const struct pci_class *subclasses; 87 }; 88 89 /* 90 * Class 0x00. 91 * Before rev. 2.0. 92 */ 93 static const struct pci_class pci_subclass_prehistoric[] = { 94 { "miscellaneous", PCI_SUBCLASS_PREHISTORIC_MISC, NULL, }, 95 { "VGA", PCI_SUBCLASS_PREHISTORIC_VGA, NULL, }, 96 { NULL, 0, NULL, }, 97 }; 98 99 /* 100 * Class 0x01. 101 * Mass storage controller 102 */ 103 104 /* ATA programming interface */ 105 static const struct pci_class pci_interface_ata[] = { 106 { "with single DMA", PCI_INTERFACE_ATA_SINGLEDMA, NULL, }, 107 { "with chained DMA", PCI_INTERFACE_ATA_CHAINEDDMA, NULL, }, 108 { NULL, 0, NULL, }, 109 }; 110 111 /* SATA programming interface */ 112 static const struct pci_class pci_interface_sata[] = { 113 { "vendor specific", PCI_INTERFACE_SATA_VND, NULL, }, 114 { "AHCI 1.0", PCI_INTERFACE_SATA_AHCI10, NULL, }, 115 { "Serial Storage Bus Interface", PCI_INTERFACE_SATA_SSBI, NULL, }, 116 { NULL, 0, NULL, }, 117 }; 118 119 /* Flash programming interface */ 120 static const struct pci_class pci_interface_nvm[] = { 121 { "vendor specific", PCI_INTERFACE_NVM_VND, NULL, }, 122 { "NVMHCI 1.0", PCI_INTERFACE_NVM_NVMHCI10, NULL, }, 123 { "NVMe", PCI_INTERFACE_NVM_NVME, NULL, }, 124 { NULL, 0, NULL, }, 125 }; 126 127 /* Subclasses */ 128 static const struct pci_class pci_subclass_mass_storage[] = { 129 { "SCSI", PCI_SUBCLASS_MASS_STORAGE_SCSI, NULL, }, 130 { "IDE", PCI_SUBCLASS_MASS_STORAGE_IDE, NULL, }, 131 { "floppy", PCI_SUBCLASS_MASS_STORAGE_FLOPPY, NULL, }, 132 { "IPI", PCI_SUBCLASS_MASS_STORAGE_IPI, NULL, }, 133 { "RAID", PCI_SUBCLASS_MASS_STORAGE_RAID, NULL, }, 134 { "ATA", PCI_SUBCLASS_MASS_STORAGE_ATA, 135 pci_interface_ata, }, 136 { "SATA", PCI_SUBCLASS_MASS_STORAGE_SATA, 137 pci_interface_sata, }, 138 { "SAS", PCI_SUBCLASS_MASS_STORAGE_SAS, NULL, }, 139 { "Flash", PCI_SUBCLASS_MASS_STORAGE_NVM, 140 pci_interface_nvm, }, 141 { "miscellaneous", PCI_SUBCLASS_MASS_STORAGE_MISC, NULL, }, 142 { NULL, 0, NULL, }, 143 }; 144 145 /* 146 * Class 0x02. 147 * Network controller. 148 */ 149 static const struct pci_class pci_subclass_network[] = { 150 { "ethernet", PCI_SUBCLASS_NETWORK_ETHERNET, NULL, }, 151 { "token ring", PCI_SUBCLASS_NETWORK_TOKENRING, NULL, }, 152 { "FDDI", PCI_SUBCLASS_NETWORK_FDDI, NULL, }, 153 { "ATM", PCI_SUBCLASS_NETWORK_ATM, NULL, }, 154 { "ISDN", PCI_SUBCLASS_NETWORK_ISDN, NULL, }, 155 { "WorldFip", PCI_SUBCLASS_NETWORK_WORLDFIP, NULL, }, 156 { "PCMIG Multi Computing", PCI_SUBCLASS_NETWORK_PCIMGMULTICOMP, NULL, }, 157 { "miscellaneous", PCI_SUBCLASS_NETWORK_MISC, NULL, }, 158 { NULL, 0, NULL, }, 159 }; 160 161 /* 162 * Class 0x03. 163 * Display controller. 164 */ 165 166 /* VGA programming interface */ 167 static const struct pci_class pci_interface_vga[] = { 168 { "", PCI_INTERFACE_VGA_VGA, NULL, }, 169 { "8514-compat", PCI_INTERFACE_VGA_8514, NULL, }, 170 { NULL, 0, NULL, }, 171 }; 172 /* Subclasses */ 173 static const struct pci_class pci_subclass_display[] = { 174 { "VGA", PCI_SUBCLASS_DISPLAY_VGA, pci_interface_vga,}, 175 { "XGA", PCI_SUBCLASS_DISPLAY_XGA, NULL, }, 176 { "3D", PCI_SUBCLASS_DISPLAY_3D, NULL, }, 177 { "miscellaneous", PCI_SUBCLASS_DISPLAY_MISC, NULL, }, 178 { NULL, 0, NULL, }, 179 }; 180 181 /* 182 * Class 0x04. 183 * Multimedia device. 184 */ 185 static const struct pci_class pci_subclass_multimedia[] = { 186 { "video", PCI_SUBCLASS_MULTIMEDIA_VIDEO, NULL, }, 187 { "audio", PCI_SUBCLASS_MULTIMEDIA_AUDIO, NULL, }, 188 { "telephony", PCI_SUBCLASS_MULTIMEDIA_TELEPHONY, NULL,}, 189 { "mixed mode", PCI_SUBCLASS_MULTIMEDIA_HDAUDIO, NULL, }, 190 { "miscellaneous", PCI_SUBCLASS_MULTIMEDIA_MISC, NULL, }, 191 { NULL, 0, NULL, }, 192 }; 193 194 /* 195 * Class 0x05. 196 * Memory controller. 197 */ 198 static const struct pci_class pci_subclass_memory[] = { 199 { "RAM", PCI_SUBCLASS_MEMORY_RAM, NULL, }, 200 { "flash", PCI_SUBCLASS_MEMORY_FLASH, NULL, }, 201 { "miscellaneous", PCI_SUBCLASS_MEMORY_MISC, NULL, }, 202 { NULL, 0, NULL, }, 203 }; 204 205 /* 206 * Class 0x06. 207 * Bridge device. 208 */ 209 210 /* PCI bridge programming interface */ 211 static const struct pci_class pci_interface_pcibridge[] = { 212 { "", PCI_INTERFACE_BRIDGE_PCI_PCI, NULL, }, 213 { "subtractive decode", PCI_INTERFACE_BRIDGE_PCI_SUBDEC, NULL, }, 214 { NULL, 0, NULL, }, 215 }; 216 217 /* Semi-transparent PCI-to-PCI bridge programming interface */ 218 static const struct pci_class pci_interface_stpci[] = { 219 { "primary side facing host", PCI_INTERFACE_STPCI_PRIMARY, NULL, }, 220 { "secondary side facing host", PCI_INTERFACE_STPCI_SECONDARY, NULL, }, 221 { NULL, 0, NULL, }, 222 }; 223 224 /* Advanced Switching programming interface */ 225 static const struct pci_class pci_interface_advsw[] = { 226 { "custom interface", PCI_INTERFACE_ADVSW_CUSTOM, NULL, }, 227 { "ASI-SIG", PCI_INTERFACE_ADVSW_ASISIG, NULL, }, 228 { NULL, 0, NULL, }, 229 }; 230 231 /* Subclasses */ 232 static const struct pci_class pci_subclass_bridge[] = { 233 { "host", PCI_SUBCLASS_BRIDGE_HOST, NULL, }, 234 { "ISA", PCI_SUBCLASS_BRIDGE_ISA, NULL, }, 235 { "EISA", PCI_SUBCLASS_BRIDGE_EISA, NULL, }, 236 { "MicroChannel", PCI_SUBCLASS_BRIDGE_MC, NULL, }, 237 { "PCI", PCI_SUBCLASS_BRIDGE_PCI, 238 pci_interface_pcibridge, }, 239 { "PCMCIA", PCI_SUBCLASS_BRIDGE_PCMCIA, NULL, }, 240 { "NuBus", PCI_SUBCLASS_BRIDGE_NUBUS, NULL, }, 241 { "CardBus", PCI_SUBCLASS_BRIDGE_CARDBUS, NULL, }, 242 { "RACEway", PCI_SUBCLASS_BRIDGE_RACEWAY, NULL, }, 243 { "Semi-transparent PCI", PCI_SUBCLASS_BRIDGE_STPCI, 244 pci_interface_stpci, }, 245 { "InfiniBand", PCI_SUBCLASS_BRIDGE_INFINIBAND, NULL, }, 246 { "advanced switching", PCI_SUBCLASS_BRIDGE_ADVSW, 247 pci_interface_advsw, }, 248 { "miscellaneous", PCI_SUBCLASS_BRIDGE_MISC, NULL, }, 249 { NULL, 0, NULL, }, 250 }; 251 252 /* 253 * Class 0x07. 254 * Simple communications controller. 255 */ 256 257 /* Serial controller programming interface */ 258 static const struct pci_class pci_interface_serial[] = { 259 { "generic XT-compat", PCI_INTERFACE_SERIAL_XT, NULL, }, 260 { "16450-compat", PCI_INTERFACE_SERIAL_16450, NULL, }, 261 { "16550-compat", PCI_INTERFACE_SERIAL_16550, NULL, }, 262 { "16650-compat", PCI_INTERFACE_SERIAL_16650, NULL, }, 263 { "16750-compat", PCI_INTERFACE_SERIAL_16750, NULL, }, 264 { "16850-compat", PCI_INTERFACE_SERIAL_16850, NULL, }, 265 { "16950-compat", PCI_INTERFACE_SERIAL_16950, NULL, }, 266 { NULL, 0, NULL, }, 267 }; 268 269 /* Parallel controller programming interface */ 270 static const struct pci_class pci_interface_parallel[] = { 271 { "", PCI_INTERFACE_PARALLEL, NULL,}, 272 { "bi-directional", PCI_INTERFACE_PARALLEL_BIDIRECTIONAL, NULL,}, 273 { "ECP 1.X-compat", PCI_INTERFACE_PARALLEL_ECP1X, NULL,}, 274 { "IEEE1284 controller", PCI_INTERFACE_PARALLEL_IEEE1284_CNTRL, NULL,}, 275 { "IEEE1284 target", PCI_INTERFACE_PARALLEL_IEEE1284_TGT, NULL,}, 276 { NULL, 0, NULL,}, 277 }; 278 279 /* Modem programming interface */ 280 static const struct pci_class pci_interface_modem[] = { 281 { "", PCI_INTERFACE_MODEM, NULL,}, 282 { "Hayes&16450-compat", PCI_INTERFACE_MODEM_HAYES16450, NULL,}, 283 { "Hayes&16550-compat", PCI_INTERFACE_MODEM_HAYES16550, NULL,}, 284 { "Hayes&16650-compat", PCI_INTERFACE_MODEM_HAYES16650, NULL,}, 285 { "Hayes&16750-compat", PCI_INTERFACE_MODEM_HAYES16750, NULL,}, 286 { NULL, 0, NULL,}, 287 }; 288 289 /* Subclasses */ 290 static const struct pci_class pci_subclass_communications[] = { 291 { "serial", PCI_SUBCLASS_COMMUNICATIONS_SERIAL, 292 pci_interface_serial, }, 293 { "parallel", PCI_SUBCLASS_COMMUNICATIONS_PARALLEL, 294 pci_interface_parallel, }, 295 { "multi-port serial", PCI_SUBCLASS_COMMUNICATIONS_MPSERIAL, NULL,}, 296 { "modem", PCI_SUBCLASS_COMMUNICATIONS_MODEM, 297 pci_interface_modem, }, 298 { "GPIB", PCI_SUBCLASS_COMMUNICATIONS_GPIB, NULL,}, 299 { "smartcard", PCI_SUBCLASS_COMMUNICATIONS_SMARTCARD, NULL,}, 300 { "miscellaneous", PCI_SUBCLASS_COMMUNICATIONS_MISC, NULL,}, 301 { NULL, 0, NULL,}, 302 }; 303 304 /* 305 * Class 0x08. 306 * Base system peripheral. 307 */ 308 309 /* PIC programming interface */ 310 static const struct pci_class pci_interface_pic[] = { 311 { "generic 8259", PCI_INTERFACE_PIC_8259, NULL, }, 312 { "ISA PIC", PCI_INTERFACE_PIC_ISA, NULL, }, 313 { "EISA PIC", PCI_INTERFACE_PIC_EISA, NULL, }, 314 { "IO APIC", PCI_INTERFACE_PIC_IOAPIC, NULL, }, 315 { "IO(x) APIC", PCI_INTERFACE_PIC_IOXAPIC, NULL, }, 316 { NULL, 0, NULL, }, 317 }; 318 319 /* DMA programming interface */ 320 static const struct pci_class pci_interface_dma[] = { 321 { "generic 8237", PCI_INTERFACE_DMA_8237, NULL, }, 322 { "ISA", PCI_INTERFACE_DMA_ISA, NULL, }, 323 { "EISA", PCI_INTERFACE_DMA_EISA, NULL, }, 324 { NULL, 0, NULL, }, 325 }; 326 327 /* Timer programming interface */ 328 static const struct pci_class pci_interface_tmr[] = { 329 { "generic 8254", PCI_INTERFACE_TIMER_8254, NULL, }, 330 { "ISA", PCI_INTERFACE_TIMER_ISA, NULL, }, 331 { "EISA", PCI_INTERFACE_TIMER_EISA, NULL, }, 332 { "HPET", PCI_INTERFACE_TIMER_HPET, NULL, }, 333 { NULL, 0, NULL, }, 334 }; 335 336 /* RTC programming interface */ 337 static const struct pci_class pci_interface_rtc[] = { 338 { "generic", PCI_INTERFACE_RTC_GENERIC, NULL, }, 339 { "ISA", PCI_INTERFACE_RTC_ISA, NULL, }, 340 { NULL, 0, NULL, }, 341 }; 342 343 /* Subclasses */ 344 static const struct pci_class pci_subclass_system[] = { 345 { "interrupt", PCI_SUBCLASS_SYSTEM_PIC, pci_interface_pic,}, 346 { "DMA", PCI_SUBCLASS_SYSTEM_DMA, pci_interface_dma,}, 347 { "timer", PCI_SUBCLASS_SYSTEM_TIMER, pci_interface_tmr,}, 348 { "RTC", PCI_SUBCLASS_SYSTEM_RTC, pci_interface_rtc,}, 349 { "PCI Hot-Plug", PCI_SUBCLASS_SYSTEM_PCIHOTPLUG, NULL, }, 350 { "SD Host Controller", PCI_SUBCLASS_SYSTEM_SDHC, NULL, }, 351 { "IOMMU", PCI_SUBCLASS_SYSTEM_IOMMU, NULL, }, 352 { "Root Complex Event Collector", PCI_SUBCLASS_SYSTEM_RCEC, NULL, }, 353 { "miscellaneous", PCI_SUBCLASS_SYSTEM_MISC, NULL, }, 354 { NULL, 0, NULL, }, 355 }; 356 357 /* 358 * Class 0x09. 359 * Input device. 360 */ 361 362 /* Gameport programming interface */ 363 static const struct pci_class pci_interface_game[] = { 364 { "generic", PCI_INTERFACE_GAMEPORT_GENERIC, NULL, }, 365 { "legacy", PCI_INTERFACE_GAMEPORT_LEGACY, NULL, }, 366 { NULL, 0, NULL, }, 367 }; 368 369 /* Subclasses */ 370 static const struct pci_class pci_subclass_input[] = { 371 { "keyboard", PCI_SUBCLASS_INPUT_KEYBOARD, NULL, }, 372 { "digitizer", PCI_SUBCLASS_INPUT_DIGITIZER, NULL, }, 373 { "mouse", PCI_SUBCLASS_INPUT_MOUSE, NULL, }, 374 { "scanner", PCI_SUBCLASS_INPUT_SCANNER, NULL, }, 375 { "game port", PCI_SUBCLASS_INPUT_GAMEPORT, 376 pci_interface_game, }, 377 { "miscellaneous", PCI_SUBCLASS_INPUT_MISC, NULL, }, 378 { NULL, 0, NULL, }, 379 }; 380 381 /* 382 * Class 0x0a. 383 * Docking station. 384 */ 385 static const struct pci_class pci_subclass_dock[] = { 386 { "generic", PCI_SUBCLASS_DOCK_GENERIC, NULL, }, 387 { "miscellaneous", PCI_SUBCLASS_DOCK_MISC, NULL, }, 388 { NULL, 0, NULL, }, 389 }; 390 391 /* 392 * Class 0x0b. 393 * Processor. 394 */ 395 static const struct pci_class pci_subclass_processor[] = { 396 { "386", PCI_SUBCLASS_PROCESSOR_386, NULL, }, 397 { "486", PCI_SUBCLASS_PROCESSOR_486, NULL, }, 398 { "Pentium", PCI_SUBCLASS_PROCESSOR_PENTIUM, NULL, }, 399 { "Alpha", PCI_SUBCLASS_PROCESSOR_ALPHA, NULL, }, 400 { "PowerPC", PCI_SUBCLASS_PROCESSOR_POWERPC, NULL, }, 401 { "MIPS", PCI_SUBCLASS_PROCESSOR_MIPS, NULL, }, 402 { "Co-processor", PCI_SUBCLASS_PROCESSOR_COPROC, NULL, }, 403 { "miscellaneous", PCI_SUBCLASS_PROCESSOR_MISC, NULL, }, 404 { NULL, 0, NULL, }, 405 }; 406 407 /* 408 * Class 0x0c. 409 * Serial bus controller. 410 */ 411 412 /* IEEE1394 programming interface */ 413 static const struct pci_class pci_interface_ieee1394[] = { 414 { "Firewire", PCI_INTERFACE_IEEE1394_FIREWIRE, NULL,}, 415 { "OpenHCI", PCI_INTERFACE_IEEE1394_OPENHCI, NULL,}, 416 { NULL, 0, NULL,}, 417 }; 418 419 /* USB programming interface */ 420 static const struct pci_class pci_interface_usb[] = { 421 { "UHCI", PCI_INTERFACE_USB_UHCI, NULL, }, 422 { "OHCI", PCI_INTERFACE_USB_OHCI, NULL, }, 423 { "EHCI", PCI_INTERFACE_USB_EHCI, NULL, }, 424 { "xHCI", PCI_INTERFACE_USB_XHCI, NULL, }, 425 { "other HC", PCI_INTERFACE_USB_OTHERHC, NULL, }, 426 { "device", PCI_INTERFACE_USB_DEVICE, NULL, }, 427 { NULL, 0, NULL, }, 428 }; 429 430 /* IPMI programming interface */ 431 static const struct pci_class pci_interface_ipmi[] = { 432 { "SMIC", PCI_INTERFACE_IPMI_SMIC, NULL, }, 433 { "keyboard", PCI_INTERFACE_IPMI_KBD, NULL, }, 434 { "block transfer", PCI_INTERFACE_IPMI_BLOCKXFER, NULL, }, 435 { NULL, 0, NULL, }, 436 }; 437 438 /* Subclasses */ 439 static const struct pci_class pci_subclass_serialbus[] = { 440 { "IEEE1394", PCI_SUBCLASS_SERIALBUS_FIREWIRE, 441 pci_interface_ieee1394, }, 442 { "ACCESS.bus", PCI_SUBCLASS_SERIALBUS_ACCESS, NULL, }, 443 { "SSA", PCI_SUBCLASS_SERIALBUS_SSA, NULL, }, 444 { "USB", PCI_SUBCLASS_SERIALBUS_USB, 445 pci_interface_usb, }, 446 /* XXX Fiber Channel/_FIBRECHANNEL */ 447 { "Fiber Channel", PCI_SUBCLASS_SERIALBUS_FIBER, NULL, }, 448 { "SMBus", PCI_SUBCLASS_SERIALBUS_SMBUS, NULL, }, 449 { "InfiniBand", PCI_SUBCLASS_SERIALBUS_INFINIBAND, NULL,}, 450 { "IPMI", PCI_SUBCLASS_SERIALBUS_IPMI, 451 pci_interface_ipmi, }, 452 { "SERCOS", PCI_SUBCLASS_SERIALBUS_SERCOS, NULL, }, 453 { "CANbus", PCI_SUBCLASS_SERIALBUS_CANBUS, NULL, }, 454 { "miscellaneous", PCI_SUBCLASS_SERIALBUS_MISC, NULL, }, 455 { NULL, 0, NULL, }, 456 }; 457 458 /* 459 * Class 0x0d. 460 * Wireless Controller. 461 */ 462 static const struct pci_class pci_subclass_wireless[] = { 463 { "IrDA", PCI_SUBCLASS_WIRELESS_IRDA, NULL, }, 464 { "Consumer IR",/*XXX*/ PCI_SUBCLASS_WIRELESS_CONSUMERIR, NULL, }, 465 { "RF", PCI_SUBCLASS_WIRELESS_RF, NULL, }, 466 { "bluetooth", PCI_SUBCLASS_WIRELESS_BLUETOOTH, NULL, }, 467 { "broadband", PCI_SUBCLASS_WIRELESS_BROADBAND, NULL, }, 468 { "802.11a (5 GHz)", PCI_SUBCLASS_WIRELESS_802_11A, NULL, }, 469 { "802.11b (2.4 GHz)", PCI_SUBCLASS_WIRELESS_802_11B, NULL, }, 470 { "miscellaneous", PCI_SUBCLASS_WIRELESS_MISC, NULL, }, 471 { NULL, 0, NULL, }, 472 }; 473 474 /* 475 * Class 0x0e. 476 * Intelligent IO controller. 477 */ 478 479 /* Intelligent IO programming interface */ 480 static const struct pci_class pci_interface_i2o[] = { 481 { "FIFO at offset 0x40", PCI_INTERFACE_I2O_FIFOAT40, NULL, }, 482 { NULL, 0, NULL, }, 483 }; 484 485 /* Subclasses */ 486 static const struct pci_class pci_subclass_i2o[] = { 487 { "standard", PCI_SUBCLASS_I2O_STANDARD, pci_interface_i2o,}, 488 { "miscellaneous", PCI_SUBCLASS_I2O_MISC, NULL, }, 489 { NULL, 0, NULL, }, 490 }; 491 492 /* 493 * Class 0x0f. 494 * Satellite communication controller. 495 */ 496 static const struct pci_class pci_subclass_satcom[] = { 497 { "TV", PCI_SUBCLASS_SATCOM_TV, NULL, }, 498 { "audio", PCI_SUBCLASS_SATCOM_AUDIO, NULL, }, 499 { "voice", PCI_SUBCLASS_SATCOM_VOICE, NULL, }, 500 { "data", PCI_SUBCLASS_SATCOM_DATA, NULL, }, 501 { "miscellaneous", PCI_SUBCLASS_SATCOM_MISC, NULL, }, 502 { NULL, 0, NULL, }, 503 }; 504 505 /* 506 * Class 0x10. 507 * Encryption/Decryption controller. 508 */ 509 static const struct pci_class pci_subclass_crypto[] = { 510 { "network/computing", PCI_SUBCLASS_CRYPTO_NETCOMP, NULL, }, 511 { "entertainment", PCI_SUBCLASS_CRYPTO_ENTERTAINMENT, NULL,}, 512 { "miscellaneous", PCI_SUBCLASS_CRYPTO_MISC, NULL, }, 513 { NULL, 0, NULL, }, 514 }; 515 516 /* 517 * Class 0x11. 518 * Data aquuisition and signal processing controller. 519 */ 520 static const struct pci_class pci_subclass_dasp[] = { 521 { "DPIO", PCI_SUBCLASS_DASP_DPIO, NULL, }, 522 { "performance counters", PCI_SUBCLASS_DASP_TIMEFREQ, NULL, }, 523 { "synchronization", PCI_SUBCLASS_DASP_SYNC, NULL, }, 524 { "management", PCI_SUBCLASS_DASP_MGMT, NULL, }, 525 { "miscellaneous", PCI_SUBCLASS_DASP_MISC, NULL, }, 526 { NULL, 0, NULL, }, 527 }; 528 529 /* List of classes */ 530 static const struct pci_class pci_classes[] = { 531 { "prehistoric", PCI_CLASS_PREHISTORIC, 532 pci_subclass_prehistoric, }, 533 { "mass storage", PCI_CLASS_MASS_STORAGE, 534 pci_subclass_mass_storage, }, 535 { "network", PCI_CLASS_NETWORK, 536 pci_subclass_network, }, 537 { "display", PCI_CLASS_DISPLAY, 538 pci_subclass_display, }, 539 { "multimedia", PCI_CLASS_MULTIMEDIA, 540 pci_subclass_multimedia, }, 541 { "memory", PCI_CLASS_MEMORY, 542 pci_subclass_memory, }, 543 { "bridge", PCI_CLASS_BRIDGE, 544 pci_subclass_bridge, }, 545 { "communications", PCI_CLASS_COMMUNICATIONS, 546 pci_subclass_communications, }, 547 { "system", PCI_CLASS_SYSTEM, 548 pci_subclass_system, }, 549 { "input", PCI_CLASS_INPUT, 550 pci_subclass_input, }, 551 { "dock", PCI_CLASS_DOCK, 552 pci_subclass_dock, }, 553 { "processor", PCI_CLASS_PROCESSOR, 554 pci_subclass_processor, }, 555 { "serial bus", PCI_CLASS_SERIALBUS, 556 pci_subclass_serialbus, }, 557 { "wireless", PCI_CLASS_WIRELESS, 558 pci_subclass_wireless, }, 559 { "I2O", PCI_CLASS_I2O, 560 pci_subclass_i2o, }, 561 { "satellite comm", PCI_CLASS_SATCOM, 562 pci_subclass_satcom, }, 563 { "crypto", PCI_CLASS_CRYPTO, 564 pci_subclass_crypto, }, 565 { "DASP", PCI_CLASS_DASP, 566 pci_subclass_dasp, }, 567 { "processing accelerators", PCI_CLASS_ACCEL, 568 NULL, }, 569 { "non-essential instrumentation", PCI_CLASS_INSTRUMENT, 570 NULL, }, 571 { "undefined", PCI_CLASS_UNDEFINED, 572 NULL, }, 573 { NULL, 0, 574 NULL, }, 575 }; 576 577 DEV_VERBOSE_DEFINE(pci); 578 579 /* 580 * Append a formatted string to dest without writing more than len 581 * characters (including the trailing NUL character). dest and len 582 * are updated for use in subsequent calls to snappendf(). 583 * 584 * Returns 0 on success, a negative value if vnsprintf() fails, or 585 * a positive value if the dest buffer would have overflowed. 586 */ 587 588 static int __printflike(3, 4) 589 snappendf(char **dest, size_t *len, const char * restrict fmt, ...) 590 { 591 va_list ap; 592 int count; 593 594 va_start(ap, fmt); 595 count = vsnprintf(*dest, *len, fmt, ap); 596 va_end(ap); 597 598 /* Let vsnprintf() errors bubble up to caller */ 599 if (count < 0 || *len == 0) 600 return count; 601 602 /* Handle overflow */ 603 if ((size_t)count >= *len) { 604 *dest += *len - 1; 605 *len = 1; 606 return 1; 607 } 608 609 /* Update dest & len to point at trailing NUL */ 610 *dest += count; 611 *len -= count; 612 613 return 0; 614 } 615 616 void 617 pci_devinfo(pcireg_t id_reg, pcireg_t class_reg, int showclass, char *cp, 618 size_t l) 619 { 620 pci_class_t class; 621 pci_subclass_t subclass; 622 pci_interface_t interface; 623 pci_revision_t revision; 624 char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN]; 625 const struct pci_class *classp, *subclassp, *interfacep; 626 627 class = PCI_CLASS(class_reg); 628 subclass = PCI_SUBCLASS(class_reg); 629 interface = PCI_INTERFACE(class_reg); 630 revision = PCI_REVISION(class_reg); 631 632 pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(id_reg)); 633 pci_findproduct(product, sizeof(product), PCI_VENDOR(id_reg), 634 PCI_PRODUCT(id_reg)); 635 636 classp = pci_classes; 637 while (classp->name != NULL) { 638 if (class == classp->val) 639 break; 640 classp++; 641 } 642 643 subclassp = (classp->name != NULL) ? classp->subclasses : NULL; 644 while (subclassp && subclassp->name != NULL) { 645 if (subclass == subclassp->val) 646 break; 647 subclassp++; 648 } 649 650 interfacep = (subclassp && subclassp->name != NULL) ? 651 subclassp->subclasses : NULL; 652 while (interfacep && interfacep->name != NULL) { 653 if (interface == interfacep->val) 654 break; 655 interfacep++; 656 } 657 658 (void)snappendf(&cp, &l, "%s %s", vendor, product); 659 if (showclass) { 660 (void)snappendf(&cp, &l, " ("); 661 if (classp->name == NULL) 662 (void)snappendf(&cp, &l, 663 "class 0x%02x, subclass 0x%02x", 664 class, subclass); 665 else { 666 if (subclassp == NULL || subclassp->name == NULL) 667 (void)snappendf(&cp, &l, 668 "%s, subclass 0x%02x", 669 classp->name, subclass); 670 else 671 (void)snappendf(&cp, &l, "%s %s", 672 subclassp->name, classp->name); 673 } 674 if ((interfacep == NULL) || (interfacep->name == NULL)) { 675 if (interface != 0) 676 (void)snappendf(&cp, &l, ", interface 0x%02x", 677 interface); 678 } else if (strncmp(interfacep->name, "", 1) != 0) 679 (void)snappendf(&cp, &l, ", %s", interfacep->name); 680 if (revision != 0) 681 (void)snappendf(&cp, &l, ", revision 0x%02x", revision); 682 (void)snappendf(&cp, &l, ")"); 683 } 684 } 685 686 #ifdef _KERNEL 687 void 688 pci_aprint_devinfo_fancy(const struct pci_attach_args *pa, const char *naive, 689 const char *known, int addrev) 690 { 691 char devinfo[256]; 692 693 if (known) { 694 aprint_normal(": %s", known); 695 if (addrev) 696 aprint_normal(" (rev. 0x%02x)", 697 PCI_REVISION(pa->pa_class)); 698 aprint_normal("\n"); 699 } else { 700 pci_devinfo(pa->pa_id, pa->pa_class, 0, 701 devinfo, sizeof(devinfo)); 702 aprint_normal(": %s (rev. 0x%02x)\n", devinfo, 703 PCI_REVISION(pa->pa_class)); 704 } 705 if (naive) 706 aprint_naive(": %s\n", naive); 707 else 708 aprint_naive("\n"); 709 } 710 #endif 711 712 /* 713 * Print out most of the PCI configuration registers. Typically used 714 * in a device attach routine like this: 715 * 716 * #ifdef MYDEV_DEBUG 717 * printf("%s: ", device_xname(sc->sc_dev)); 718 * pci_conf_print(pa->pa_pc, pa->pa_tag, NULL); 719 * #endif 720 */ 721 722 #define i2o(i) ((i) * 4) 723 #define o2i(o) ((o) / 4) 724 #define onoff2(str, rval, bit, onstr, offstr) \ 725 printf(" %s: %s\n", (str), ((rval) & (bit)) ? onstr : offstr); 726 #define onoff(str, rval, bit) onoff2(str, rval, bit, "on", "off") 727 728 static void 729 pci_conf_print_common( 730 #ifdef _KERNEL 731 pci_chipset_tag_t pc, pcitag_t tag, 732 #endif 733 const pcireg_t *regs) 734 { 735 pci_class_t class; 736 pci_subclass_t subclass; 737 pci_interface_t interface; 738 pci_revision_t revision; 739 char vendor[PCI_VENDORSTR_LEN], product[PCI_PRODUCTSTR_LEN]; 740 const struct pci_class *classp, *subclassp, *interfacep; 741 const char *name; 742 pcireg_t rval; 743 unsigned int num; 744 745 rval = regs[o2i(PCI_CLASS_REG)]; 746 class = PCI_CLASS(rval); 747 subclass = PCI_SUBCLASS(rval); 748 interface = PCI_INTERFACE(rval); 749 revision = PCI_REVISION(rval); 750 751 rval = regs[o2i(PCI_ID_REG)]; 752 name = pci_findvendor(vendor, sizeof(vendor), PCI_VENDOR(rval)); 753 if (name) 754 printf(" Vendor Name: %s (0x%04x)\n", name, 755 PCI_VENDOR(rval)); 756 else 757 printf(" Vendor ID: 0x%04x\n", PCI_VENDOR(rval)); 758 name = pci_findproduct(product, sizeof(product), PCI_VENDOR(rval), 759 PCI_PRODUCT(rval)); 760 if (name) 761 printf(" Device Name: %s (0x%04x)\n", name, 762 PCI_PRODUCT(rval)); 763 else 764 printf(" Device ID: 0x%04x\n", PCI_PRODUCT(rval)); 765 766 rval = regs[o2i(PCI_COMMAND_STATUS_REG)]; 767 768 printf(" Command register: 0x%04x\n", rval & 0xffff); 769 onoff("I/O space accesses", rval, PCI_COMMAND_IO_ENABLE); 770 onoff("Memory space accesses", rval, PCI_COMMAND_MEM_ENABLE); 771 onoff("Bus mastering", rval, PCI_COMMAND_MASTER_ENABLE); 772 onoff("Special cycles", rval, PCI_COMMAND_SPECIAL_ENABLE); 773 onoff("MWI transactions", rval, PCI_COMMAND_INVALIDATE_ENABLE); 774 onoff("Palette snooping", rval, PCI_COMMAND_PALETTE_ENABLE); 775 onoff("Parity error checking", rval, PCI_COMMAND_PARITY_ENABLE); 776 onoff("Address/data stepping", rval, PCI_COMMAND_STEPPING_ENABLE); 777 onoff("System error (SERR)", rval, PCI_COMMAND_SERR_ENABLE); 778 onoff("Fast back-to-back transactions", rval, 779 PCI_COMMAND_BACKTOBACK_ENABLE); 780 onoff("Interrupt disable", rval, PCI_COMMAND_INTERRUPT_DISABLE); 781 782 printf(" Status register: 0x%04x\n", (rval >> 16) & 0xffff); 783 onoff("Immediate Readiness", rval, PCI_STATUS_IMMD_READNESS); 784 onoff2("Interrupt status", rval, PCI_STATUS_INT_STATUS, "active", 785 "inactive"); 786 onoff("Capability List support", rval, PCI_STATUS_CAPLIST_SUPPORT); 787 onoff("66 MHz capable", rval, PCI_STATUS_66MHZ_SUPPORT); 788 onoff("User Definable Features (UDF) support", rval, 789 PCI_STATUS_UDF_SUPPORT); 790 onoff("Fast back-to-back capable", rval, 791 PCI_STATUS_BACKTOBACK_SUPPORT); 792 onoff("Data parity error detected", rval, PCI_STATUS_PARITY_ERROR); 793 794 printf(" DEVSEL timing: "); 795 switch (rval & PCI_STATUS_DEVSEL_MASK) { 796 case PCI_STATUS_DEVSEL_FAST: 797 printf("fast"); 798 break; 799 case PCI_STATUS_DEVSEL_MEDIUM: 800 printf("medium"); 801 break; 802 case PCI_STATUS_DEVSEL_SLOW: 803 printf("slow"); 804 break; 805 default: 806 printf("unknown/reserved"); /* XXX */ 807 break; 808 } 809 printf(" (0x%x)\n", __SHIFTOUT(rval, PCI_STATUS_DEVSEL_MASK)); 810 811 onoff("Slave signaled Target Abort", rval, 812 PCI_STATUS_TARGET_TARGET_ABORT); 813 onoff("Master received Target Abort", rval, 814 PCI_STATUS_MASTER_TARGET_ABORT); 815 onoff("Master received Master Abort", rval, PCI_STATUS_MASTER_ABORT); 816 onoff("Asserted System Error (SERR)", rval, PCI_STATUS_SPECIAL_ERROR); 817 onoff("Parity error detected", rval, PCI_STATUS_PARITY_DETECT); 818 819 rval = regs[o2i(PCI_CLASS_REG)]; 820 for (classp = pci_classes; classp->name != NULL; classp++) { 821 if (class == classp->val) 822 break; 823 } 824 825 /* 826 * ECN: Change Root Complex Event Collector Class Code 827 * Old RCEC has subclass 0x06. It's the same as IOMMU. Read the type 828 * in PCIe extend capability to know whether it's RCEC or IOMMU. 829 */ 830 if ((class == PCI_CLASS_SYSTEM) 831 && (subclass == PCI_SUBCLASS_SYSTEM_IOMMU)) { 832 int pcie_capoff; 833 pcireg_t reg; 834 835 if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) { 836 reg = regs[o2i(pcie_capoff + PCIE_XCAP)]; 837 if (PCIE_XCAP_TYPE(reg) == PCIE_XCAP_TYPE_ROOT_EVNTC) 838 subclass = PCI_SUBCLASS_SYSTEM_RCEC; 839 } 840 } 841 subclassp = (classp->name != NULL) ? classp->subclasses : NULL; 842 while (subclassp && subclassp->name != NULL) { 843 if (subclass == subclassp->val) 844 break; 845 subclassp++; 846 } 847 848 interfacep = (subclassp && subclassp->name != NULL) ? 849 subclassp->subclasses : NULL; 850 while (interfacep && interfacep->name != NULL) { 851 if (interface == interfacep->val) 852 break; 853 interfacep++; 854 } 855 856 if (classp->name != NULL) 857 printf(" Class Name: %s (0x%02x)\n", classp->name, class); 858 else 859 printf(" Class ID: 0x%02x\n", class); 860 if (subclassp != NULL && subclassp->name != NULL) 861 printf(" Subclass Name: %s (0x%02x)\n", 862 subclassp->name, PCI_SUBCLASS(rval)); 863 else 864 printf(" Subclass ID: 0x%02x\n", PCI_SUBCLASS(rval)); 865 if ((interfacep != NULL) && (interfacep->name != NULL) 866 && (strncmp(interfacep->name, "", 1) != 0)) 867 printf(" Interface Name: %s (0x%02x)\n", 868 interfacep->name, interface); 869 else 870 printf(" Interface: 0x%02x\n", interface); 871 printf(" Revision ID: 0x%02x\n", revision); 872 873 rval = regs[o2i(PCI_BHLC_REG)]; 874 printf(" BIST: 0x%02x\n", PCI_BIST(rval)); 875 printf(" Header Type: 0x%02x%s (0x%02x)\n", PCI_HDRTYPE_TYPE(rval), 876 PCI_HDRTYPE_MULTIFN(rval) ? "+multifunction" : "", 877 PCI_HDRTYPE(rval)); 878 printf(" Latency Timer: 0x%02x\n", PCI_LATTIMER(rval)); 879 num = PCI_CACHELINE(rval); 880 printf(" Cache Line Size: %ubytes (0x%02x)\n", num * 4, num); 881 } 882 883 static int 884 pci_conf_print_bar( 885 #ifdef _KERNEL 886 pci_chipset_tag_t pc, pcitag_t tag, 887 #endif 888 const pcireg_t *regs, int reg, const char *name) 889 { 890 int width; 891 pcireg_t rval, rval64h; 892 bool ioen, memen; 893 #ifdef _KERNEL 894 pcireg_t mask, mask64h = 0; 895 #endif 896 897 rval = regs[o2i(PCI_COMMAND_STATUS_REG)]; 898 ioen = rval & PCI_COMMAND_IO_ENABLE; 899 memen = rval & PCI_COMMAND_MEM_ENABLE; 900 901 width = 4; 902 /* 903 * Section 6.2.5.1, `Address Maps', tells us that: 904 * 905 * 1) The builtin software should have already mapped the 906 * device in a reasonable way. 907 * 908 * 2) A device which wants 2^n bytes of memory will hardwire 909 * the bottom n bits of the address to 0. As recommended, 910 * we write all 1s and see what we get back. 911 */ 912 913 rval = regs[o2i(reg)]; 914 if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM && 915 PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) { 916 rval64h = regs[o2i(reg + 4)]; 917 width = 8; 918 } else 919 rval64h = 0; 920 921 #ifdef _KERNEL 922 if (rval != 0 && memen) { 923 int s; 924 925 /* 926 * The following sequence seems to make some devices 927 * (e.g. host bus bridges, which don't normally 928 * have their space mapped) very unhappy, to 929 * the point of crashing the system. 930 * 931 * Therefore, if the mapping register is zero to 932 * start out with, don't bother trying. 933 */ 934 s = splhigh(); 935 pci_conf_write(pc, tag, reg, 0xffffffff); 936 mask = pci_conf_read(pc, tag, reg); 937 pci_conf_write(pc, tag, reg, rval); 938 if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM && 939 PCI_MAPREG_MEM_TYPE(rval) == PCI_MAPREG_MEM_TYPE_64BIT) { 940 pci_conf_write(pc, tag, reg + 4, 0xffffffff); 941 mask64h = pci_conf_read(pc, tag, reg + 4); 942 pci_conf_write(pc, tag, reg + 4, rval64h); 943 } 944 splx(s); 945 } else 946 mask = mask64h = 0; 947 #endif /* _KERNEL */ 948 949 printf(" Base address register at 0x%02x", reg); 950 if (name) 951 printf(" (%s)", name); 952 printf("\n "); 953 if (rval == 0) { 954 printf("not implemented\n"); 955 return width; 956 } 957 printf("type: "); 958 if (PCI_MAPREG_TYPE(rval) == PCI_MAPREG_TYPE_MEM) { 959 const char *type, *prefetch; 960 961 switch (PCI_MAPREG_MEM_TYPE(rval)) { 962 case PCI_MAPREG_MEM_TYPE_32BIT: 963 type = "32-bit"; 964 break; 965 case PCI_MAPREG_MEM_TYPE_32BIT_1M: 966 type = "32-bit-1M"; 967 break; 968 case PCI_MAPREG_MEM_TYPE_64BIT: 969 type = "64-bit"; 970 break; 971 default: 972 type = "unknown (XXX)"; 973 break; 974 } 975 if (PCI_MAPREG_MEM_PREFETCHABLE(rval)) 976 prefetch = ""; 977 else 978 prefetch = "non"; 979 printf("%s %sprefetchable memory\n", type, prefetch); 980 switch (PCI_MAPREG_MEM_TYPE(rval)) { 981 case PCI_MAPREG_MEM_TYPE_64BIT: 982 printf(" base: 0x%016llx", 983 PCI_MAPREG_MEM64_ADDR( 984 ((((long long) rval64h) << 32) | rval))); 985 if (!memen) 986 printf(", disabled"); 987 printf("\n"); 988 #ifdef _KERNEL 989 printf(" size: 0x%016llx\n", 990 PCI_MAPREG_MEM64_SIZE( 991 ((((long long) mask64h) << 32) | mask))); 992 #endif 993 break; 994 case PCI_MAPREG_MEM_TYPE_32BIT: 995 case PCI_MAPREG_MEM_TYPE_32BIT_1M: 996 default: 997 printf(" base: 0x%08x", 998 PCI_MAPREG_MEM_ADDR(rval)); 999 if (!memen) 1000 printf(", disabled"); 1001 printf("\n"); 1002 #ifdef _KERNEL 1003 printf(" size: 0x%08x\n", 1004 PCI_MAPREG_MEM_SIZE(mask)); 1005 #endif 1006 break; 1007 } 1008 } else { 1009 #ifdef _KERNEL 1010 if (ioen) 1011 printf("%d-bit ", mask & ~0x0000ffff ? 32 : 16); 1012 #endif 1013 printf("I/O\n"); 1014 printf(" base: 0x%08x", PCI_MAPREG_IO_ADDR(rval)); 1015 if (!ioen) 1016 printf(", disabled"); 1017 printf("\n"); 1018 #ifdef _KERNEL 1019 printf(" size: 0x%08x\n", PCI_MAPREG_IO_SIZE(mask)); 1020 #endif 1021 } 1022 1023 return width; 1024 } 1025 1026 static void 1027 pci_conf_print_regs(const pcireg_t *regs, int first, int pastlast) 1028 { 1029 int off, needaddr, neednl; 1030 1031 needaddr = 1; 1032 neednl = 0; 1033 for (off = first; off < pastlast; off += 4) { 1034 if ((off % 16) == 0 || needaddr) { 1035 printf(" 0x%02x:", off); 1036 needaddr = 0; 1037 } 1038 printf(" 0x%08x", regs[o2i(off)]); 1039 neednl = 1; 1040 if ((off % 16) == 12) { 1041 printf("\n"); 1042 neednl = 0; 1043 } 1044 } 1045 if (neednl) 1046 printf("\n"); 1047 } 1048 1049 static const char * 1050 pci_conf_print_agp_calcycle(uint8_t cal) 1051 { 1052 1053 switch (cal) { 1054 case 0x0: 1055 return "4ms"; 1056 case 0x1: 1057 return "16ms"; 1058 case 0x2: 1059 return "64ms"; 1060 case 0x3: 1061 return "256ms"; 1062 case 0x7: 1063 return "Calibration Cycle Not Needed"; 1064 default: 1065 return "(reserved)"; 1066 } 1067 } 1068 1069 static void 1070 pci_conf_print_agp_datarate(pcireg_t reg, bool isagp3) 1071 { 1072 if (isagp3) { 1073 /* AGP 3.0 */ 1074 if (reg & AGP_MODE_V3_RATE_4x) 1075 printf("x4"); 1076 if (reg & AGP_MODE_V3_RATE_8x) 1077 printf("x8"); 1078 } else { 1079 /* AGP 2.0 */ 1080 if (reg & AGP_MODE_V2_RATE_1x) 1081 printf("x1"); 1082 if (reg & AGP_MODE_V2_RATE_2x) 1083 printf("x2"); 1084 if (reg & AGP_MODE_V2_RATE_4x) 1085 printf("x4"); 1086 } 1087 printf("\n"); 1088 } 1089 1090 static void 1091 pci_conf_print_agp_cap(const pcireg_t *regs, int capoff) 1092 { 1093 pcireg_t rval; 1094 bool isagp3; 1095 1096 printf("\n AGP Capabilities Register\n"); 1097 1098 rval = regs[o2i(capoff)]; 1099 printf(" Revision: %d.%d\n", 1100 PCI_CAP_AGP_MAJOR(rval), PCI_CAP_AGP_MINOR(rval)); 1101 1102 rval = regs[o2i(capoff + PCI_AGP_STATUS)]; 1103 printf(" Status register: 0x%04x\n", rval); 1104 printf(" RQ: %d\n", 1105 (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1); 1106 printf(" ARQSZ: %d\n", 1107 (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ)); 1108 printf(" CAL cycle: %s\n", 1109 pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL))); 1110 onoff("SBA", rval, AGP_MODE_SBA); 1111 onoff("htrans#", rval, AGP_MODE_HTRANS); 1112 onoff("Over 4G", rval, AGP_MODE_4G); 1113 onoff("Fast Write", rval, AGP_MODE_FW); 1114 onoff("AGP 3.0 Mode", rval, AGP_MODE_MODE_3); 1115 isagp3 = rval & AGP_MODE_MODE_3; 1116 printf(" Data Rate Support: "); 1117 pci_conf_print_agp_datarate(rval, isagp3); 1118 1119 rval = regs[o2i(capoff + PCI_AGP_COMMAND)]; 1120 printf(" Command register: 0x%08x\n", rval); 1121 printf(" PRQ: %d\n", 1122 (unsigned int)__SHIFTOUT(rval, AGP_MODE_RQ) + 1); 1123 printf(" PARQSZ: %d\n", 1124 (unsigned int)__SHIFTOUT(rval, AGP_MODE_ARQSZ)); 1125 printf(" PCAL cycle: %s\n", 1126 pci_conf_print_agp_calcycle(__SHIFTOUT(rval, AGP_MODE_CAL))); 1127 onoff("SBA", rval, AGP_MODE_SBA); 1128 onoff("AGP", rval, AGP_MODE_AGP); 1129 onoff("Over 4G", rval, AGP_MODE_4G); 1130 onoff("Fast Write", rval, AGP_MODE_FW); 1131 if (isagp3) { 1132 printf(" Data Rate Enable: "); 1133 /* 1134 * The Data Rate Enable bits are used only on 3.0 and the 1135 * Command register has no AGP_MODE_MODE_3 bit, so pass the 1136 * flag to print correctly. 1137 */ 1138 pci_conf_print_agp_datarate(rval, isagp3); 1139 } 1140 } 1141 1142 static const char * 1143 pci_conf_print_pcipm_cap_aux(uint16_t caps) 1144 { 1145 1146 switch ((caps >> 6) & 7) { 1147 case 0: return "self-powered"; 1148 case 1: return "55 mA"; 1149 case 2: return "100 mA"; 1150 case 3: return "160 mA"; 1151 case 4: return "220 mA"; 1152 case 5: return "270 mA"; 1153 case 6: return "320 mA"; 1154 case 7: 1155 default: return "375 mA"; 1156 } 1157 } 1158 1159 static const char * 1160 pci_conf_print_pcipm_cap_pmrev(uint8_t val) 1161 { 1162 static const char unk[] = "unknown"; 1163 static const char *pmrev[8] = { 1164 unk, "1.0", "1.1", "1.2", unk, unk, unk, unk 1165 }; 1166 if (val > 7) 1167 return unk; 1168 return pmrev[val]; 1169 } 1170 1171 static void 1172 pci_conf_print_pcipm_cap(const pcireg_t *regs, int capoff) 1173 { 1174 uint16_t caps, pmcsr; 1175 1176 caps = regs[o2i(capoff)] >> PCI_PMCR_SHIFT; 1177 pmcsr = regs[o2i(capoff + PCI_PMCSR)]; 1178 1179 printf("\n PCI Power Management Capabilities Register\n"); 1180 1181 printf(" Capabilities register: 0x%04x\n", caps); 1182 printf(" Version: %s\n", 1183 pci_conf_print_pcipm_cap_pmrev(caps & PCI_PMCR_VERSION_MASK)); 1184 onoff("PME# clock", caps, PCI_PMCR_PME_CLOCK); 1185 onoff("Device specific initialization", caps, PCI_PMCR_DSI); 1186 printf(" 3.3V auxiliary current: %s\n", 1187 pci_conf_print_pcipm_cap_aux(caps)); 1188 onoff("D1 power management state support", caps, PCI_PMCR_D1SUPP); 1189 onoff("D2 power management state support", caps, PCI_PMCR_D2SUPP); 1190 onoff("PME# support D0", caps, PCI_PMCR_PME_D0); 1191 onoff("PME# support D1", caps, PCI_PMCR_PME_D1); 1192 onoff("PME# support D2", caps, PCI_PMCR_PME_D2); 1193 onoff("PME# support D3 hot", caps, PCI_PMCR_PME_D3HOT); 1194 onoff("PME# support D3 cold", caps, PCI_PMCR_PME_D3COLD); 1195 1196 printf(" Control/status register: 0x%08x\n", pmcsr); 1197 printf(" Power state: D%d\n", pmcsr & PCI_PMCSR_STATE_MASK); 1198 onoff("PCI Express reserved", (pmcsr >> 2), 1); 1199 onoff("No soft reset", pmcsr, PCI_PMCSR_NO_SOFTRST); 1200 printf(" PME# assertion: %sabled\n", 1201 (pmcsr & PCI_PMCSR_PME_EN) ? "en" : "dis"); 1202 printf(" Data Select: %d\n", 1203 __SHIFTOUT(pmcsr, PCI_PMCSR_DATASEL_MASK)); 1204 printf(" Data Scale: %d\n", 1205 __SHIFTOUT(pmcsr, PCI_PMCSR_DATASCL_MASK)); 1206 onoff("PME# status", pmcsr, PCI_PMCSR_PME_STS); 1207 printf(" Bridge Support Extensions register: 0x%02x\n", 1208 (pmcsr >> 16) & 0xff); 1209 onoff("B2/B3 support", pmcsr, PCI_PMCSR_B2B3_SUPPORT); 1210 onoff("Bus Power/Clock Control Enable", pmcsr, PCI_PMCSR_BPCC_EN); 1211 printf(" Data register: 0x%02x\n", 1212 __SHIFTOUT(pmcsr, PCI_PMCSR_DATA)); 1213 } 1214 1215 /* XXX pci_conf_print_vpd_cap */ 1216 /* XXX pci_conf_print_slotid_cap */ 1217 1218 static void 1219 pci_conf_print_msi_cap(const pcireg_t *regs, int capoff) 1220 { 1221 uint32_t ctl, mmc, mme; 1222 1223 regs += o2i(capoff); 1224 ctl = *regs++; 1225 mmc = __SHIFTOUT(ctl, PCI_MSI_CTL_MMC_MASK); 1226 mme = __SHIFTOUT(ctl, PCI_MSI_CTL_MME_MASK); 1227 1228 printf("\n PCI Message Signaled Interrupt\n"); 1229 1230 printf(" Message Control register: 0x%04x\n", ctl >> 16); 1231 onoff("MSI Enabled", ctl, PCI_MSI_CTL_MSI_ENABLE); 1232 printf(" Multiple Message Capable: %s (%d vector%s)\n", 1233 mmc > 0 ? "yes" : "no", 1 << mmc, mmc > 0 ? "s" : ""); 1234 printf(" Multiple Message Enabled: %s (%d vector%s)\n", 1235 mme > 0 ? "on" : "off", 1 << mme, mme > 0 ? "s" : ""); 1236 onoff("64 Bit Address Capable", ctl, PCI_MSI_CTL_64BIT_ADDR); 1237 onoff("Per-Vector Masking Capable", ctl, PCI_MSI_CTL_PERVEC_MASK); 1238 onoff("Extended Message Data Capable", ctl, PCI_MSI_CTL_EXTMDATA_CAP); 1239 onoff("Extended Message Data Enable", ctl, PCI_MSI_CTL_EXTMDATA_EN); 1240 printf(" Message Address %sregister: 0x%08x\n", 1241 ctl & PCI_MSI_CTL_64BIT_ADDR ? "(lower) " : "", *regs++); 1242 if (ctl & PCI_MSI_CTL_64BIT_ADDR) { 1243 printf(" Message Address %sregister: 0x%08x\n", 1244 "(upper) ", *regs++); 1245 } 1246 printf(" Message Data register: "); 1247 if (ctl & PCI_MSI_CTL_EXTMDATA_CAP) 1248 printf("0x%08x\n", *regs); 1249 else 1250 printf("0x%04x\n", *regs & 0xffff); 1251 regs++; 1252 if (ctl & PCI_MSI_CTL_PERVEC_MASK) { 1253 printf(" Vector Mask register: 0x%08x\n", *regs++); 1254 printf(" Vector Pending register: 0x%08x\n", *regs++); 1255 } 1256 } 1257 1258 /* XXX pci_conf_print_cpci_hostwap_cap */ 1259 1260 /* 1261 * For both command register and status register. 1262 * The argument "idx" is index number (0 to 7). 1263 */ 1264 static int 1265 pcix_split_trans(unsigned int idx) 1266 { 1267 static int table[8] = { 1268 1, 2, 3, 4, 8, 12, 16, 32 1269 }; 1270 1271 if (idx >= __arraycount(table)) 1272 return -1; 1273 return table[idx]; 1274 } 1275 1276 static void 1277 pci_conf_print_pcix_cap_2ndbusmode(int num) 1278 { 1279 const char *maxfreq, *maxperiod; 1280 1281 printf(" Mode: "); 1282 if (num <= 0x07) 1283 printf("PCI-X Mode 1\n"); 1284 else if (num <= 0x0b) 1285 printf("PCI-X 266 (Mode 2)\n"); 1286 else 1287 printf("PCI-X 533 (Mode 2)\n"); 1288 1289 printf(" Error protection: %s\n", (num <= 3) ? "parity" : "ECC"); 1290 switch (num & 0x03) { 1291 default: 1292 case 0: 1293 maxfreq = "N/A"; 1294 maxperiod = "N/A"; 1295 break; 1296 case 1: 1297 maxfreq = "66MHz"; 1298 maxperiod = "15ns"; 1299 break; 1300 case 2: 1301 maxfreq = "100MHz"; 1302 maxperiod = "10ns"; 1303 break; 1304 case 3: 1305 maxfreq = "133MHz"; 1306 maxperiod = "7.5ns"; 1307 break; 1308 } 1309 printf(" Max Clock Freq: %s\n", maxfreq); 1310 printf(" Min Clock Period: %s\n", maxperiod); 1311 } 1312 1313 static void 1314 pci_conf_print_pcix_cap(const pcireg_t *regs, int capoff) 1315 { 1316 pcireg_t reg; 1317 int isbridge; 1318 int i; 1319 1320 isbridge = (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]) 1321 & PCI_HDRTYPE_PPB) != 0 ? 1 : 0; 1322 printf("\n PCI-X %s Capabilities Register\n", 1323 isbridge ? "Bridge" : "Non-bridge"); 1324 1325 reg = regs[o2i(capoff)]; 1326 if (isbridge != 0) { 1327 printf(" Secondary status register: 0x%04x\n", 1328 (reg & 0xffff0000) >> 16); 1329 onoff("64bit device", reg, PCIX_STATUS_64BIT); 1330 onoff("133MHz capable", reg, PCIX_STATUS_133); 1331 onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC); 1332 onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX); 1333 onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN); 1334 onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL); 1335 pci_conf_print_pcix_cap_2ndbusmode( 1336 __SHIFTOUT(reg, PCIX_BRIDGE_2NDST_CLKF)); 1337 printf(" Version: 0x%x\n", 1338 (reg & PCIX_BRIDGE_2NDST_VER_MASK) 1339 >> PCIX_BRIDGE_2NDST_VER_SHIFT); 1340 onoff("266MHz capable", reg, PCIX_BRIDGE_ST_266); 1341 onoff("533MHz capable", reg, PCIX_BRIDGE_ST_533); 1342 } else { 1343 printf(" Command register: 0x%04x\n", 1344 (reg & 0xffff0000) >> 16); 1345 onoff("Data Parity Error Recovery", reg, 1346 PCIX_CMD_PERR_RECOVER); 1347 onoff("Enable Relaxed Ordering", reg, PCIX_CMD_RELAXED_ORDER); 1348 printf(" Maximum Burst Read Count: %u\n", 1349 PCIX_CMD_BYTECNT(reg)); 1350 printf(" Maximum Split Transactions: %d\n", 1351 pcix_split_trans((reg & PCIX_CMD_SPLTRANS_MASK) 1352 >> PCIX_CMD_SPLTRANS_SHIFT)); 1353 } 1354 reg = regs[o2i(capoff+PCIX_STATUS)]; /* Or PCIX_BRIDGE_PRI_STATUS */ 1355 printf(" %sStatus register: 0x%08x\n", 1356 isbridge ? "Bridge " : "", reg); 1357 printf(" Function: %d\n", PCIX_STATUS_FN(reg)); 1358 printf(" Device: %d\n", PCIX_STATUS_DEV(reg)); 1359 printf(" Bus: %d\n", PCIX_STATUS_BUS(reg)); 1360 onoff("64bit device", reg, PCIX_STATUS_64BIT); 1361 onoff("133MHz capable", reg, PCIX_STATUS_133); 1362 onoff("Split completion discarded", reg, PCIX_STATUS_SPLDISC); 1363 onoff("Unexpected split completion", reg, PCIX_STATUS_SPLUNEX); 1364 if (isbridge != 0) { 1365 onoff("Split completion overrun", reg, PCIX_BRIDGE_ST_SPLOVRN); 1366 onoff("Split request delayed", reg, PCIX_BRIDGE_ST_SPLRQDL); 1367 } else { 1368 onoff2("Device Complexity", reg, PCIX_STATUS_DEVCPLX, 1369 "bridge device", "simple device"); 1370 printf(" Designed max memory read byte count: %d\n", 1371 512 << ((reg & PCIX_STATUS_MAXB_MASK) 1372 >> PCIX_STATUS_MAXB_SHIFT)); 1373 printf(" Designed max outstanding split transaction: %d\n", 1374 pcix_split_trans((reg & PCIX_STATUS_MAXST_MASK) 1375 >> PCIX_STATUS_MAXST_SHIFT)); 1376 printf(" MAX cumulative Read Size: %u\n", 1377 8 << ((reg & 0x1c000000) >> PCIX_STATUS_MAXRS_SHIFT)); 1378 onoff("Received split completion error", reg, 1379 PCIX_STATUS_SCERR); 1380 } 1381 onoff("266MHz capable", reg, PCIX_STATUS_266); 1382 onoff("533MHz capable", reg, PCIX_STATUS_533); 1383 1384 if (isbridge == 0) 1385 return; 1386 1387 /* Only for bridge */ 1388 for (i = 0; i < 2; i++) { 1389 reg = regs[o2i(capoff + PCIX_BRIDGE_UP_STCR + (4 * i))]; 1390 printf(" %s split transaction control register: 0x%08x\n", 1391 (i == 0) ? "Upstream" : "Downstream", reg); 1392 printf(" Capacity: %d\n", reg & PCIX_BRIDGE_STCAP); 1393 printf(" Commitment Limit: %d\n", 1394 (reg & PCIX_BRIDGE_STCLIM) >> PCIX_BRIDGE_STCLIM_SHIFT); 1395 } 1396 } 1397 1398 /* pci_conf_print_ht_slave_cap */ 1399 /* pci_conf_print_ht_host_cap */ 1400 /* pci_conf_print_ht_switch_cap */ 1401 /* pci_conf_print_ht_intr_cap */ 1402 /* pci_conf_print_ht_revid_cap */ 1403 /* pci_conf_print_ht_unitid_cap */ 1404 /* pci_conf_print_ht_extcnf_cap */ 1405 /* pci_conf_print_ht_addrmap_cap */ 1406 /* pci_conf_print_ht_msimap_cap */ 1407 1408 static void 1409 pci_conf_print_ht_msimap_cap(const pcireg_t *regs, int capoff) 1410 { 1411 pcireg_t val; 1412 uint32_t lo, hi; 1413 1414 /* 1415 * Print the rest of the command register bits. Others are 1416 * printed in pci_conf_print_ht_cap(). 1417 */ 1418 val = regs[o2i(capoff + PCI_HT_CMD)]; 1419 onoff("Enable", val, PCI_HT_MSI_ENABLED); 1420 onoff("Fixed", val, PCI_HT_MSI_FIXED); 1421 1422 lo = regs[o2i(capoff + PCI_HT_MSI_ADDR_LO)]; 1423 hi = regs[o2i(capoff + PCI_HT_MSI_ADDR_HI)]; 1424 printf(" Address Low register: 0x%08x\n", lo); 1425 printf(" Address high register: 0x%08x\n", hi); 1426 printf(" Address: 0x%016" PRIx64 "\n", 1427 (uint64_t)hi << 32 | (lo & PCI_HT_MSI_ADDR_LO_MASK)); 1428 } 1429 1430 /* pci_conf_print_ht_droute_cap */ 1431 /* pci_conf_print_ht_vcset_cap */ 1432 /* pci_conf_print_ht_retry_cap */ 1433 /* pci_conf_print_ht_x86enc_cap */ 1434 /* pci_conf_print_ht_gen3_cap */ 1435 /* pci_conf_print_ht_fle_cap */ 1436 /* pci_conf_print_ht_pm_cap */ 1437 /* pci_conf_print_ht_hnc_cap */ 1438 1439 static const struct ht_types { 1440 pcireg_t cap; 1441 const char *name; 1442 void (*printfunc)(const pcireg_t *, int); 1443 } ht_captab[] = { 1444 {PCI_HT_CAP_SLAVE, "Slave or Primary Interface", NULL }, 1445 {PCI_HT_CAP_HOST, "Host or Secondary Interface", NULL }, 1446 {PCI_HT_CAP_SWITCH, "Switch", NULL }, 1447 {PCI_HT_CAP_INTERRUPT, "Interrupt Discovery and Configuration", NULL}, 1448 {PCI_HT_CAP_REVID, "Revision ID", NULL }, 1449 {PCI_HT_CAP_UNITID_CLUMP, "UnitID Clumping", NULL }, 1450 {PCI_HT_CAP_EXTCNFSPACE, "Extended Configuration Space Access", NULL }, 1451 {PCI_HT_CAP_ADDRMAP, "Address Mapping", NULL }, 1452 {PCI_HT_CAP_MSIMAP, "MSI Mapping", pci_conf_print_ht_msimap_cap }, 1453 {PCI_HT_CAP_DIRECTROUTE, "Direct Route", NULL }, 1454 {PCI_HT_CAP_VCSET, "VCSet", NULL }, 1455 {PCI_HT_CAP_RETRYMODE, "Retry Mode", NULL }, 1456 {PCI_HT_CAP_X86ENCODE, "X86 Encoding", NULL }, 1457 {PCI_HT_CAP_GEN3, "Gen3", NULL }, 1458 {PCI_HT_CAP_FLE, "Function-Level Extension", NULL }, 1459 {PCI_HT_CAP_PM, "Power Management", NULL }, 1460 {PCI_HT_CAP_HIGHNODECNT, "High Node Count", NULL }, 1461 }; 1462 1463 static void 1464 pci_conf_print_ht_cap(const pcireg_t *regs, int capoff) 1465 { 1466 pcireg_t val, foundcap; 1467 unsigned int off; 1468 1469 val = regs[o2i(capoff + PCI_HT_CMD)]; 1470 1471 printf("\n HyperTransport Capability Register at 0x%02x\n", capoff); 1472 1473 printf(" Command register: 0x%04x\n", val >> 16); 1474 foundcap = PCI_HT_CAP(val); 1475 for (off = 0; off < __arraycount(ht_captab); off++) { 1476 if (ht_captab[off].cap == foundcap) 1477 break; 1478 } 1479 printf(" Capability Type: 0x%02x ", foundcap); 1480 if (off >= __arraycount(ht_captab)) { 1481 printf("(unknown)\n"); 1482 return; 1483 } 1484 printf("(%s)\n", ht_captab[off].name); 1485 if (ht_captab[off].printfunc != NULL) 1486 ht_captab[off].printfunc(regs, capoff); 1487 } 1488 1489 static void 1490 pci_conf_print_vendspec_cap(const pcireg_t *regs, int capoff) 1491 { 1492 uint16_t caps; 1493 1494 caps = regs[o2i(capoff)] >> PCI_VENDORSPECIFIC_SHIFT; 1495 1496 printf("\n PCI Vendor Specific Capabilities Register\n"); 1497 printf(" Capabilities length: 0x%02x\n", caps & 0xff); 1498 } 1499 1500 static void 1501 pci_conf_print_debugport_cap(const pcireg_t *regs, int capoff) 1502 { 1503 pcireg_t val; 1504 1505 val = regs[o2i(capoff + PCI_DEBUG_BASER)]; 1506 1507 printf("\n Debugport Capability Register\n"); 1508 printf(" Debug base Register: 0x%04x\n", 1509 val >> PCI_DEBUG_BASER_SHIFT); 1510 printf(" port offset: 0x%04x\n", 1511 (val & PCI_DEBUG_PORTOFF_MASK) >> PCI_DEBUG_PORTOFF_SHIFT); 1512 printf(" BAR number: %u\n", 1513 (val & PCI_DEBUG_BARNUM_MASK) >> PCI_DEBUG_BARNUM_SHIFT); 1514 } 1515 1516 /* XXX pci_conf_print_cpci_rsrcctl_cap */ 1517 /* XXX pci_conf_print_hotplug_cap */ 1518 1519 static void 1520 pci_conf_print_subsystem_cap(const pcireg_t *regs, int capoff) 1521 { 1522 pcireg_t reg; 1523 1524 reg = regs[o2i(capoff + PCI_CAP_SUBSYS_ID)]; 1525 1526 printf("\n Subsystem ID Capability Register\n"); 1527 printf(" Subsystem ID: 0x%08x\n", reg); 1528 } 1529 1530 /* XXX pci_conf_print_agp8_cap */ 1531 static void 1532 pci_conf_print_secure_cap(const pcireg_t *regs, int capoff) 1533 { 1534 pcireg_t reg, reg2, val; 1535 bool havemisc1; 1536 1537 printf("\n Secure Capability Register\n"); 1538 reg = regs[o2i(capoff + PCI_SECURE_CAP)]; 1539 printf(" Capability Register: 0x%04x\n", reg >> 16); 1540 val = __SHIFTOUT(reg, PCI_SECURE_CAP_TYPE); 1541 printf(" Capability block type: "); 1542 /* I know IOMMU Only */ 1543 if (val == PCI_SECURE_CAP_TYPE_IOMMU) 1544 printf("IOMMU\n"); 1545 else { 1546 printf("0x%x(unknown)\n", val); 1547 return; 1548 } 1549 1550 val = __SHIFTOUT(reg, PCI_SECURE_CAP_REV); 1551 printf(" Capability revision: 0x%02x ", val); 1552 if (val == PCI_SECURE_CAP_REV_IOMMU) 1553 printf("(IOMMU)\n"); 1554 else { 1555 printf("(unknown)\n"); 1556 return; 1557 } 1558 onoff("IOTLB support", reg, PCI_SECURE_CAP_IOTLBSUP); 1559 onoff("HyperTransport tunnel translation support", reg, 1560 PCI_SECURE_CAP_HTTUNNEL); 1561 onoff("Not present table entries cached", reg, PCI_SECURE_CAP_NPCACHE); 1562 onoff("IOMMU Extended Feature Register support", reg, 1563 PCI_SECURE_CAP_EFRSUP); 1564 onoff("IOMMU Miscellaneous Information Register 1", reg, 1565 PCI_SECURE_CAP_EXT); 1566 havemisc1 = reg & PCI_SECURE_CAP_EXT; 1567 1568 reg = regs[o2i(capoff + PCI_SECURE_IOMMU_BAL)]; 1569 printf(" Base Address Low Register: 0x%08x\n", reg); 1570 onoff("Enable", reg, PCI_SECURE_IOMMU_BAL_EN); 1571 reg2 = regs[o2i(capoff + PCI_SECURE_IOMMU_BAH)]; 1572 printf(" Base Address High Register: 0x%08x\n", reg2); 1573 printf(" Base Address: 0x%016" PRIx64 "\n", 1574 ((uint64_t)reg2 << 32) 1575 | (reg & (PCI_SECURE_IOMMU_BAL_H | PCI_SECURE_IOMMU_BAL_L))); 1576 1577 reg = regs[o2i(capoff + PCI_SECURE_IOMMU_RANGE)]; 1578 printf(" IOMMU Range Register: 0x%08x\n", reg); 1579 printf(" HyperTransport UnitID: 0x%02x\n", 1580 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_UNITID)); 1581 onoff("Range valid", reg, PCI_SECURE_IOMMU_RANGE_RNGVALID); 1582 printf(" Device range bus number: 0x%02x\n", 1583 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_BUSNUM)); 1584 printf(" First device: 0x%04x\n", 1585 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_FIRSTDEV)); 1586 printf(" Last device: 0x%04x\n", 1587 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_RANGE_LASTDEV)); 1588 1589 reg = regs[o2i(capoff + PCI_SECURE_IOMMU_MISC0)]; 1590 printf(" Miscellaneous Information Register 0: 0x%08x\n", reg); 1591 printf(" MSI Message number: 0x%02x\n", 1592 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_MSINUM)); 1593 val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_GVASIZE); 1594 printf(" Guest Virtual Address size: "); 1595 if (val == PCI_SECURE_IOMMU_MISC0_GVASIZE_48B) 1596 printf("48bits\n"); 1597 else 1598 printf("0x%x(unknown)\n", val); 1599 val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_PASIZE); 1600 printf(" Physical Address size: %dbits\n", val); 1601 val = __SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_VASIZE); 1602 printf(" Virtual Address size: %dbits\n", val); 1603 onoff("ATS response address range reserved", reg, 1604 PCI_SECURE_IOMMU_MISC0_ATSRESV); 1605 printf(" Peripheral Page Request MSI Message number: 0x%02x\n", 1606 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC0_MISNPPR)); 1607 1608 if (!havemisc1) 1609 return; 1610 1611 reg = regs[o2i(capoff + PCI_SECURE_IOMMU_MISC1)]; 1612 printf(" Miscellaneous Information Register 1: 0x%08x\n", reg); 1613 printf(" MSI Message number (GA): 0x%02x\n", 1614 (uint32_t)__SHIFTOUT(reg, PCI_SECURE_IOMMU_MISC1_MSINUM)); 1615 } 1616 1617 static void 1618 pci_print_pcie_L0s_latency(uint32_t val) 1619 { 1620 1621 switch (val) { 1622 case 0x0: 1623 printf("Less than 64ns\n"); 1624 break; 1625 case 0x1: 1626 case 0x2: 1627 case 0x3: 1628 printf("%dns to less than %dns\n", 32 << val, 32 << (val + 1)); 1629 break; 1630 case 0x4: 1631 printf("512ns to less than 1us\n"); 1632 break; 1633 case 0x5: 1634 printf("1us to less than 2us\n"); 1635 break; 1636 case 0x6: 1637 printf("2us - 4us\n"); 1638 break; 1639 case 0x7: 1640 printf("More than 4us\n"); 1641 break; 1642 } 1643 } 1644 1645 static void 1646 pci_print_pcie_L1_latency(uint32_t val) 1647 { 1648 1649 switch (val) { 1650 case 0x0: 1651 printf("Less than 1us\n"); 1652 break; 1653 case 0x6: 1654 printf("32us - 64us\n"); 1655 break; 1656 case 0x7: 1657 printf("More than 64us\n"); 1658 break; 1659 default: 1660 printf("%dus to less than %dus\n", 1 << (val - 1), 1 << val); 1661 break; 1662 } 1663 } 1664 1665 static void 1666 pci_print_pcie_compl_timeout(uint32_t val) 1667 { 1668 1669 switch (val) { 1670 case 0x0: 1671 printf("50us to 50ms\n"); 1672 break; 1673 case 0x5: 1674 printf("16ms to 55ms\n"); 1675 break; 1676 case 0x6: 1677 printf("65ms to 210ms\n"); 1678 break; 1679 case 0x9: 1680 printf("260ms to 900ms\n"); 1681 break; 1682 case 0xa: 1683 printf("1s to 3.5s\n"); 1684 break; 1685 default: 1686 printf("unknown %u value\n", val); 1687 break; 1688 } 1689 } 1690 1691 static const char * const pcie_linkspeeds[] = {"2.5", "5.0", "8.0", "16.0"}; 1692 1693 /* 1694 * Print link speed. This function is used for the following register bits: 1695 * Maximum Link Speed in LCAP 1696 * Current Link Speed in LCSR 1697 * Target Link Speed in LCSR2 1698 * All of above bitfield's values start from 1. 1699 * For LCSR2, 0 is allowed for a device which supports 2.5GT/s only (and 1700 * this check also works for devices which compliant to versions of the base 1701 * specification prior to 3.0. 1702 */ 1703 static void 1704 pci_print_pcie_linkspeed(int regnum, pcireg_t val) 1705 { 1706 1707 if ((regnum == PCIE_LCSR2) && (val == 0)) 1708 printf("2.5GT/s\n"); 1709 else if ((val < 1) || (val > __arraycount(pcie_linkspeeds))) 1710 printf("unknown value (%u)\n", val); 1711 else 1712 printf("%sGT/s\n", pcie_linkspeeds[val - 1]); 1713 } 1714 1715 /* 1716 * Print link speed "vector". 1717 * This function is used for the following register bits: 1718 * Supported Link Speeds Vector in LCAP2 1719 * Lower SKP OS Generation Supported Speed Vector in LCAP2 1720 * Lower SKP OS Reception Supported Speed Vector in LCAP2 1721 * Enable Lower SKP OS Generation Vector in LCTL3 1722 * All of above bitfield's values start from 0. 1723 */ 1724 static void 1725 pci_print_pcie_linkspeedvector(pcireg_t val) 1726 { 1727 unsigned int i; 1728 1729 /* Start from 0 */ 1730 for (i = 0; i < 16; i++) 1731 if (((val >> i) & 0x01) != 0) { 1732 if (i >= __arraycount(pcie_linkspeeds)) 1733 printf(" unknown vector (0x%x)", 1 << i); 1734 else 1735 printf(" %sGT/s", pcie_linkspeeds[i]); 1736 } 1737 } 1738 1739 static void 1740 pci_print_pcie_link_deemphasis(pcireg_t val) 1741 { 1742 switch (val) { 1743 case 0: 1744 printf("-6dB"); 1745 break; 1746 case 1: 1747 printf("-3.5dB"); 1748 break; 1749 default: 1750 printf("(reserved value)"); 1751 } 1752 } 1753 1754 static void 1755 pci_conf_print_pcie_cap(const pcireg_t *regs, int capoff) 1756 { 1757 pcireg_t reg; /* for each register */ 1758 pcireg_t val; /* for each bitfield */ 1759 bool check_slot = false; 1760 unsigned int pcie_devtype; 1761 bool check_upstreamport = false; 1762 unsigned int pciever; 1763 unsigned int i; 1764 1765 printf("\n PCI Express Capabilities Register\n"); 1766 /* Capability Register */ 1767 reg = regs[o2i(capoff)]; 1768 printf(" Capability register: 0x%04x\n", reg >> 16); 1769 pciever = (unsigned int)(PCIE_XCAP_VER(reg)); 1770 printf(" Capability version: %u\n", pciever); 1771 printf(" Device type: "); 1772 pcie_devtype = PCIE_XCAP_TYPE(reg); 1773 switch (pcie_devtype) { 1774 case PCIE_XCAP_TYPE_PCIE_DEV: /* 0x0 */ 1775 printf("PCI Express Endpoint device\n"); 1776 check_upstreamport = true; 1777 break; 1778 case PCIE_XCAP_TYPE_PCI_DEV: /* 0x1 */ 1779 printf("Legacy PCI Express Endpoint device\n"); 1780 check_upstreamport = true; 1781 break; 1782 case PCIE_XCAP_TYPE_ROOT: /* 0x4 */ 1783 printf("Root Port of PCI Express Root Complex\n"); 1784 check_slot = true; 1785 break; 1786 case PCIE_XCAP_TYPE_UP: /* 0x5 */ 1787 printf("Upstream Port of PCI Express Switch\n"); 1788 check_upstreamport = true; 1789 break; 1790 case PCIE_XCAP_TYPE_DOWN: /* 0x6 */ 1791 printf("Downstream Port of PCI Express Switch\n"); 1792 check_slot = true; 1793 break; 1794 case PCIE_XCAP_TYPE_PCIE2PCI: /* 0x7 */ 1795 printf("PCI Express to PCI/PCI-X Bridge\n"); 1796 check_upstreamport = true; 1797 break; 1798 case PCIE_XCAP_TYPE_PCI2PCIE: /* 0x8 */ 1799 printf("PCI/PCI-X to PCI Express Bridge\n"); 1800 /* Upstream port is not PCIe */ 1801 check_slot = true; 1802 break; 1803 case PCIE_XCAP_TYPE_ROOT_INTEP: /* 0x9 */ 1804 printf("Root Complex Integrated Endpoint\n"); 1805 break; 1806 case PCIE_XCAP_TYPE_ROOT_EVNTC: /* 0xa */ 1807 printf("Root Complex Event Collector\n"); 1808 break; 1809 default: 1810 printf("unknown\n"); 1811 break; 1812 } 1813 onoff("Slot implemented", reg, PCIE_XCAP_SI); 1814 printf(" Interrupt Message Number: 0x%02x\n", 1815 (unsigned int)__SHIFTOUT(reg, PCIE_XCAP_IRQ)); 1816 1817 /* Device Capability Register */ 1818 reg = regs[o2i(capoff + PCIE_DCAP)]; 1819 printf(" Device Capabilities Register: 0x%08x\n", reg); 1820 printf(" Max Payload Size Supported: %u bytes max\n", 1821 128 << (unsigned int)(reg & PCIE_DCAP_MAX_PAYLOAD)); 1822 printf(" Phantom Functions Supported: "); 1823 switch (__SHIFTOUT(reg, PCIE_DCAP_PHANTOM_FUNCS)) { 1824 case 0x0: 1825 printf("not available\n"); 1826 break; 1827 case 0x1: 1828 printf("MSB\n"); 1829 break; 1830 case 0x2: 1831 printf("two MSB\n"); 1832 break; 1833 case 0x3: 1834 printf("All three bits\n"); 1835 break; 1836 } 1837 printf(" Extended Tag Field Supported: %dbit\n", 1838 (reg & PCIE_DCAP_EXT_TAG_FIELD) == 0 ? 5 : 8); 1839 printf(" Endpoint L0 Acceptable Latency: "); 1840 pci_print_pcie_L0s_latency(__SHIFTOUT(reg, PCIE_DCAP_L0S_LATENCY)); 1841 printf(" Endpoint L1 Acceptable Latency: "); 1842 pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_DCAP_L1_LATENCY)); 1843 onoff("Attention Button Present", reg, PCIE_DCAP_ATTN_BUTTON); 1844 onoff("Attention Indicator Present", reg, PCIE_DCAP_ATTN_IND); 1845 onoff("Power Indicator Present", reg, PCIE_DCAP_PWR_IND); 1846 onoff("Role-Based Error Report", reg, PCIE_DCAP_ROLE_ERR_RPT); 1847 if (check_upstreamport) { 1848 printf(" Captured Slot Power Limit: "); 1849 pci_conf_print_pcie_power( 1850 __SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_VAL), 1851 __SHIFTOUT(reg, PCIE_DCAP_SLOT_PWR_LIM_SCALE)); 1852 } 1853 onoff("Function-Level Reset Capability", reg, PCIE_DCAP_FLR); 1854 1855 /* Device Control Register */ 1856 reg = regs[o2i(capoff + PCIE_DCSR)]; 1857 printf(" Device Control Register: 0x%04x\n", reg & 0xffff); 1858 onoff("Correctable Error Reporting Enable", reg, 1859 PCIE_DCSR_ENA_COR_ERR); 1860 onoff("Non Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_NFER); 1861 onoff("Fatal Error Reporting Enable", reg, PCIE_DCSR_ENA_FER); 1862 onoff("Unsupported Request Reporting Enable", reg, PCIE_DCSR_ENA_URR); 1863 onoff("Enable Relaxed Ordering", reg, PCIE_DCSR_ENA_RELAX_ORD); 1864 printf(" Max Payload Size: %d byte\n", 1865 128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_PAYLOAD)); 1866 onoff("Extended Tag Field Enable", reg, PCIE_DCSR_EXT_TAG_FIELD); 1867 onoff("Phantom Functions Enable", reg, PCIE_DCSR_PHANTOM_FUNCS); 1868 onoff("Aux Power PM Enable", reg, PCIE_DCSR_AUX_POWER_PM); 1869 onoff("Enable No Snoop", reg, PCIE_DCSR_ENA_NO_SNOOP); 1870 printf(" Max Read Request Size: %d byte\n", 1871 128 << __SHIFTOUT(reg, PCIE_DCSR_MAX_READ_REQ)); 1872 1873 /* Device Status Register */ 1874 reg = regs[o2i(capoff + PCIE_DCSR)]; 1875 printf(" Device Status Register: 0x%04x\n", reg >> 16); 1876 onoff("Correctable Error Detected", reg, PCIE_DCSR_CED); 1877 onoff("Non Fatal Error Detected", reg, PCIE_DCSR_NFED); 1878 onoff("Fatal Error Detected", reg, PCIE_DCSR_FED); 1879 onoff("Unsupported Request Detected", reg, PCIE_DCSR_URD); 1880 onoff("Aux Power Detected", reg, PCIE_DCSR_AUX_PWR); 1881 onoff("Transaction Pending", reg, PCIE_DCSR_TRANSACTION_PND); 1882 onoff("Emergency Power Reduction Detected", reg, PCIE_DCSR_EMGPWRREDD); 1883 1884 if (PCIE_HAS_LINKREGS(pcie_devtype)) { 1885 /* Link Capability Register */ 1886 reg = regs[o2i(capoff + PCIE_LCAP)]; 1887 printf(" Link Capabilities Register: 0x%08x\n", reg); 1888 printf(" Maximum Link Speed: "); 1889 pci_print_pcie_linkspeed(PCIE_LCAP, reg & PCIE_LCAP_MAX_SPEED); 1890 printf(" Maximum Link Width: x%u lanes\n", 1891 (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH)); 1892 printf(" Active State PM Support: "); 1893 switch (__SHIFTOUT(reg, PCIE_LCAP_ASPM)) { 1894 case 0x0: 1895 printf("No ASPM support\n"); 1896 break; 1897 case 0x1: 1898 printf("L0s supported\n"); 1899 break; 1900 case 0x2: 1901 printf("L1 supported\n"); 1902 break; 1903 case 0x3: 1904 printf("L0s and L1 supported\n"); 1905 break; 1906 } 1907 printf(" L0 Exit Latency: "); 1908 pci_print_pcie_L0s_latency(__SHIFTOUT(reg,PCIE_LCAP_L0S_EXIT)); 1909 printf(" L1 Exit Latency: "); 1910 pci_print_pcie_L1_latency(__SHIFTOUT(reg, PCIE_LCAP_L1_EXIT)); 1911 printf(" Port Number: %u\n", 1912 (unsigned int)__SHIFTOUT(reg, PCIE_LCAP_PORT)); 1913 onoff("Clock Power Management", reg, PCIE_LCAP_CLOCK_PM); 1914 onoff("Surprise Down Error Report", reg, 1915 PCIE_LCAP_SURPRISE_DOWN); 1916 onoff("Data Link Layer Link Active", reg, PCIE_LCAP_DL_ACTIVE); 1917 onoff("Link BW Notification Capable", reg, 1918 PCIE_LCAP_LINK_BW_NOTIFY); 1919 onoff("ASPM Optionally Compliance", reg, 1920 PCIE_LCAP_ASPM_COMPLIANCE); 1921 1922 /* Link Control Register */ 1923 reg = regs[o2i(capoff + PCIE_LCSR)]; 1924 printf(" Link Control Register: 0x%04x\n", reg & 0xffff); 1925 printf(" Active State PM Control: "); 1926 switch (reg & (PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S)) { 1927 case 0: 1928 printf("disabled\n"); 1929 break; 1930 case 1: 1931 printf("L0s Entry Enabled\n"); 1932 break; 1933 case 2: 1934 printf("L1 Entry Enabled\n"); 1935 break; 1936 case 3: 1937 printf("L0s and L1 Entry Enabled\n"); 1938 break; 1939 } 1940 onoff2("Read Completion Boundary Control", reg, PCIE_LCSR_RCB, 1941 "128bytes", "64bytes"); 1942 onoff("Link Disable", reg, PCIE_LCSR_LINK_DIS); 1943 onoff("Retrain Link", reg, PCIE_LCSR_RETRAIN); 1944 onoff("Common Clock Configuration", reg, PCIE_LCSR_COMCLKCFG); 1945 onoff("Extended Synch", reg, PCIE_LCSR_EXTNDSYNC); 1946 onoff("Enable Clock Power Management", reg, PCIE_LCSR_ENCLKPM); 1947 onoff("Hardware Autonomous Width Disable", reg,PCIE_LCSR_HAWD); 1948 onoff("Link Bandwidth Management Interrupt Enable", reg, 1949 PCIE_LCSR_LBMIE); 1950 onoff("Link Autonomous Bandwidth Interrupt Enable", reg, 1951 PCIE_LCSR_LABIE); 1952 printf(" DRS Signaling Control: "); 1953 switch (__SHIFTOUT(reg, PCIE_LCSR_DRSSGNL)) { 1954 case 0: 1955 printf("not reported\n"); 1956 break; 1957 case 1: 1958 printf("Interrupt Enabled\n"); 1959 break; 1960 case 2: 1961 printf("DRS to FRS Signaling Enabled\n"); 1962 break; 1963 default: 1964 printf("reserved\n"); 1965 break; 1966 } 1967 1968 /* Link Status Register */ 1969 reg = regs[o2i(capoff + PCIE_LCSR)]; 1970 printf(" Link Status Register: 0x%04x\n", reg >> 16); 1971 printf(" Negotiated Link Speed: "); 1972 pci_print_pcie_linkspeed(PCIE_LCSR, 1973 __SHIFTOUT(reg, PCIE_LCSR_LINKSPEED)); 1974 printf(" Negotiated Link Width: x%u lanes\n", 1975 (unsigned int)__SHIFTOUT(reg, PCIE_LCSR_NLW)); 1976 onoff("Training Error", reg, PCIE_LCSR_LINKTRAIN_ERR); 1977 onoff("Link Training", reg, PCIE_LCSR_LINKTRAIN); 1978 onoff("Slot Clock Configuration", reg, PCIE_LCSR_SLOTCLKCFG); 1979 onoff("Data Link Layer Link Active", reg, PCIE_LCSR_DLACTIVE); 1980 onoff("Link Bandwidth Management Status", reg, 1981 PCIE_LCSR_LINK_BW_MGMT); 1982 onoff("Link Autonomous Bandwidth Status", reg, 1983 PCIE_LCSR_LINK_AUTO_BW); 1984 } 1985 1986 if (check_slot == true) { 1987 pcireg_t slcap; 1988 1989 /* Slot Capability Register */ 1990 slcap = reg = regs[o2i(capoff + PCIE_SLCAP)]; 1991 printf(" Slot Capability Register: 0x%08x\n", reg); 1992 onoff("Attention Button Present", reg, PCIE_SLCAP_ABP); 1993 onoff("Power Controller Present", reg, PCIE_SLCAP_PCP); 1994 onoff("MRL Sensor Present", reg, PCIE_SLCAP_MSP); 1995 onoff("Attention Indicator Present", reg, PCIE_SLCAP_AIP); 1996 onoff("Power Indicator Present", reg, PCIE_SLCAP_PIP); 1997 onoff("Hot-Plug Surprise", reg, PCIE_SLCAP_HPS); 1998 onoff("Hot-Plug Capable", reg, PCIE_SLCAP_HPC); 1999 printf(" Slot Power Limit Value: "); 2000 pci_conf_print_pcie_power(__SHIFTOUT(reg, PCIE_SLCAP_SPLV), 2001 __SHIFTOUT(reg, PCIE_SLCAP_SPLS)); 2002 onoff("Electromechanical Interlock Present", reg, 2003 PCIE_SLCAP_EIP); 2004 onoff("No Command Completed Support", reg, PCIE_SLCAP_NCCS); 2005 printf(" Physical Slot Number: %d\n", 2006 (unsigned int)(reg & PCIE_SLCAP_PSN) >> 19); 2007 2008 /* Slot Control Register */ 2009 reg = regs[o2i(capoff + PCIE_SLCSR)]; 2010 printf(" Slot Control Register: 0x%04x\n", reg & 0xffff); 2011 onoff("Attention Button Pressed Enabled", reg, PCIE_SLCSR_ABE); 2012 onoff("Power Fault Detected Enabled", reg, PCIE_SLCSR_PFE); 2013 onoff("MRL Sensor Changed Enabled", reg, PCIE_SLCSR_MSE); 2014 onoff("Presence Detect Changed Enabled", reg, PCIE_SLCSR_PDE); 2015 onoff("Command Completed Interrupt Enabled", reg, 2016 PCIE_SLCSR_CCE); 2017 onoff("Hot-Plug Interrupt Enabled", reg, PCIE_SLCSR_HPE); 2018 /* 2019 * For Attention Indicator Control and Power Indicator Control, 2020 * it's allowed to be a read only value 0 if corresponding 2021 * capability register bit is 0. 2022 */ 2023 if (slcap & PCIE_SLCAP_AIP) { 2024 printf(" Attention Indicator Control: "); 2025 switch ((reg & PCIE_SLCSR_AIC) >> 6) { 2026 case 0x0: 2027 printf("reserved\n"); 2028 break; 2029 case PCIE_SLCSR_IND_ON: 2030 printf("on\n"); 2031 break; 2032 case PCIE_SLCSR_IND_BLINK: 2033 printf("blink\n"); 2034 break; 2035 case PCIE_SLCSR_IND_OFF: 2036 printf("off\n"); 2037 break; 2038 } 2039 } 2040 if (slcap & PCIE_SLCAP_PIP) { 2041 printf(" Power Indicator Control: "); 2042 switch ((reg & PCIE_SLCSR_PIC) >> 8) { 2043 case 0x0: 2044 printf("reserved\n"); 2045 break; 2046 case PCIE_SLCSR_IND_ON: 2047 printf("on\n"); 2048 break; 2049 case PCIE_SLCSR_IND_BLINK: 2050 printf("blink\n"); 2051 break; 2052 case PCIE_SLCSR_IND_OFF: 2053 printf("off\n"); 2054 break; 2055 } 2056 } 2057 printf(" Power Controller Control: Power %s\n", 2058 reg & PCIE_SLCSR_PCC ? "off" : "on"); 2059 onoff("Electromechanical Interlock Control", 2060 reg, PCIE_SLCSR_EIC); 2061 onoff("Data Link Layer State Changed Enable", reg, 2062 PCIE_SLCSR_DLLSCE); 2063 onoff("Auto Slot Power Limit Disable", reg, 2064 PCIE_SLCSR_AUTOSPLDIS); 2065 2066 /* Slot Status Register */ 2067 printf(" Slot Status Register: 0x%04x\n", reg >> 16); 2068 onoff("Attention Button Pressed", reg, PCIE_SLCSR_ABP); 2069 onoff("Power Fault Detected", reg, PCIE_SLCSR_PFD); 2070 onoff("MRL Sensor Changed", reg, PCIE_SLCSR_MSC); 2071 onoff("Presence Detect Changed", reg, PCIE_SLCSR_PDC); 2072 onoff("Command Completed", reg, PCIE_SLCSR_CC); 2073 onoff("MRL Open", reg, PCIE_SLCSR_MS); 2074 onoff("Card Present in slot", reg, PCIE_SLCSR_PDS); 2075 onoff("Electromechanical Interlock engaged", reg, 2076 PCIE_SLCSR_EIS); 2077 onoff("Data Link Layer State Changed", reg, PCIE_SLCSR_LACS); 2078 } 2079 2080 if (PCIE_HAS_ROOTREGS(pcie_devtype)) { 2081 /* Root Control Register */ 2082 reg = regs[o2i(capoff + PCIE_RCR)]; 2083 printf(" Root Control Register: 0x%04x\n", reg & 0xffff); 2084 onoff("SERR on Correctable Error Enable", reg, 2085 PCIE_RCR_SERR_CER); 2086 onoff("SERR on Non-Fatal Error Enable", reg, 2087 PCIE_RCR_SERR_NFER); 2088 onoff("SERR on Fatal Error Enable", reg, PCIE_RCR_SERR_FER); 2089 onoff("PME Interrupt Enable", reg, PCIE_RCR_PME_IE); 2090 onoff("CRS Software Visibility Enable", reg, PCIE_RCR_CRS_SVE); 2091 2092 /* Root Capability Register */ 2093 printf(" Root Capability Register: 0x%04x\n", 2094 reg >> 16); 2095 onoff("CRS Software Visibility", reg, PCIE_RCR_CRS_SV); 2096 2097 /* Root Status Register */ 2098 reg = regs[o2i(capoff + PCIE_RSR)]; 2099 printf(" Root Status Register: 0x%08x\n", reg); 2100 printf(" PME Requester ID: 0x%04x\n", 2101 (unsigned int)(reg & PCIE_RSR_PME_REQESTER)); 2102 onoff("PME was asserted", reg, PCIE_RSR_PME_STAT); 2103 onoff("another PME is pending", reg, PCIE_RSR_PME_PEND); 2104 } 2105 2106 /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */ 2107 if (pciever < 2) 2108 return; 2109 2110 /* Device Capabilities 2 */ 2111 reg = regs[o2i(capoff + PCIE_DCAP2)]; 2112 printf(" Device Capabilities 2: 0x%08x\n", reg); 2113 printf(" Completion Timeout Ranges Supported: "); 2114 val = reg & PCIE_DCAP2_COMPT_RANGE; 2115 switch (val) { 2116 case 0: 2117 printf("not supported\n"); 2118 break; 2119 default: 2120 for (i = 0; i <= 3; i++) { 2121 if (((val >> i) & 0x01) != 0) 2122 printf("%c", 'A' + i); 2123 } 2124 printf("\n"); 2125 } 2126 onoff("Completion Timeout Disable Supported", reg, 2127 PCIE_DCAP2_COMPT_DIS); 2128 onoff("ARI Forwarding Supported", reg, PCIE_DCAP2_ARI_FWD); 2129 onoff("AtomicOp Routing Supported", reg, PCIE_DCAP2_ATOM_ROUT); 2130 onoff("32bit AtomicOp Completer Supported", reg, PCIE_DCAP2_32ATOM); 2131 onoff("64bit AtomicOp Completer Supported", reg, PCIE_DCAP2_64ATOM); 2132 onoff("128-bit CAS Completer Supported", reg, PCIE_DCAP2_128CAS); 2133 onoff("No RO-enabled PR-PR passing", reg, PCIE_DCAP2_NO_ROPR_PASS); 2134 onoff("LTR Mechanism Supported", reg, PCIE_DCAP2_LTR_MEC); 2135 printf(" TPH Completer Supported: "); 2136 switch (__SHIFTOUT(reg, PCIE_DCAP2_TPH_COMP)) { 2137 case 0: 2138 printf("Not supported\n"); 2139 break; 2140 case 1: 2141 printf("TPH\n"); 2142 break; 2143 case 3: 2144 printf("TPH and Extended TPH\n"); 2145 break; 2146 default: 2147 printf("(reserved value)\n"); 2148 break; 2149 } 2150 printf(" LN System CLS: "); 2151 switch (__SHIFTOUT(reg, PCIE_DCAP2_LNSYSCLS)) { 2152 case 0x0: 2153 printf("Not supported or not in effect\n"); 2154 break; 2155 case 0x1: 2156 printf("64byte cachelines in effect\n"); 2157 break; 2158 case 0x2: 2159 printf("128byte cachelines in effect\n"); 2160 break; 2161 case 0x3: 2162 printf("Reserved\n"); 2163 break; 2164 } 2165 printf(" OBFF Supported: "); 2166 switch (__SHIFTOUT(reg, PCIE_DCAP2_OBFF)) { 2167 case 0x0: 2168 printf("Not supported\n"); 2169 break; 2170 case 0x1: 2171 printf("Message only\n"); 2172 break; 2173 case 0x2: 2174 printf("WAKE# only\n"); 2175 break; 2176 case 0x3: 2177 printf("Both\n"); 2178 break; 2179 } 2180 onoff("Extended Fmt Field Supported", reg, PCIE_DCAP2_EXTFMT_FLD); 2181 onoff("End-End TLP Prefix Supported", reg, PCIE_DCAP2_EETLP_PREF); 2182 val = __SHIFTOUT(reg, PCIE_DCAP2_MAX_EETLP); 2183 printf(" Max End-End TLP Prefixes: %u\n", (val == 0) ? 4 : val); 2184 printf(" Emergency Power Reduction Supported: "); 2185 switch (__SHIFTOUT(reg, PCIE_DCAP2_EMGPWRRED)) { 2186 case 0x0: 2187 printf("Not supported\n"); 2188 break; 2189 case 0x1: 2190 printf("Device Specific mechanism\n"); 2191 break; 2192 case 0x2: 2193 printf("Form Factor spec or Device Specific mechanism\n"); 2194 break; 2195 case 0x3: 2196 printf("Reserved\n"); 2197 break; 2198 } 2199 onoff("Emergency Power Reduction Initialization Required", reg, 2200 PCIE_DCAP2_EMGPWRRED_INI); 2201 onoff("FRS Supported", reg, PCIE_DCAP2_FRS); 2202 2203 /* Device Control 2 */ 2204 reg = regs[o2i(capoff + PCIE_DCSR2)]; 2205 printf(" Device Control 2: 0x%04x\n", reg & 0xffff); 2206 printf(" Completion Timeout Value: "); 2207 pci_print_pcie_compl_timeout(reg & PCIE_DCSR2_COMPT_VAL); 2208 onoff("Completion Timeout Disabled", reg, PCIE_DCSR2_COMPT_DIS); 2209 onoff("ARI Forwarding Enabled", reg, PCIE_DCSR2_ARI_FWD); 2210 onoff("AtomicOp Requester Enabled", reg, PCIE_DCSR2_ATOM_REQ); 2211 onoff("AtomicOp Egress Blocking", reg, PCIE_DCSR2_ATOM_EBLK); 2212 onoff("IDO Request Enabled", reg, PCIE_DCSR2_IDO_REQ); 2213 onoff("IDO Completion Enabled", reg, PCIE_DCSR2_IDO_COMP); 2214 onoff("LTR Mechanism Enabled", reg, PCIE_DCSR2_LTR_MEC); 2215 onoff("Emergency Power Reduction Request", reg, 2216 PCIE_DCSR2_EMGPWRRED_REQ); 2217 printf(" OBFF: "); 2218 switch (__SHIFTOUT(reg, PCIE_DCSR2_OBFF_EN)) { 2219 case 0x0: 2220 printf("Disabled\n"); 2221 break; 2222 case 0x1: 2223 printf("Enabled with Message Signaling Variation A\n"); 2224 break; 2225 case 0x2: 2226 printf("Enabled with Message Signaling Variation B\n"); 2227 break; 2228 case 0x3: 2229 printf("Enabled using WAKE# signaling\n"); 2230 break; 2231 } 2232 onoff("End-End TLP Prefix Blocking on", reg, PCIE_DCSR2_EETLP); 2233 2234 if (PCIE_HAS_LINKREGS(pcie_devtype)) { 2235 bool drs_supported = false; 2236 2237 /* Link Capability 2 */ 2238 reg = regs[o2i(capoff + PCIE_LCAP2)]; 2239 /* If the vector is 0, LCAP2 is not implemented */ 2240 if ((reg & PCIE_LCAP2_SUP_LNKSV) != 0) { 2241 printf(" Link Capabilities 2: 0x%08x\n", reg); 2242 printf(" Supported Link Speeds Vector:"); 2243 pci_print_pcie_linkspeedvector( 2244 __SHIFTOUT(reg, PCIE_LCAP2_SUP_LNKSV)); 2245 printf("\n"); 2246 onoff("Crosslink Supported", reg, PCIE_LCAP2_CROSSLNK); 2247 printf(" " 2248 "Lower SKP OS Generation Supported Speed Vector:"); 2249 pci_print_pcie_linkspeedvector( 2250 __SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_GENSUPPSV)); 2251 printf("\n"); 2252 printf(" " 2253 "Lower SKP OS Reception Supported Speed Vector:"); 2254 pci_print_pcie_linkspeedvector( 2255 __SHIFTOUT(reg, PCIE_LCAP2_LOWSKPOS_RECSUPPSV)); 2256 printf("\n"); 2257 onoff("DRS Supported", reg, PCIE_LCAP2_DRS); 2258 drs_supported = (reg & PCIE_LCAP2_DRS) ? true : false; 2259 } 2260 2261 /* Link Control 2 */ 2262 reg = regs[o2i(capoff + PCIE_LCSR2)]; 2263 /* If the vector is 0, LCAP2 is not implemented */ 2264 printf(" Link Control 2: 0x%04x\n", reg & 0xffff); 2265 printf(" Target Link Speed: "); 2266 pci_print_pcie_linkspeed(PCIE_LCSR2, 2267 __SHIFTOUT(reg, PCIE_LCSR2_TGT_LSPEED)); 2268 onoff("Enter Compliance Enabled", reg, PCIE_LCSR2_ENT_COMPL); 2269 onoff("HW Autonomous Speed Disabled", reg, 2270 PCIE_LCSR2_HW_AS_DIS); 2271 printf(" Selectable De-emphasis: "); 2272 pci_print_pcie_link_deemphasis( 2273 __SHIFTOUT(reg, PCIE_LCSR2_SEL_DEEMP)); 2274 printf("\n"); 2275 printf(" Transmit Margin: %u\n", 2276 (unsigned int)(reg & PCIE_LCSR2_TX_MARGIN) >> 7); 2277 onoff("Enter Modified Compliance", reg, PCIE_LCSR2_EN_MCOMP); 2278 onoff("Compliance SOS", reg, PCIE_LCSR2_COMP_SOS); 2279 printf(" Compliance Present/De-emphasis: "); 2280 pci_print_pcie_link_deemphasis( 2281 __SHIFTOUT(reg, PCIE_LCSR2_COMP_DEEMP)); 2282 printf("\n"); 2283 2284 /* Link Status 2 */ 2285 printf(" Link Status 2: 0x%04x\n", (reg >> 16) & 0xffff); 2286 printf(" Current De-emphasis Level: "); 2287 pci_print_pcie_link_deemphasis( 2288 __SHIFTOUT(reg, PCIE_LCSR2_DEEMP_LVL)); 2289 printf("\n"); 2290 onoff("Equalization Complete", reg, PCIE_LCSR2_EQ_COMPL); 2291 onoff("Equalization Phase 1 Successful", reg, 2292 PCIE_LCSR2_EQP1_SUC); 2293 onoff("Equalization Phase 2 Successful", reg, 2294 PCIE_LCSR2_EQP2_SUC); 2295 onoff("Equalization Phase 3 Successful", reg, 2296 PCIE_LCSR2_EQP3_SUC); 2297 onoff("Link Equalization Request", reg, PCIE_LCSR2_LNKEQ_REQ); 2298 onoff("Retimer Presence Detected", reg, PCIE_LCSR2_RETIMERPD); 2299 if (drs_supported) { 2300 printf(" Downstream Component Presence: "); 2301 switch (__SHIFTOUT(reg, PCIE_LCSR2_DSCOMPN)) { 2302 case PCIE_DSCOMPN_DOWN_NOTDETERM: 2303 printf("Link Down - Presence Not" 2304 " Determined\n"); 2305 break; 2306 case PCIE_DSCOMPN_DOWN_NOTPRES: 2307 printf("Link Down - Component Not Present\n"); 2308 break; 2309 case PCIE_DSCOMPN_DOWN_PRES: 2310 printf("Link Down - Component Present\n"); 2311 break; 2312 case PCIE_DSCOMPN_UP_PRES: 2313 printf("Link Up - Component Present\n"); 2314 break; 2315 case PCIE_DSCOMPN_UP_PRES_DRS: 2316 printf("Link Up - Component Present and DRS" 2317 " received\n"); 2318 break; 2319 default: 2320 printf("reserved\n"); 2321 break; 2322 } 2323 onoff("DRS Message Received", reg, PCIE_LCSR2_DRSRCV); 2324 } 2325 } 2326 2327 /* Slot Capability 2 */ 2328 /* Slot Control 2 */ 2329 /* Slot Status 2 */ 2330 } 2331 2332 static void 2333 pci_conf_print_msix_cap(const pcireg_t *regs, int capoff) 2334 { 2335 pcireg_t reg; 2336 2337 printf("\n MSI-X Capability Register\n"); 2338 2339 reg = regs[o2i(capoff + PCI_MSIX_CTL)]; 2340 printf(" Message Control register: 0x%04x\n", 2341 (reg >> 16) & 0xff); 2342 printf(" Table Size: %d\n", PCI_MSIX_CTL_TBLSIZE(reg)); 2343 onoff("Function Mask", reg, PCI_MSIX_CTL_FUNCMASK); 2344 onoff("MSI-X Enable", reg, PCI_MSIX_CTL_ENABLE); 2345 reg = regs[o2i(capoff + PCI_MSIX_TBLOFFSET)]; 2346 printf(" Table offset register: 0x%08x\n", reg); 2347 printf(" Table offset: 0x%08x\n", 2348 (pcireg_t)(reg & PCI_MSIX_TBLOFFSET_MASK)); 2349 printf(" BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_TBLBIR_MASK)); 2350 reg = regs[o2i(capoff + PCI_MSIX_PBAOFFSET)]; 2351 printf(" Pending bit array register: 0x%08x\n", reg); 2352 printf(" Pending bit array offset: 0x%08x\n", 2353 (pcireg_t)(reg & PCI_MSIX_PBAOFFSET_MASK)); 2354 printf(" BIR: 0x%x\n", (pcireg_t)(reg & PCI_MSIX_PBABIR_MASK)); 2355 } 2356 2357 static void 2358 pci_conf_print_sata_cap(const pcireg_t *regs, int capoff) 2359 { 2360 pcireg_t reg; 2361 2362 printf("\n Serial ATA Capability Register\n"); 2363 2364 reg = regs[o2i(capoff + PCI_SATA_REV)]; 2365 printf(" Revision register: 0x%04x\n", (reg >> 16) & 0xff); 2366 printf(" Revision: %u.%u\n", 2367 (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MAJOR), 2368 (unsigned int)__SHIFTOUT(reg, PCI_SATA_REV_MINOR)); 2369 2370 reg = regs[o2i(capoff + PCI_SATA_BAR)]; 2371 2372 printf(" BAR Register: 0x%08x\n", reg); 2373 printf(" Register location: "); 2374 if ((reg & PCI_SATA_BAR_SPEC) == PCI_SATA_BAR_INCONF) 2375 printf("in config space\n"); 2376 else { 2377 printf("BAR %d\n", (int)PCI_SATA_BAR_NUM(reg)); 2378 printf(" BAR offset: 0x%08x\n", 2379 (pcireg_t)__SHIFTOUT(reg, PCI_SATA_BAR_OFFSET) * 4); 2380 } 2381 } 2382 2383 static void 2384 pci_conf_print_pciaf_cap(const pcireg_t *regs, int capoff) 2385 { 2386 pcireg_t reg; 2387 2388 printf("\n Advanced Features Capability Register\n"); 2389 2390 reg = regs[o2i(capoff + PCI_AFCAPR)]; 2391 printf(" AF Capabilities register: 0x%02x\n", (reg >> 24) & 0xff); 2392 printf(" AF Structure Length: 0x%02x\n", 2393 (pcireg_t)__SHIFTOUT(reg, PCI_AF_LENGTH)); 2394 onoff("Transaction Pending", reg, PCI_AF_TP_CAP); 2395 onoff("Function Level Reset", reg, PCI_AF_FLR_CAP); 2396 reg = regs[o2i(capoff + PCI_AFCSR)]; 2397 printf(" AF Control register: 0x%02x\n", reg & 0xff); 2398 /* 2399 * Only PCI_AFCR_INITIATE_FLR is a member of the AF control register 2400 * and it's always 0 on read 2401 */ 2402 printf(" AF Status register: 0x%02x\n", (reg >> 8) & 0xff); 2403 onoff("Transaction Pending", reg, PCI_AFSR_TP); 2404 } 2405 2406 static void 2407 pci_conf_print_ea_cap_prop(unsigned int prop) 2408 { 2409 2410 switch (prop) { 2411 case PCI_EA_PROP_MEM_NONPREF: 2412 printf("Memory Space, Non-Prefetchable\n"); 2413 break; 2414 case PCI_EA_PROP_MEM_PREF: 2415 printf("Memory Space, Prefetchable\n"); 2416 break; 2417 case PCI_EA_PROP_IO: 2418 printf("I/O Space\n"); 2419 break; 2420 case PCI_EA_PROP_VF_MEM_NONPREF: 2421 printf("Resorce for VF use, Memory Space, Non-Prefetchable\n"); 2422 break; 2423 case PCI_EA_PROP_VF_MEM_PREF: 2424 printf("Resorce for VF use, Memory Space, Prefetch\n"); 2425 break; 2426 case PCI_EA_PROP_BB_MEM_NONPREF: 2427 printf("Behind the Bridge, Memory Space, Non-Pref\n"); 2428 break; 2429 case PCI_EA_PROP_BB_MEM_PREF: 2430 printf("Behind the Bridge, Memory Space. Prefetchable\n"); 2431 break; 2432 case PCI_EA_PROP_BB_IO: 2433 printf("Behind Bridge, I/O Space\n"); 2434 break; 2435 case PCI_EA_PROP_MEM_UNAVAIL: 2436 printf("Memory Space Unavailable\n"); 2437 break; 2438 case PCI_EA_PROP_IO_UNAVAIL: 2439 printf("IO Space Unavailable\n"); 2440 break; 2441 case PCI_EA_PROP_UNAVAIL: 2442 printf("Entry Unavailable for use\n"); 2443 break; 2444 default: 2445 printf("Reserved\n"); 2446 break; 2447 } 2448 } 2449 2450 static void 2451 pci_conf_print_ea_cap(const pcireg_t *regs, int capoff) 2452 { 2453 pcireg_t reg, reg2; 2454 unsigned int entries, entoff, i; 2455 2456 printf("\n Enhanced Allocation Capability Register\n"); 2457 2458 reg = regs[o2i(capoff + PCI_EA_CAP1)]; 2459 printf(" EA Num Entries register: 0x%04x\n", reg >> 16); 2460 entries = __SHIFTOUT(reg, PCI_EA_CAP1_NUMENTRIES); 2461 printf(" EA Num Entries: %u\n", entries); 2462 2463 /* Type 1 only */ 2464 if (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]) == PCI_HDRTYPE_PPB) { 2465 reg = regs[o2i(capoff + PCI_EA_CAP2)]; 2466 printf(" EA Capability Second register: 0x%08x\n", reg); 2467 printf(" Fixed Secondary Bus Number: %hhu\n", 2468 (unsigned char)__SHIFTOUT(reg, PCI_EA_CAP2_SECONDARY)); 2469 printf(" Fixed Subordinate Bus Number: %hhu\n", 2470 (unsigned char)__SHIFTOUT(reg, PCI_EA_CAP2_SUBORDINATE)); 2471 entoff = capoff + 8; 2472 } else 2473 entoff = capoff + 4; 2474 2475 for (i = 0; i < entries; i++) { 2476 uint64_t base, offset; 2477 bool baseis64, offsetis64; 2478 unsigned int bei, entry_size; 2479 2480 printf(" Entry %u:\n", i); 2481 /* The first DW */ 2482 reg = regs[o2i(entoff)]; 2483 printf(" The first register: 0x%08x\n", reg); 2484 entry_size = __SHIFTOUT(reg, PCI_EA_ES); 2485 printf(" Entry size: %u\n", entry_size); 2486 printf(" BAR Equivalent Indicator: "); 2487 bei = __SHIFTOUT(reg, PCI_EA_BEI); 2488 switch (bei) { 2489 case PCI_EA_BEI_BAR0: 2490 case PCI_EA_BEI_BAR1: 2491 case PCI_EA_BEI_BAR2: 2492 case PCI_EA_BEI_BAR3: 2493 case PCI_EA_BEI_BAR4: 2494 case PCI_EA_BEI_BAR5: 2495 printf("BAR %u\n", bei - PCI_EA_BEI_BAR0); 2496 break; 2497 case PCI_EA_BEI_BEHIND: 2498 printf("Behind the function\n"); 2499 break; 2500 case PCI_EA_BEI_NOTIND: 2501 printf("Not Indicated\n"); 2502 break; 2503 case PCI_EA_BEI_EXPROM: 2504 printf("Expansion ROM\n"); 2505 break; 2506 case PCI_EA_BEI_VFBAR0: 2507 case PCI_EA_BEI_VFBAR1: 2508 case PCI_EA_BEI_VFBAR2: 2509 case PCI_EA_BEI_VFBAR3: 2510 case PCI_EA_BEI_VFBAR4: 2511 case PCI_EA_BEI_VFBAR5: 2512 printf("VF BAR %u\n", bei - PCI_EA_BEI_VFBAR0); 2513 break; 2514 case PCI_EA_BEI_RESERVED: 2515 default: 2516 printf("Reserved\n"); 2517 break; 2518 } 2519 2520 printf(" Primary Properties: "); 2521 pci_conf_print_ea_cap_prop(__SHIFTOUT(reg, PCI_EA_PP)); 2522 printf(" Secondary Properties: "); 2523 pci_conf_print_ea_cap_prop(__SHIFTOUT(reg, PCI_EA_SP)); 2524 onoff("Writable", reg, PCI_EA_W); 2525 onoff("Enable for this entry", reg, PCI_EA_E); 2526 2527 if (entry_size == 0) { 2528 entoff += 4; 2529 continue; 2530 } 2531 2532 /* Base addr */ 2533 reg = regs[o2i(entoff + 4)]; 2534 base = reg & PCI_EA_LOWMASK; 2535 baseis64 = reg & PCI_EA_BASEMAXOFFSET_64BIT; 2536 printf(" Base Address Register Low: 0x%08x\n", reg); 2537 if (baseis64) { 2538 /* 64bit */ 2539 reg2 = regs[o2i(entoff + 12)]; 2540 printf(" Base Address Register high: 0x%08x\n", 2541 reg2); 2542 base |= (uint64_t)reg2 << 32; 2543 } 2544 2545 /* Offset addr */ 2546 reg = regs[o2i(entoff + 8)]; 2547 offset = reg & PCI_EA_LOWMASK; 2548 offsetis64 = reg & PCI_EA_BASEMAXOFFSET_64BIT; 2549 printf(" Max Offset Register Low: 0x%08x\n", reg); 2550 if (offsetis64) { 2551 /* 64bit */ 2552 reg2 = regs[o2i(entoff + (baseis64 ? 16 : 12))]; 2553 printf(" Max Offset Register high: 0x%08x\n", 2554 reg2); 2555 offset |= (uint64_t)reg2 << 32; 2556 } 2557 2558 printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64 2559 "\n", base, base + offset); 2560 2561 entoff += 4; 2562 entoff += baseis64 ? 8 : 4; 2563 entoff += offsetis64 ? 8 : 4; 2564 } 2565 } 2566 2567 /* XXX pci_conf_print_fpb_cap */ 2568 2569 static struct { 2570 pcireg_t cap; 2571 const char *name; 2572 void (*printfunc)(const pcireg_t *, int); 2573 } pci_captab[] = { 2574 { PCI_CAP_RESERVED0, "reserved", NULL }, 2575 { PCI_CAP_PWRMGMT, "Power Management", pci_conf_print_pcipm_cap }, 2576 { PCI_CAP_AGP, "AGP", pci_conf_print_agp_cap }, 2577 { PCI_CAP_VPD, "VPD", NULL }, 2578 { PCI_CAP_SLOTID, "SlotID", NULL }, 2579 { PCI_CAP_MSI, "MSI", pci_conf_print_msi_cap }, 2580 { PCI_CAP_CPCI_HOTSWAP, "CompactPCI Hot-swapping", NULL }, 2581 { PCI_CAP_PCIX, "PCI-X", pci_conf_print_pcix_cap }, 2582 { PCI_CAP_LDT, "HyperTransport", pci_conf_print_ht_cap }, 2583 { PCI_CAP_VENDSPEC, "Vendor-specific", 2584 pci_conf_print_vendspec_cap }, 2585 { PCI_CAP_DEBUGPORT, "Debug Port", pci_conf_print_debugport_cap }, 2586 { PCI_CAP_CPCI_RSRCCTL, "CompactPCI Resource Control", NULL }, 2587 { PCI_CAP_HOTPLUG, "Hot-Plug", NULL }, 2588 { PCI_CAP_SUBVENDOR, "Subsystem vendor ID", 2589 pci_conf_print_subsystem_cap }, 2590 { PCI_CAP_AGP8, "AGP 8x", NULL }, 2591 { PCI_CAP_SECURE, "Secure Device", pci_conf_print_secure_cap }, 2592 { PCI_CAP_PCIEXPRESS, "PCI Express", pci_conf_print_pcie_cap }, 2593 { PCI_CAP_MSIX, "MSI-X", pci_conf_print_msix_cap }, 2594 { PCI_CAP_SATA, "SATA", pci_conf_print_sata_cap }, 2595 { PCI_CAP_PCIAF, "Advanced Features", pci_conf_print_pciaf_cap}, 2596 { PCI_CAP_EA, "Enhanced Allocation", pci_conf_print_ea_cap }, 2597 { PCI_CAP_FPB, "Flattening Portal Bridge", NULL } 2598 }; 2599 2600 static int 2601 pci_conf_find_cap(const pcireg_t *regs, unsigned int capid, int *offsetp) 2602 { 2603 pcireg_t rval; 2604 unsigned int capptr; 2605 int off; 2606 2607 if (!(regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT)) 2608 return 0; 2609 2610 /* Determine the Capability List Pointer register to start with. */ 2611 switch (PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)])) { 2612 case 0: /* standard device header */ 2613 case 1: /* PCI-PCI bridge header */ 2614 capptr = PCI_CAPLISTPTR_REG; 2615 break; 2616 case 2: /* PCI-CardBus Bridge header */ 2617 capptr = PCI_CARDBUS_CAPLISTPTR_REG; 2618 break; 2619 default: 2620 return 0; 2621 } 2622 2623 for (off = PCI_CAPLIST_PTR(regs[o2i(capptr)]); 2624 off != 0; off = PCI_CAPLIST_NEXT(rval)) { 2625 rval = regs[o2i(off)]; 2626 if (capid == PCI_CAPLIST_CAP(rval)) { 2627 if (offsetp != NULL) 2628 *offsetp = off; 2629 return 1; 2630 } 2631 } 2632 return 0; 2633 } 2634 2635 static void 2636 pci_conf_print_caplist( 2637 #ifdef _KERNEL 2638 pci_chipset_tag_t pc, pcitag_t tag, 2639 #endif 2640 const pcireg_t *regs, int capoff) 2641 { 2642 int off; 2643 pcireg_t foundcap; 2644 pcireg_t rval; 2645 bool foundtable[__arraycount(pci_captab)]; 2646 unsigned int i; 2647 2648 /* Clear table */ 2649 for (i = 0; i < __arraycount(pci_captab); i++) 2650 foundtable[i] = false; 2651 2652 /* Print capability register's offset and the type first */ 2653 for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]); 2654 off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) { 2655 rval = regs[o2i(off)]; 2656 printf(" Capability register at 0x%02x\n", off); 2657 2658 printf(" type: 0x%02x (", PCI_CAPLIST_CAP(rval)); 2659 foundcap = PCI_CAPLIST_CAP(rval); 2660 if (foundcap < __arraycount(pci_captab)) { 2661 printf("%s)\n", pci_captab[foundcap].name); 2662 /* Mark as found */ 2663 foundtable[foundcap] = true; 2664 } else 2665 printf("unknown)\n"); 2666 } 2667 2668 /* 2669 * And then, print the detail of each capability registers 2670 * in capability value's order. 2671 */ 2672 for (i = 0; i < __arraycount(pci_captab); i++) { 2673 if (foundtable[i] == false) 2674 continue; 2675 2676 /* 2677 * The type was found. Search capability list again and 2678 * print all capabilities that the capabiliy type is 2679 * the same. This is required because some capabilities 2680 * appear multiple times (e.g. HyperTransport capability). 2681 */ 2682 for (off = PCI_CAPLIST_PTR(regs[o2i(capoff)]); 2683 off != 0; off = PCI_CAPLIST_NEXT(regs[o2i(off)])) { 2684 rval = regs[o2i(off)]; 2685 if ((PCI_CAPLIST_CAP(rval) == i) 2686 && (pci_captab[i].printfunc != NULL)) 2687 pci_captab[i].printfunc(regs, off); 2688 } 2689 } 2690 } 2691 2692 /* Extended Capability */ 2693 2694 static void 2695 pci_conf_print_aer_cap_uc(pcireg_t reg) 2696 { 2697 2698 onoff("Undefined", reg, PCI_AER_UC_UNDEFINED); 2699 onoff("Data Link Protocol Error", reg, PCI_AER_UC_DL_PROTOCOL_ERROR); 2700 onoff("Surprise Down Error", reg, PCI_AER_UC_SURPRISE_DOWN_ERROR); 2701 onoff("Poisoned TLP Received", reg, PCI_AER_UC_POISONED_TLP); 2702 onoff("Flow Control Protocol Error", reg, PCI_AER_UC_FC_PROTOCOL_ERROR); 2703 onoff("Completion Timeout", reg, PCI_AER_UC_COMPLETION_TIMEOUT); 2704 onoff("Completer Abort", reg, PCI_AER_UC_COMPLETER_ABORT); 2705 onoff("Unexpected Completion", reg, PCI_AER_UC_UNEXPECTED_COMPLETION); 2706 onoff("Receiver Overflow", reg, PCI_AER_UC_RECEIVER_OVERFLOW); 2707 onoff("Malformed TLP", reg, PCI_AER_UC_MALFORMED_TLP); 2708 onoff("ECRC Error", reg, PCI_AER_UC_ECRC_ERROR); 2709 onoff("Unsupported Request Error", reg, 2710 PCI_AER_UC_UNSUPPORTED_REQUEST_ERROR); 2711 onoff("ACS Violation", reg, PCI_AER_UC_ACS_VIOLATION); 2712 onoff("Uncorrectable Internal Error", reg, PCI_AER_UC_INTERNAL_ERROR); 2713 onoff("MC Blocked TLP", reg, PCI_AER_UC_MC_BLOCKED_TLP); 2714 onoff("AtomicOp Egress BLK", reg, PCI_AER_UC_ATOMIC_OP_EGRESS_BLOCKED); 2715 onoff("TLP Prefix Blocked Error", reg, 2716 PCI_AER_UC_TLP_PREFIX_BLOCKED_ERROR); 2717 onoff("Poisoned TLP Egress Blocked", reg, 2718 PCI_AER_UC_POISONTLP_EGRESS_BLOCKED); 2719 } 2720 2721 static void 2722 pci_conf_print_aer_cap_cor(pcireg_t reg) 2723 { 2724 2725 onoff("Receiver Error", reg, PCI_AER_COR_RECEIVER_ERROR); 2726 onoff("Bad TLP", reg, PCI_AER_COR_BAD_TLP); 2727 onoff("Bad DLLP", reg, PCI_AER_COR_BAD_DLLP); 2728 onoff("REPLAY_NUM Rollover", reg, PCI_AER_COR_REPLAY_NUM_ROLLOVER); 2729 onoff("Replay Timer Timeout", reg, PCI_AER_COR_REPLAY_TIMER_TIMEOUT); 2730 onoff("Advisory Non-Fatal Error", reg, PCI_AER_COR_ADVISORY_NF_ERROR); 2731 onoff("Corrected Internal Error", reg, PCI_AER_COR_INTERNAL_ERROR); 2732 onoff("Header Log Overflow", reg, PCI_AER_COR_HEADER_LOG_OVERFLOW); 2733 } 2734 2735 static void 2736 pci_conf_print_aer_cap_control(pcireg_t reg, bool *tlp_prefix_log) 2737 { 2738 2739 printf(" First Error Pointer: 0x%04x\n", 2740 (pcireg_t)__SHIFTOUT(reg, PCI_AER_FIRST_ERROR_PTR)); 2741 onoff("ECRC Generation Capable", reg, PCI_AER_ECRC_GEN_CAPABLE); 2742 onoff("ECRC Generation Enable", reg, PCI_AER_ECRC_GEN_ENABLE); 2743 onoff("ECRC Check Capable", reg, PCI_AER_ECRC_CHECK_CAPABLE); 2744 onoff("ECRC Check Enable", reg, PCI_AER_ECRC_CHECK_ENABLE); 2745 onoff("Multiple Header Recording Capable", reg, 2746 PCI_AER_MULT_HDR_CAPABLE); 2747 onoff("Multiple Header Recording Enable", reg,PCI_AER_MULT_HDR_ENABLE); 2748 onoff("Completion Timeout Prefix/Header Log Capable", reg, 2749 PCI_AER_COMPTOUTPRFXHDRLOG_CAP); 2750 2751 /* This bit is RsvdP if the End-End TLP Prefix Supported bit is Clear */ 2752 if (!tlp_prefix_log) 2753 return; 2754 onoff("TLP Prefix Log Present", reg, PCI_AER_TLP_PREFIX_LOG_PRESENT); 2755 *tlp_prefix_log = (reg & PCI_AER_TLP_PREFIX_LOG_PRESENT) ? true : false; 2756 } 2757 2758 static void 2759 pci_conf_print_aer_cap_rooterr_cmd(pcireg_t reg) 2760 { 2761 2762 onoff("Correctable Error Reporting Enable", reg, 2763 PCI_AER_ROOTERR_COR_ENABLE); 2764 onoff("Non-Fatal Error Reporting Enable", reg, 2765 PCI_AER_ROOTERR_NF_ENABLE); 2766 onoff("Fatal Error Reporting Enable", reg, PCI_AER_ROOTERR_F_ENABLE); 2767 } 2768 2769 static void 2770 pci_conf_print_aer_cap_rooterr_status(pcireg_t reg) 2771 { 2772 2773 onoff("ERR_COR Received", reg, PCI_AER_ROOTERR_COR_ERR); 2774 onoff("Multiple ERR_COR Received", reg, PCI_AER_ROOTERR_MULTI_COR_ERR); 2775 onoff("ERR_FATAL/NONFATAL_ERR Received", reg, PCI_AER_ROOTERR_UC_ERR); 2776 onoff("Multiple ERR_FATAL/NONFATAL_ERR Received", reg, 2777 PCI_AER_ROOTERR_MULTI_UC_ERR); 2778 onoff("First Uncorrectable Fatal", reg,PCI_AER_ROOTERR_FIRST_UC_FATAL); 2779 onoff("Non-Fatal Error Messages Received", reg,PCI_AER_ROOTERR_NF_ERR); 2780 onoff("Fatal Error Messages Received", reg, PCI_AER_ROOTERR_F_ERR); 2781 printf(" Advanced Error Interrupt Message Number: 0x%02x\n", 2782 (unsigned int)__SHIFTOUT(reg, PCI_AER_ROOTERR_INT_MESSAGE)); 2783 } 2784 2785 static void 2786 pci_conf_print_aer_cap_errsrc_id(pcireg_t reg) 2787 { 2788 2789 printf(" Correctable Source ID: 0x%04x\n", 2790 (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_COR)); 2791 printf(" ERR_FATAL/NONFATAL Source ID: 0x%04x\n", 2792 (pcireg_t)__SHIFTOUT(reg, PCI_AER_ERRSRC_ID_ERR_UC)); 2793 } 2794 2795 static void 2796 pci_conf_print_aer_cap(const pcireg_t *regs, int extcapoff) 2797 { 2798 pcireg_t reg; 2799 int pcie_capoff; 2800 int pcie_devtype = -1; 2801 bool tlp_prefix_log = false; 2802 2803 if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) { 2804 reg = regs[o2i(pcie_capoff)]; 2805 pcie_devtype = PCIE_XCAP_TYPE(reg); 2806 /* PCIe DW9 to DW14 is for PCIe 2.0 and newer */ 2807 if (__SHIFTOUT(reg, PCIE_XCAP_VER_MASK) >= 2) { 2808 reg = regs[o2i(pcie_capoff + PCIE_DCAP2)]; 2809 /* End-End TLP Prefix Supported */ 2810 if (reg & PCIE_DCAP2_EETLP_PREF) { 2811 tlp_prefix_log = true; 2812 } 2813 } 2814 } 2815 2816 printf("\n Advanced Error Reporting Register\n"); 2817 2818 reg = regs[o2i(extcapoff + PCI_AER_UC_STATUS)]; 2819 printf(" Uncorrectable Error Status register: 0x%08x\n", reg); 2820 pci_conf_print_aer_cap_uc(reg); 2821 reg = regs[o2i(extcapoff + PCI_AER_UC_MASK)]; 2822 printf(" Uncorrectable Error Mask register: 0x%08x\n", reg); 2823 pci_conf_print_aer_cap_uc(reg); 2824 reg = regs[o2i(extcapoff + PCI_AER_UC_SEVERITY)]; 2825 printf(" Uncorrectable Error Severity register: 0x%08x\n", reg); 2826 pci_conf_print_aer_cap_uc(reg); 2827 2828 reg = regs[o2i(extcapoff + PCI_AER_COR_STATUS)]; 2829 printf(" Correctable Error Status register: 0x%08x\n", reg); 2830 pci_conf_print_aer_cap_cor(reg); 2831 reg = regs[o2i(extcapoff + PCI_AER_COR_MASK)]; 2832 printf(" Correctable Error Mask register: 0x%08x\n", reg); 2833 pci_conf_print_aer_cap_cor(reg); 2834 2835 reg = regs[o2i(extcapoff + PCI_AER_CAP_CONTROL)]; 2836 printf(" Advanced Error Capabilities and Control register: 0x%08x\n", 2837 reg); 2838 pci_conf_print_aer_cap_control(reg, &tlp_prefix_log); 2839 reg = regs[o2i(extcapoff + PCI_AER_HEADER_LOG)]; 2840 printf(" Header Log register:\n"); 2841 pci_conf_print_regs(regs, extcapoff + PCI_AER_HEADER_LOG, 2842 extcapoff + PCI_AER_ROOTERR_CMD); 2843 2844 switch (pcie_devtype) { 2845 case PCIE_XCAP_TYPE_ROOT: /* Root Port of PCI Express Root Complex */ 2846 case PCIE_XCAP_TYPE_ROOT_EVNTC: /* Root Complex Event Collector */ 2847 reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_CMD)]; 2848 printf(" Root Error Command register: 0x%08x\n", reg); 2849 pci_conf_print_aer_cap_rooterr_cmd(reg); 2850 reg = regs[o2i(extcapoff + PCI_AER_ROOTERR_STATUS)]; 2851 printf(" Root Error Status register: 0x%08x\n", reg); 2852 pci_conf_print_aer_cap_rooterr_status(reg); 2853 2854 reg = regs[o2i(extcapoff + PCI_AER_ERRSRC_ID)]; 2855 printf(" Error Source Identification register: 0x%08x\n", 2856 reg); 2857 pci_conf_print_aer_cap_errsrc_id(reg); 2858 break; 2859 } 2860 2861 if (tlp_prefix_log) { 2862 reg = regs[o2i(extcapoff + PCI_AER_TLP_PREFIX_LOG)]; 2863 printf(" TLP Prefix Log register: 0x%08x\n", reg); 2864 } 2865 } 2866 2867 static void 2868 pci_conf_print_vc_cap_arbtab(const pcireg_t *regs, int off, const char *name, 2869 pcireg_t parbsel, int parbsize) 2870 { 2871 pcireg_t reg; 2872 int num = 16 << parbsel; 2873 int num_per_reg = sizeof(pcireg_t) / parbsize; 2874 int i, j; 2875 2876 /* First, dump the table */ 2877 for (i = 0; i < num; i += num_per_reg) { 2878 reg = regs[o2i(off + i / num_per_reg)]; 2879 printf(" %s Arbitration Table: 0x%08x\n", name, reg); 2880 } 2881 /* And then, decode each entry */ 2882 for (i = 0; i < num; i += num_per_reg) { 2883 reg = regs[o2i(off + i / num_per_reg)]; 2884 for (j = 0; j < num_per_reg; j++) 2885 printf(" Phase[%d]: %d\n", j, reg); 2886 } 2887 } 2888 2889 static void 2890 pci_conf_print_vc_cap(const pcireg_t *regs, int extcapoff) 2891 { 2892 pcireg_t reg, n; 2893 int parbtab, parbsize; 2894 pcireg_t parbsel; 2895 int varbtab, varbsize; 2896 pcireg_t varbsel; 2897 int i, count; 2898 2899 printf("\n Virtual Channel Register\n"); 2900 reg = regs[o2i(extcapoff + PCI_VC_CAP1)]; 2901 printf(" Port VC Capability register 1: 0x%08x\n", reg); 2902 count = __SHIFTOUT(reg, PCI_VC_CAP1_EXT_COUNT); 2903 printf(" Extended VC Count: %d\n", count); 2904 n = __SHIFTOUT(reg, PCI_VC_CAP1_LOWPRI_EXT_COUNT); 2905 printf(" Low Priority Extended VC Count: %u\n", n); 2906 n = __SHIFTOUT(reg, PCI_VC_CAP1_REFCLK); 2907 printf(" Reference Clock: %s\n", 2908 (n == PCI_VC_CAP1_REFCLK_100NS) ? "100ns" : "unknown"); 2909 parbsize = 1 << __SHIFTOUT(reg, PCI_VC_CAP1_PORT_ARB_TABLE_SIZE); 2910 printf(" Port Arbitration Table Entry Size: %dbit\n", parbsize); 2911 2912 reg = regs[o2i(extcapoff + PCI_VC_CAP2)]; 2913 printf(" Port VC Capability register 2: 0x%08x\n", reg); 2914 onoff("Hardware fixed arbitration scheme", 2915 reg, PCI_VC_CAP2_ARB_CAP_HW_FIXED_SCHEME); 2916 onoff("WRR arbitration with 32 phases", 2917 reg, PCI_VC_CAP2_ARB_CAP_WRR_32); 2918 onoff("WRR arbitration with 64 phases", 2919 reg, PCI_VC_CAP2_ARB_CAP_WRR_64); 2920 onoff("WRR arbitration with 128 phases", 2921 reg, PCI_VC_CAP2_ARB_CAP_WRR_128); 2922 varbtab = __SHIFTOUT(reg, PCI_VC_CAP2_ARB_TABLE_OFFSET); 2923 printf(" VC Arbitration Table Offset: 0x%x\n", varbtab); 2924 2925 reg = regs[o2i(extcapoff + PCI_VC_CONTROL)] & 0xffff; 2926 printf(" Port VC Control register: 0x%04x\n", reg); 2927 varbsel = __SHIFTOUT(reg, PCI_VC_CONTROL_VC_ARB_SELECT); 2928 printf(" VC Arbitration Select: 0x%x\n", varbsel); 2929 2930 reg = regs[o2i(extcapoff + PCI_VC_STATUS)] >> 16; 2931 printf(" Port VC Status register: 0x%04x\n", reg); 2932 onoff("VC Arbitration Table Status", 2933 reg, PCI_VC_STATUS_LOAD_VC_ARB_TABLE); 2934 2935 for (i = 0; i < count + 1; i++) { 2936 reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CAP(i))]; 2937 printf(" VC number %d\n", i); 2938 printf(" VC Resource Capability Register: 0x%08x\n", reg); 2939 onoff(" Non-configurable Hardware fixed arbitration scheme", 2940 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_HW_FIXED_SCHEME); 2941 onoff(" WRR arbitration with 32 phases", 2942 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_32); 2943 onoff(" WRR arbitration with 64 phases", 2944 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_64); 2945 onoff(" WRR arbitration with 128 phases", 2946 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_128); 2947 onoff(" Time-based WRR arbitration with 128 phases", 2948 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_TWRR_128); 2949 onoff(" WRR arbitration with 256 phases", 2950 reg, PCI_VC_RESOURCE_CAP_PORT_ARB_CAP_WRR_256); 2951 onoff(" Advanced Packet Switching", 2952 reg, PCI_VC_RESOURCE_CAP_ADV_PKT_SWITCH); 2953 onoff(" Reject Snoop Transaction", 2954 reg, PCI_VC_RESOURCE_CAP_REJCT_SNOOP_TRANS); 2955 n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CAP_MAX_TIME_SLOTS) + 1; 2956 printf(" Maximum Time Slots: %d\n", n); 2957 parbtab = reg >> PCI_VC_RESOURCE_CAP_PORT_ARB_TABLE_OFFSET_S; 2958 printf(" Port Arbitration Table offset: 0x%02x\n", 2959 parbtab); 2960 2961 reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_CTL(i))]; 2962 printf(" VC Resource Control Register: 0x%08x\n", reg); 2963 printf(" TC/VC Map: 0x%02x\n", 2964 (pcireg_t)__SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_TCVC_MAP)); 2965 /* 2966 * The load Port Arbitration Table bit is used to update 2967 * the Port Arbitration logic and it's always 0 on read, so 2968 * we don't print it. 2969 */ 2970 parbsel = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_PORT_ARB_SELECT); 2971 printf(" Port Arbitration Select: 0x%x\n", parbsel); 2972 n = __SHIFTOUT(reg, PCI_VC_RESOURCE_CTL_VC_ID); 2973 printf(" VC ID: %d\n", n); 2974 onoff(" VC Enable", reg, PCI_VC_RESOURCE_CTL_VC_ENABLE); 2975 2976 reg = regs[o2i(extcapoff + PCI_VC_RESOURCE_STA(i))] >> 16; 2977 printf(" VC Resource Status Register: 0x%08x\n", reg); 2978 onoff(" Port Arbitration Table Status", 2979 reg, PCI_VC_RESOURCE_STA_PORT_ARB_TABLE); 2980 onoff(" VC Negotiation Pending", 2981 reg, PCI_VC_RESOURCE_STA_VC_NEG_PENDING); 2982 2983 if ((parbtab != 0) && (parbsel != 0)) 2984 pci_conf_print_vc_cap_arbtab(regs, extcapoff + parbtab, 2985 "Port", parbsel, parbsize); 2986 } 2987 2988 varbsize = 8; 2989 if ((varbtab != 0) && (varbsel != 0)) 2990 pci_conf_print_vc_cap_arbtab(regs, extcapoff + varbtab, 2991 " VC", varbsel, varbsize); 2992 } 2993 2994 /* 2995 * Print Power limit. This encoding is the same among the following registers: 2996 * - The Captured Slot Power Limit in the PCIe Device Capability Register. 2997 * - The Slot Power Limit in the PCIe Slot Capability Register. 2998 * - The Base Power in the Data register of Power Budgeting capability. 2999 */ 3000 static void 3001 pci_conf_print_pcie_power(uint8_t base, unsigned int scale) 3002 { 3003 unsigned int sdiv = 1; 3004 3005 if ((scale == 0) && (base > 0xef)) { 3006 const char *s; 3007 3008 switch (base) { 3009 case 0xf0: 3010 s = "239W < x <= 250W"; 3011 break; 3012 case 0xf1: 3013 s = "250W < x <= 275W"; 3014 break; 3015 case 0xf2: 3016 s = "275W < x <= 300W"; 3017 break; 3018 default: 3019 s = "reserved for greater than 300W"; 3020 break; 3021 } 3022 printf("%s\n", s); 3023 return; 3024 } 3025 3026 for (unsigned int i = scale; i > 0; i--) 3027 sdiv *= 10; 3028 3029 printf("%u", base / sdiv); 3030 3031 if (scale != 0) { 3032 printf(".%u", base % sdiv); 3033 } 3034 printf ("W\n"); 3035 return; 3036 } 3037 3038 static const char * 3039 pci_conf_print_pwrbdgt_type(uint8_t reg) 3040 { 3041 3042 switch (reg) { 3043 case 0x00: 3044 return "PME Aux"; 3045 case 0x01: 3046 return "Auxilary"; 3047 case 0x02: 3048 return "Idle"; 3049 case 0x03: 3050 return "Sustained"; 3051 case 0x04: 3052 return "Sustained (Emergency Power Reduction)"; 3053 case 0x05: 3054 return "Maximum (Emergency Power Reduction)"; 3055 case 0x07: 3056 return "Maximum"; 3057 default: 3058 return "Unknown"; 3059 } 3060 } 3061 3062 static const char * 3063 pci_conf_print_pwrbdgt_pwrrail(uint8_t reg) 3064 { 3065 3066 switch (reg) { 3067 case 0x00: 3068 return "Power(12V)"; 3069 case 0x01: 3070 return "Power(3.3V)"; 3071 case 0x02: 3072 return "Power(1.5V or 1.8V)"; 3073 case 0x07: 3074 return "Thermal"; 3075 default: 3076 return "Unknown"; 3077 } 3078 } 3079 3080 static void 3081 pci_conf_print_pwrbdgt_cap(const pcireg_t *regs, int extcapoff) 3082 { 3083 pcireg_t reg; 3084 3085 printf("\n Power Budgeting\n"); 3086 3087 reg = regs[o2i(extcapoff + PCI_PWRBDGT_DSEL)]; 3088 printf(" Data Select register: 0x%08x\n", reg); 3089 3090 reg = regs[o2i(extcapoff + PCI_PWRBDGT_DATA)]; 3091 printf(" Data register: 0x%08x\n", reg); 3092 printf(" Base Power: "); 3093 pci_conf_print_pcie_power( 3094 __SHIFTOUT(reg, PCI_PWRBDGT_DATA_BASEPWR), 3095 __SHIFTOUT(reg, PCI_PWRBDGT_DATA_SCALE)); 3096 printf(" PM Sub State: 0x%hhx\n", 3097 (uint8_t)__SHIFTOUT(reg, PCI_PWRBDGT_PM_SUBSTAT)); 3098 printf(" PM State: D%u\n", 3099 (unsigned int)__SHIFTOUT(reg, PCI_PWRBDGT_PM_STAT)); 3100 printf(" Type: %s\n", 3101 pci_conf_print_pwrbdgt_type( 3102 (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_TYPE)))); 3103 printf(" Power Rail: %s\n", 3104 pci_conf_print_pwrbdgt_pwrrail( 3105 (uint8_t)(__SHIFTOUT(reg, PCI_PWRBDGT_PWRRAIL)))); 3106 3107 reg = regs[o2i(extcapoff + PCI_PWRBDGT_CAP)]; 3108 printf(" Power Budget Capability register: 0x%08x\n", reg); 3109 onoff("System Allocated", 3110 reg, PCI_PWRBDGT_CAP_SYSALLOC); 3111 } 3112 3113 static const char * 3114 pci_conf_print_rclink_dcl_cap_elmtype(unsigned char type) 3115 { 3116 3117 switch (type) { 3118 case 0x00: 3119 return "Configuration Space Element"; 3120 case 0x01: 3121 return "System Egress Port or internal sink (memory)"; 3122 case 0x02: 3123 return "Internal Root Complex Link"; 3124 default: 3125 return "Unknown"; 3126 } 3127 } 3128 3129 static void 3130 pci_conf_print_rclink_dcl_cap(const pcireg_t *regs, int extcapoff) 3131 { 3132 pcireg_t reg; 3133 unsigned char nent, linktype; 3134 int i; 3135 3136 printf("\n Root Complex Link Declaration\n"); 3137 3138 reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_ESDESC)]; 3139 printf(" Element Self Description Register: 0x%08x\n", reg); 3140 printf(" Element Type: %s\n", 3141 pci_conf_print_rclink_dcl_cap_elmtype((unsigned char)reg)); 3142 nent = __SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_NUMLINKENT); 3143 printf(" Number of Link Entries: %hhu\n", nent); 3144 printf(" Component ID: %hhu\n", 3145 (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_COMPID)); 3146 printf(" Port Number: %hhu\n", 3147 (uint8_t)__SHIFTOUT(reg, PCI_RCLINK_DCL_ESDESC_PORTNUM)); 3148 for (i = 0; i < nent; i++) { 3149 reg = regs[o2i(extcapoff + PCI_RCLINK_DCL_LINKDESC(i))]; 3150 printf(" Link Entry %d:\n", i + 1); 3151 printf(" Link Description Register: 0x%08x\n", reg); 3152 onoff(" Link Valid", reg, PCI_RCLINK_DCL_LINKDESC_LVALID); 3153 linktype = reg & PCI_RCLINK_DCL_LINKDESC_LTYPE; 3154 onoff2(" Link Type", reg, PCI_RCLINK_DCL_LINKDESC_LTYPE, 3155 "Configuration Space", "Memory-Mapped Space"); 3156 onoff(" Associated RCRB Header", reg, 3157 PCI_RCLINK_DCL_LINKDESC_ARCRBH); 3158 printf(" Target Component ID: %hhu\n", 3159 (unsigned char)__SHIFTOUT(reg, 3160 PCI_RCLINK_DCL_LINKDESC_TCOMPID)); 3161 printf(" Target Port Number: %hhu\n", 3162 (unsigned char)__SHIFTOUT(reg, 3163 PCI_RCLINK_DCL_LINKDESC_TPNUM)); 3164 3165 if (linktype == 0) { 3166 /* Memory-Mapped Space */ 3167 reg = regs[o2i(extcapoff 3168 + PCI_RCLINK_DCL_LINKADDR_LT0_LO(i))]; 3169 printf(" Link Address Low Register: 0x%08x\n", 3170 reg); 3171 reg = regs[o2i(extcapoff 3172 + PCI_RCLINK_DCL_LINKADDR_LT0_HI(i))]; 3173 printf(" Link Address High Register: 0x%08x\n", 3174 reg); 3175 } else { 3176 unsigned int nb; 3177 pcireg_t lo, hi; 3178 3179 /* Configuration Space */ 3180 lo = regs[o2i(extcapoff 3181 + PCI_RCLINK_DCL_LINKADDR_LT1_LO(i))]; 3182 printf(" Configuration Space Low Register: " 3183 "0x%08x\n", lo); 3184 hi = regs[o2i(extcapoff 3185 + PCI_RCLINK_DCL_LINKADDR_LT1_HI(i))]; 3186 printf(" Configuration Space High Register: " 3187 "0x%08x\n", hi); 3188 nb = __SHIFTOUT(lo, PCI_RCLINK_DCL_LINKADDR_LT1_N); 3189 printf(" N: %u\n", nb); 3190 printf(" Func: %hhu\n", 3191 (unsigned char)__SHIFTOUT(lo, 3192 PCI_RCLINK_DCL_LINKADDR_LT1_FUNC)); 3193 printf(" Dev: %hhu\n", 3194 (unsigned char)__SHIFTOUT(lo, 3195 PCI_RCLINK_DCL_LINKADDR_LT1_DEV)); 3196 printf(" Bus: %hhu\n", 3197 (unsigned char)__SHIFTOUT(lo, 3198 PCI_RCLINK_DCL_LINKADDR_LT1_BUS(nb))); 3199 lo &= PCI_RCLINK_DCL_LINKADDR_LT1_BAL(i); 3200 printf(" Configuration Space Base Address: " 3201 "0x%016" PRIx64 "\n", ((uint64_t)hi << 32) + lo); 3202 } 3203 } 3204 } 3205 3206 /* XXX pci_conf_print_rclink_ctl_cap */ 3207 3208 static void 3209 pci_conf_print_rcec_assoc_cap(const pcireg_t *regs, int extcapoff) 3210 { 3211 pcireg_t reg; 3212 3213 printf("\n Root Complex Event Collector Association\n"); 3214 3215 reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBITMAP)]; 3216 printf(" Association Bitmap for Root Complex Integrated Devices:" 3217 " 0x%08x\n", reg); 3218 3219 if (PCI_EXTCAPLIST_VERSION(regs[o2i(extcapoff)]) >= 2) { 3220 reg = regs[o2i(extcapoff + PCI_RCEC_ASSOC_ASSOCBUSNUM)]; 3221 printf(" RCEC Associated Bus Numbers register: 0x%08x\n", 3222 reg); 3223 printf(" RCEC Next Bus: %u\n", 3224 (unsigned int)__SHIFTOUT(reg, 3225 PCI_RCEC_ASSOCBUSNUM_RCECNEXT)); 3226 printf(" RCEC Last Bus: %u\n", 3227 (unsigned int)__SHIFTOUT(reg, 3228 PCI_RCEC_ASSOCBUSNUM_RCECLAST)); 3229 } 3230 } 3231 3232 /* XXX pci_conf_print_mfvc_cap */ 3233 /* XXX pci_conf_print_vc2_cap */ 3234 /* XXX pci_conf_print_rcrb_cap */ 3235 /* XXX pci_conf_print_vendor_cap */ 3236 /* XXX pci_conf_print_cac_cap */ 3237 3238 static void 3239 pci_conf_print_acs_cap(const pcireg_t *regs, int extcapoff) 3240 { 3241 pcireg_t reg, cap, ctl; 3242 unsigned int size, i; 3243 3244 printf("\n Access Control Services\n"); 3245 3246 reg = regs[o2i(extcapoff + PCI_ACS_CAP)]; 3247 cap = reg & 0xffff; 3248 ctl = reg >> 16; 3249 printf(" ACS Capability register: 0x%08x\n", cap); 3250 onoff("ACS Source Validation", cap, PCI_ACS_CAP_V); 3251 onoff("ACS Transaction Blocking", cap, PCI_ACS_CAP_B); 3252 onoff("ACS P2P Request Redirect", cap, PCI_ACS_CAP_R); 3253 onoff("ACS P2P Completion Redirect", cap, PCI_ACS_CAP_C); 3254 onoff("ACS Upstream Forwarding", cap, PCI_ACS_CAP_U); 3255 onoff("ACS Egress Control", cap, PCI_ACS_CAP_E); 3256 onoff("ACS Direct Translated P2P", cap, PCI_ACS_CAP_T); 3257 size = __SHIFTOUT(cap, PCI_ACS_CAP_ECVSIZE); 3258 if (size == 0) 3259 size = 256; 3260 printf(" Egress Control Vector Size: %u\n", size); 3261 printf(" ACS Control register: 0x%08x\n", ctl); 3262 onoff("ACS Source Validation Enable", ctl, PCI_ACS_CTL_V); 3263 onoff("ACS Transaction Blocking Enable", ctl, PCI_ACS_CTL_B); 3264 onoff("ACS P2P Request Redirect Enable", ctl, PCI_ACS_CTL_R); 3265 onoff("ACS P2P Completion Redirect Enable", ctl, PCI_ACS_CTL_C); 3266 onoff("ACS Upstream Forwarding Enable", ctl, PCI_ACS_CTL_U); 3267 onoff("ACS Egress Control Enable", ctl, PCI_ACS_CTL_E); 3268 onoff("ACS Direct Translated P2P Enable", ctl, PCI_ACS_CTL_T); 3269 3270 /* 3271 * If the P2P Egress Control Capability bit is 0, ignore the Egress 3272 * Control vector. 3273 */ 3274 if ((cap & PCI_ACS_CAP_E) == 0) 3275 return; 3276 for (i = 0; i < size; i += 32) 3277 printf(" Egress Control Vector [%u..%u]: 0x%08x\n", i + 31, 3278 i, regs[o2i(extcapoff + PCI_ACS_ECV + (i / 32) * 4 )]); 3279 } 3280 3281 static void 3282 pci_conf_print_ari_cap(const pcireg_t *regs, int extcapoff) 3283 { 3284 pcireg_t reg, cap, ctl; 3285 3286 printf("\n Alternative Routing-ID Interpretation Register\n"); 3287 3288 reg = regs[o2i(extcapoff + PCI_ARI_CAP)]; 3289 cap = reg & 0xffff; 3290 ctl = reg >> 16; 3291 printf(" Capability register: 0x%08x\n", cap); 3292 onoff("MVFC Function Groups Capability", reg, PCI_ARI_CAP_M); 3293 onoff("ACS Function Groups Capability", reg, PCI_ARI_CAP_A); 3294 printf(" Next Function Number: %u\n", 3295 (unsigned int)__SHIFTOUT(reg, PCI_ARI_CAP_NXTFN)); 3296 printf(" Control register: 0x%08x\n", ctl); 3297 onoff("MVFC Function Groups Enable", reg, PCI_ARI_CTL_M); 3298 onoff("ACS Function Groups Enable", reg, PCI_ARI_CTL_A); 3299 printf(" Function Group: %u\n", 3300 (unsigned int)__SHIFTOUT(reg, PCI_ARI_CTL_FUNCGRP)); 3301 } 3302 3303 static void 3304 pci_conf_print_ats_cap(const pcireg_t *regs, int extcapoff) 3305 { 3306 pcireg_t reg, cap, ctl; 3307 unsigned int num; 3308 3309 printf("\n Address Translation Services\n"); 3310 3311 reg = regs[o2i(extcapoff + PCI_ARI_CAP)]; 3312 cap = reg & 0xffff; 3313 ctl = reg >> 16; 3314 printf(" Capability register: 0x%04x\n", cap); 3315 num = __SHIFTOUT(reg, PCI_ATS_CAP_INVQDEPTH); 3316 if (num == 0) 3317 num = 32; 3318 printf(" Invalidate Queue Depth: %u\n", num); 3319 onoff("Page Aligned Request", reg, PCI_ATS_CAP_PALIGNREQ); 3320 onoff("Global Invalidate", reg, PCI_ATS_CAP_GLOBALINVL); 3321 onoff("Relaxed Ordering", reg, PCI_ATS_CAP_RELAXORD); 3322 3323 printf(" Control register: 0x%04x\n", ctl); 3324 printf(" Smallest Translation Unit: %u\n", 3325 (unsigned int)__SHIFTOUT(reg, PCI_ATS_CTL_STU)); 3326 onoff("Enable", reg, PCI_ATS_CTL_EN); 3327 } 3328 3329 static void 3330 pci_conf_print_sernum_cap(const pcireg_t *regs, int extcapoff) 3331 { 3332 pcireg_t lo, hi; 3333 3334 printf("\n Device Serial Number Register\n"); 3335 3336 lo = regs[o2i(extcapoff + PCI_SERIAL_LOW)]; 3337 hi = regs[o2i(extcapoff + PCI_SERIAL_HIGH)]; 3338 printf(" Serial Number: %02x-%02x-%02x-%02x-%02x-%02x-%02x-%02x\n", 3339 hi >> 24, (hi >> 16) & 0xff, (hi >> 8) & 0xff, hi & 0xff, 3340 lo >> 24, (lo >> 16) & 0xff, (lo >> 8) & 0xff, lo & 0xff); 3341 } 3342 3343 static void 3344 pci_conf_print_sriov_cap(const pcireg_t *regs, int extcapoff) 3345 { 3346 char buf[sizeof("99999 MB")]; 3347 pcireg_t reg; 3348 pcireg_t total_vfs; 3349 int i; 3350 bool first; 3351 3352 printf("\n Single Root IO Virtualization Register\n"); 3353 3354 reg = regs[o2i(extcapoff + PCI_SRIOV_CAP)]; 3355 printf(" Capabilities register: 0x%08x\n", reg); 3356 onoff("VF Migration Capable", reg, PCI_SRIOV_CAP_VF_MIGRATION); 3357 onoff("ARI Capable Hierarchy Preserved", reg, 3358 PCI_SRIOV_CAP_ARI_CAP_HIER_PRESERVED); 3359 if (reg & PCI_SRIOV_CAP_VF_MIGRATION) { 3360 printf(" VF Migration Interrupt Message Number: 0x%03x\n", 3361 (pcireg_t)__SHIFTOUT(reg, 3362 PCI_SRIOV_CAP_VF_MIGRATION_INTMSG_N)); 3363 } 3364 3365 reg = regs[o2i(extcapoff + PCI_SRIOV_CTL)] & 0xffff; 3366 printf(" Control register: 0x%04x\n", reg); 3367 onoff("VF Enable", reg, PCI_SRIOV_CTL_VF_ENABLE); 3368 onoff("VF Migration Enable", reg, PCI_SRIOV_CTL_VF_MIGRATION_SUPPORT); 3369 onoff("VF Migration Interrupt Enable", reg, 3370 PCI_SRIOV_CTL_VF_MIGRATION_INT_ENABLE); 3371 onoff("VF Memory Space Enable", reg, PCI_SRIOV_CTL_VF_MSE); 3372 onoff("ARI Capable Hierarchy", reg, PCI_SRIOV_CTL_ARI_CAP_HIER); 3373 3374 reg = regs[o2i(extcapoff + PCI_SRIOV_STA)] >> 16; 3375 printf(" Status register: 0x%04x\n", reg); 3376 onoff("VF Migration Status", reg, PCI_SRIOV_STA_VF_MIGRATION); 3377 3378 reg = regs[o2i(extcapoff + PCI_SRIOV_INITIAL_VFS)] & 0xffff; 3379 printf(" InitialVFs register: 0x%04x\n", reg); 3380 total_vfs = reg = regs[o2i(extcapoff + PCI_SRIOV_TOTAL_VFS)] >> 16; 3381 printf(" TotalVFs register: 0x%04x\n", reg); 3382 reg = regs[o2i(extcapoff + PCI_SRIOV_NUM_VFS)] & 0xffff; 3383 printf(" NumVFs register: 0x%04x\n", reg); 3384 3385 reg = regs[o2i(extcapoff + PCI_SRIOV_FUNC_DEP_LINK)] >> 16; 3386 printf(" Function Dependency Link register: 0x%04x\n", reg); 3387 3388 reg = regs[o2i(extcapoff + PCI_SRIOV_VF_OFF)] & 0xffff; 3389 printf(" First VF Offset register: 0x%04x\n", reg); 3390 reg = regs[o2i(extcapoff + PCI_SRIOV_VF_STRIDE)] >> 16; 3391 printf(" VF Stride register: 0x%04x\n", reg); 3392 reg = regs[o2i(extcapoff + PCI_SRIOV_VF_DID)] >> 16; 3393 printf(" Device ID: 0x%04x\n", reg); 3394 3395 reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_CAP)]; 3396 printf(" Supported Page Sizes register: 0x%08x\n", reg); 3397 printf(" Supported Page Size:"); 3398 for (i = 0, first = true; i < 32; i++) { 3399 if (reg & __BIT(i)) { 3400 #ifdef _KERNEL 3401 format_bytes(buf, sizeof(buf), 1LL << (i + 12)); 3402 #else 3403 humanize_number(buf, sizeof(buf), 1LL << (i + 12), "B", 3404 HN_AUTOSCALE, 0); 3405 #endif 3406 printf("%s %s", first ? "" : ",", buf); 3407 first = false; 3408 } 3409 } 3410 printf("\n"); 3411 3412 reg = regs[o2i(extcapoff + PCI_SRIOV_PAGE_SIZE)]; 3413 printf(" System Page Sizes register: 0x%08x\n", reg); 3414 printf(" Page Size: "); 3415 if (reg != 0) { 3416 int bitpos = ffs(reg) -1; 3417 3418 /* Assume only one bit is set. */ 3419 #ifdef _KERNEL 3420 format_bytes(buf, sizeof(buf), 1LL << (bitpos + 12)); 3421 #else 3422 humanize_number(buf, sizeof(buf), 1LL << (bitpos + 12), 3423 "B", HN_AUTOSCALE, 0); 3424 #endif 3425 printf("%s", buf); 3426 } else { 3427 printf("unknown"); 3428 } 3429 printf("\n"); 3430 3431 for (i = 0; i < 6; i++) { 3432 reg = regs[o2i(extcapoff + PCI_SRIOV_BAR(i))]; 3433 printf(" VF BAR%d register: 0x%08x\n", i, reg); 3434 } 3435 3436 if (total_vfs > 0) { 3437 reg = regs[o2i(extcapoff + PCI_SRIOV_VF_MIG_STA_AR)]; 3438 printf(" VF Migration State Array Offset register: 0x%08x\n", 3439 reg); 3440 printf(" VF Migration State Offset: 0x%08x\n", 3441 (pcireg_t)__SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_OFFSET)); 3442 i = __SHIFTOUT(reg, PCI_SRIOV_VF_MIG_STA_BIR); 3443 printf(" VF Migration State BIR: "); 3444 if (i >= 0 && i <= 5) { 3445 printf("BAR%d", i); 3446 } else { 3447 printf("unknown BAR (%d)", i); 3448 } 3449 printf("\n"); 3450 } 3451 } 3452 3453 /* XXX pci_conf_print_mriov_cap */ 3454 3455 static void 3456 pci_conf_print_multicast_cap(const pcireg_t *regs, int extcapoff) 3457 { 3458 pcireg_t reg, cap, ctl; 3459 pcireg_t regl, regh; 3460 uint64_t addr; 3461 int n; 3462 3463 printf("\n Multicast\n"); 3464 3465 reg = regs[o2i(extcapoff + PCI_MCAST_CTL)]; 3466 cap = reg & 0xffff; 3467 ctl = reg >> 16; 3468 printf(" Capability Register: 0x%04x\n", cap); 3469 printf(" Max Group: %u\n", 3470 (pcireg_t)(reg & PCI_MCAST_CAP_MAXGRP) + 1); 3471 3472 /* Endpoint Only */ 3473 n = __SHIFTOUT(reg, PCI_MCAST_CAP_WINSIZEREQ); 3474 if (n > 0) 3475 printf(" Windw Size Requested: %d\n", 1 << (n - 1)); 3476 3477 onoff("ECRC Regeneration Supported", reg, PCI_MCAST_CAP_ECRCREGEN); 3478 3479 printf(" Control Register: 0x%04x\n", ctl); 3480 printf(" Num Group: %u\n", 3481 (unsigned int)__SHIFTOUT(reg, PCI_MCAST_CTL_NUMGRP) + 1); 3482 onoff("Enable", reg, PCI_MCAST_CTL_ENA); 3483 3484 regl = regs[o2i(extcapoff + PCI_MCAST_BARL)]; 3485 regh = regs[o2i(extcapoff + PCI_MCAST_BARH)]; 3486 printf(" Base Address Register 0: 0x%08x\n", regl); 3487 printf(" Base Address Register 1: 0x%08x\n", regh); 3488 printf(" Index Position: %u\n", 3489 (unsigned int)(regl & PCI_MCAST_BARL_INDPOS)); 3490 addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_BARL_ADDR); 3491 printf(" Base Address: 0x%016" PRIx64 "\n", addr); 3492 3493 regl = regs[o2i(extcapoff + PCI_MCAST_RECVL)]; 3494 regh = regs[o2i(extcapoff + PCI_MCAST_RECVH)]; 3495 printf(" Receive Register 0: 0x%08x\n", regl); 3496 printf(" Receive Register 1: 0x%08x\n", regh); 3497 3498 regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLL)]; 3499 regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKALLH)]; 3500 printf(" Block All Register 0: 0x%08x\n", regl); 3501 printf(" Block All Register 1: 0x%08x\n", regh); 3502 3503 regl = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSL)]; 3504 regh = regs[o2i(extcapoff + PCI_MCAST_BLOCKUNTRNSH)]; 3505 printf(" Block Untranslated Register 0: 0x%08x\n", regl); 3506 printf(" Block Untranslated Register 1: 0x%08x\n", regh); 3507 3508 regl = regs[o2i(extcapoff + PCI_MCAST_OVERLAYL)]; 3509 regh = regs[o2i(extcapoff + PCI_MCAST_OVERLAYH)]; 3510 printf(" Overlay BAR 0: 0x%08x\n", regl); 3511 printf(" Overlay BAR 1: 0x%08x\n", regh); 3512 3513 n = regl & PCI_MCAST_OVERLAYL_SIZE; 3514 printf(" Overlay Size: "); 3515 if (n >= 6) 3516 printf("%d\n", n); 3517 else 3518 printf("off\n"); 3519 addr = ((uint64_t)regh << 32) | (regl & PCI_MCAST_OVERLAYL_ADDR); 3520 printf(" Overlay BAR: 0x%016" PRIx64 "\n", addr); 3521 } 3522 3523 static void 3524 pci_conf_print_page_req_cap(const pcireg_t *regs, int extcapoff) 3525 { 3526 pcireg_t reg, ctl, sta; 3527 3528 printf("\n Page Request\n"); 3529 3530 reg = regs[o2i(extcapoff + PCI_PAGE_REQ_CTL)]; 3531 ctl = reg & 0xffff; 3532 sta = reg >> 16; 3533 printf(" Control Register: 0x%04x\n", ctl); 3534 onoff("Enalbe", reg, PCI_PAGE_REQ_CTL_E); 3535 onoff("Reset", reg, PCI_PAGE_REQ_CTL_R); 3536 3537 printf(" Status Register: 0x%04x\n", sta); 3538 onoff("Response Failure", reg, PCI_PAGE_REQ_STA_RF); 3539 onoff("Unexpected Page Request Group Index", reg, 3540 PCI_PAGE_REQ_STA_UPRGI); 3541 onoff("Stopped", reg, PCI_PAGE_REQ_STA_S); 3542 onoff("PRG Response PASID Required", reg, PCI_PAGE_REQ_STA_PASIDR); 3543 3544 reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTCAPA)]; 3545 printf(" Outstanding Page Request Capacity: %u\n", reg); 3546 reg = regs[o2i(extcapoff + PCI_PAGE_REQ_OUTSTALLOC)]; 3547 printf(" Outstanding Page Request Allocation: %u\n", reg); 3548 } 3549 3550 /* XXX pci_conf_print_amd_cap */ 3551 3552 #define MEM_PBUFSIZE sizeof("999GB") 3553 3554 static void 3555 pci_conf_print_resizbar_cap(const pcireg_t *regs, int extcapoff) 3556 { 3557 pcireg_t cap, ctl; 3558 unsigned int bars, i, n; 3559 char pbuf[MEM_PBUFSIZE]; 3560 3561 printf("\n Resizable BAR\n"); 3562 3563 /* Get Number of Resizable BARs */ 3564 ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(0))]; 3565 bars = __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_NUMBAR); 3566 printf(" Number of Resizable BARs: "); 3567 if (bars <= 6) 3568 printf("%u\n", bars); 3569 else { 3570 printf("incorrect (%u)\n", bars); 3571 return; 3572 } 3573 3574 for (n = 0; n < 6; n++) { 3575 cap = regs[o2i(extcapoff + PCI_RESIZBAR_CAP(n))]; 3576 printf(" Capability register(%u): 0x%08x\n", n, cap); 3577 if ((cap & PCI_RESIZBAR_CAP_SIZEMASK) == 0) 3578 continue; /* Not Used */ 3579 printf(" Acceptable BAR sizes:"); 3580 for (i = 4; i <= 23; i++) { 3581 if ((cap & (1 << i)) != 0) { 3582 humanize_number(pbuf, MEM_PBUFSIZE, 3583 (int64_t)1024 * 1024 << (i - 4), "B", 3584 #ifdef _KERNEL 3585 1); 3586 #else 3587 HN_AUTOSCALE, HN_NOSPACE); 3588 #endif 3589 printf(" %s", pbuf); 3590 } 3591 } 3592 printf("\n"); 3593 3594 ctl = regs[o2i(extcapoff + PCI_RESIZBAR_CTL(n))]; 3595 printf(" Control register(%u): 0x%08x\n", n, ctl); 3596 printf(" BAR Index: %u\n", 3597 (unsigned int)__SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARIDX)); 3598 humanize_number(pbuf, MEM_PBUFSIZE, 3599 (int64_t)1024 * 1024 3600 << __SHIFTOUT(ctl, PCI_RESIZBAR_CTL_BARSIZ), 3601 "B", 3602 #ifdef _KERNEL 3603 1); 3604 #else 3605 HN_AUTOSCALE, HN_NOSPACE); 3606 #endif 3607 printf(" BAR Size: %s\n", pbuf); 3608 } 3609 } 3610 3611 static void 3612 pci_conf_print_dpa_cap(const pcireg_t *regs, int extcapoff) 3613 { 3614 pcireg_t reg; 3615 unsigned int substmax, i; 3616 3617 printf("\n Dynamic Power Allocation\n"); 3618 3619 reg = regs[o2i(extcapoff + PCI_DPA_CAP)]; 3620 printf(" Capability register: 0x%08x\n", reg); 3621 substmax = __SHIFTOUT(reg, PCI_DPA_CAP_SUBSTMAX); 3622 printf(" Substate Max: %u\n", substmax); 3623 printf(" Transition Latency Unit: "); 3624 switch (__SHIFTOUT(reg, PCI_DPA_CAP_TLUINT)) { 3625 case 0: 3626 printf("1ms\n"); 3627 break; 3628 case 1: 3629 printf("10ms\n"); 3630 break; 3631 case 2: 3632 printf("100ms\n"); 3633 break; 3634 default: 3635 printf("reserved\n"); 3636 break; 3637 } 3638 printf(" Power Allocation Scale: "); 3639 switch (__SHIFTOUT(reg, PCI_DPA_CAP_PAS)) { 3640 case 0: 3641 printf("10.0x\n"); 3642 break; 3643 case 1: 3644 printf("1.0x\n"); 3645 break; 3646 case 2: 3647 printf("0.1x\n"); 3648 break; 3649 case 3: 3650 printf("0.01x\n"); 3651 break; 3652 } 3653 printf(" Transition Latency Value 0: %u\n", 3654 (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY0)); 3655 printf(" Transition Latency Value 1: %u\n", 3656 (unsigned int)__SHIFTOUT(reg, PCI_DPA_CAP_XLCY1)); 3657 3658 reg = regs[o2i(extcapoff + PCI_DPA_LATIND)]; 3659 printf(" Latency Indicatior register: 0x%08x\n", reg); 3660 3661 reg = regs[o2i(extcapoff + PCI_DPA_CS)]; 3662 printf(" Status register: 0x%04x\n", reg & 0xffff); 3663 printf(" Substate Status: 0x%02x\n", 3664 (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTSTAT)); 3665 onoff("Substate Control Enabled", reg, PCI_DPA_CS_SUBSTCTLEN); 3666 printf(" Control register: 0x%04x\n", reg >> 16); 3667 printf(" Substate Control: 0x%02x\n", 3668 (unsigned int)__SHIFTOUT(reg, PCI_DPA_CS_SUBSTCTL)); 3669 3670 for (i = 0; i <= substmax; i++) 3671 printf(" Substate Power Allocation register %d: 0x%02x\n", 3672 i, (regs[PCI_DPA_PWRALLOC + (i / 4)] >> (i % 4) & 0xff)); 3673 } 3674 3675 static const char * 3676 pci_conf_print_tph_req_cap_sttabloc(uint8_t val) 3677 { 3678 3679 switch (val) { 3680 case PCI_TPH_REQ_STTBLLOC_NONE: 3681 return "Not Present"; 3682 case PCI_TPH_REQ_STTBLLOC_TPHREQ: 3683 return "in the TPH Requester Capability Structure"; 3684 case PCI_TPH_REQ_STTBLLOC_MSIX: 3685 return "in the MSI-X Table"; 3686 default: 3687 return "Unknown"; 3688 } 3689 } 3690 3691 static void 3692 pci_conf_print_tph_req_cap(const pcireg_t *regs, int extcapoff) 3693 { 3694 pcireg_t reg; 3695 int size = 0, i, j; 3696 uint8_t sttbloc; 3697 3698 printf("\n TPH Requester Extended Capability\n"); 3699 3700 reg = regs[o2i(extcapoff + PCI_TPH_REQ_CAP)]; 3701 printf(" TPH Requester Capabililty register: 0x%08x\n", reg); 3702 onoff("No ST Mode Supported", reg, PCI_TPH_REQ_CAP_NOST); 3703 onoff("Interrupt Vector Mode Supported", reg, PCI_TPH_REQ_CAP_INTVEC); 3704 onoff("Device Specific Mode Supported", reg, PCI_TPH_REQ_CAP_DEVSPEC); 3705 onoff("Extend TPH Reqester Supported", reg, PCI_TPH_REQ_CAP_XTPHREQ); 3706 sttbloc = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLLOC); 3707 printf(" ST Table Location: %s\n", 3708 pci_conf_print_tph_req_cap_sttabloc(sttbloc)); 3709 if (sttbloc == PCI_TPH_REQ_STTBLLOC_TPHREQ) { 3710 size = __SHIFTOUT(reg, PCI_TPH_REQ_CAP_STTBLSIZ) + 1; 3711 printf(" ST Table Size: %d\n", size); 3712 } 3713 3714 reg = regs[o2i(extcapoff + PCI_TPH_REQ_CTL)]; 3715 printf(" TPH Requester Control register: 0x%08x\n", reg); 3716 printf(" ST Mode Select: "); 3717 switch (__SHIFTOUT(reg, PCI_TPH_REQ_CTL_STSEL)) { 3718 case PCI_TPH_REQ_CTL_STSEL_NO: 3719 printf("No ST Mode\n"); 3720 break; 3721 case PCI_TPH_REQ_CTL_STSEL_IV: 3722 printf("Interrupt Vector Mode\n"); 3723 break; 3724 case PCI_TPH_REQ_CTL_STSEL_DS: 3725 printf("Device Specific Mode\n"); 3726 break; 3727 default: 3728 printf("(reserved value)\n"); 3729 break; 3730 } 3731 printf(" TPH Requester Enable: "); 3732 switch (__SHIFTOUT(reg, PCI_TPH_REQ_CTL_TPHREQEN)) { 3733 case PCI_TPH_REQ_CTL_TPHREQEN_NO: /* 0x0 */ 3734 printf("Not permitted\n"); 3735 break; 3736 case PCI_TPH_REQ_CTL_TPHREQEN_TPH: 3737 printf("TPH and not Extended TPH\n"); 3738 break; 3739 case PCI_TPH_REQ_CTL_TPHREQEN_ETPH: 3740 printf("TPH and Extended TPH"); 3741 break; 3742 default: 3743 printf("(reserved value)\n"); 3744 break; 3745 } 3746 3747 if (sttbloc != PCI_TPH_REQ_STTBLLOC_TPHREQ) 3748 return; 3749 3750 for (i = 0; i < size ; i += 2) { 3751 reg = regs[o2i(extcapoff + PCI_TPH_REQ_STTBL + i / 2)]; 3752 for (j = 0; j < 2 ; j++) { 3753 uint32_t entry = reg; 3754 3755 if (j != 0) 3756 entry >>= 16; 3757 entry &= 0xffff; 3758 printf(" TPH ST Table Entry (%d): 0x%04"PRIx32"\n", 3759 i + j, entry); 3760 } 3761 } 3762 } 3763 3764 static void 3765 pci_conf_print_ltr_cap(const pcireg_t *regs, int extcapoff) 3766 { 3767 pcireg_t reg; 3768 3769 printf("\n Latency Tolerance Reporting\n"); 3770 reg = regs[o2i(extcapoff + PCI_LTR_MAXSNOOPLAT)]; 3771 printf(" Max Snoop Latency Register: 0x%04x\n", reg & 0xffff); 3772 printf(" Max Snoop Latency: %juns\n", 3773 (uintmax_t)(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_VAL) 3774 * PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXSNOOPLAT_SCALE)))); 3775 printf(" Max No-Snoop Latency Register: 0x%04x\n", reg >> 16); 3776 printf(" Max No-Snoop Latency: %juns\n", 3777 (uintmax_t)(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_VAL) 3778 * PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_LTR_MAXNOSNOOPLAT_SCALE)))); 3779 } 3780 3781 static void 3782 pci_conf_print_sec_pcie_cap(const pcireg_t *regs, int extcapoff) 3783 { 3784 int pcie_capoff; 3785 pcireg_t reg; 3786 int i, maxlinkwidth; 3787 3788 printf("\n Secondary PCI Express Register\n"); 3789 3790 reg = regs[o2i(extcapoff + PCI_SECPCIE_LCTL3)]; 3791 printf(" Link Control 3 register: 0x%08x\n", reg); 3792 onoff("Perform Equalization", reg, PCI_SECPCIE_LCTL3_PERFEQ); 3793 onoff("Link Equalization Request Interrupt Enable", 3794 reg, PCI_SECPCIE_LCTL3_LINKEQREQ_IE); 3795 printf(" Enable Lower SKP OS Generation Vector:"); 3796 pci_print_pcie_linkspeedvector( 3797 __SHIFTOUT(reg, PCI_SECPCIE_LCTL3_ELSKPOSGENV)); 3798 printf("\n"); 3799 3800 reg = regs[o2i(extcapoff + PCI_SECPCIE_LANEERR_STA)]; 3801 printf(" Lane Error Status register: 0x%08x\n", reg); 3802 3803 /* Get Max Link Width */ 3804 if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) { 3805 reg = regs[o2i(pcie_capoff + PCIE_LCAP)]; 3806 maxlinkwidth = __SHIFTOUT(reg, PCIE_LCAP_MAX_WIDTH); 3807 } else { 3808 printf("error: falied to get PCIe capablity\n"); 3809 return; 3810 } 3811 for (i = 0; i < maxlinkwidth; i++) { 3812 reg = regs[o2i(extcapoff + PCI_SECPCIE_EQCTL(i))]; 3813 if (i % 2 != 0) 3814 reg >>= 16; 3815 else 3816 reg &= 0xffff; 3817 printf(" Equalization Control Register (Link %d): 0x%04x\n", 3818 i, reg); 3819 printf(" Downstream Port Transmit Preset: 0x%x\n", 3820 (pcireg_t)__SHIFTOUT(reg, 3821 PCI_SECPCIE_EQCTL_DP_XMIT_PRESET)); 3822 printf(" Downstream Port Receive Hint: 0x%x\n", 3823 (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_DP_RCV_HINT)); 3824 printf(" Upstream Port Transmit Preset: 0x%x\n", 3825 (pcireg_t)__SHIFTOUT(reg, 3826 PCI_SECPCIE_EQCTL_UP_XMIT_PRESET)); 3827 printf(" Upstream Port Receive Hint: 0x%x\n", 3828 (pcireg_t)__SHIFTOUT(reg, PCI_SECPCIE_EQCTL_UP_RCV_HINT)); 3829 } 3830 } 3831 3832 /* XXX pci_conf_print_pmux_cap */ 3833 3834 static void 3835 pci_conf_print_pasid_cap(const pcireg_t *regs, int extcapoff) 3836 { 3837 pcireg_t reg, cap, ctl; 3838 unsigned int num; 3839 3840 printf("\n Process Address Space ID\n"); 3841 3842 reg = regs[o2i(extcapoff + PCI_PASID_CAP)]; 3843 cap = reg & 0xffff; 3844 ctl = reg >> 16; 3845 printf(" PASID Capability Register: 0x%04x\n", cap); 3846 onoff("Execute Permission Supported", reg, PCI_PASID_CAP_XPERM); 3847 onoff("Privileged Mode Supported", reg, PCI_PASID_CAP_PRIVMODE); 3848 num = (1 << __SHIFTOUT(reg, PCI_PASID_CAP_MAXPASIDW)) - 1; 3849 printf(" Max PASID Width: %u\n", num); 3850 3851 printf(" PASID Control Register: 0x%04x\n", ctl); 3852 onoff("PASID Enable", reg, PCI_PASID_CTL_PASID_EN); 3853 onoff("Execute Permission Enable", reg, PCI_PASID_CTL_XPERM_EN); 3854 onoff("Privileged Mode Enable", reg, PCI_PASID_CTL_PRIVMODE_EN); 3855 } 3856 3857 static void 3858 pci_conf_print_lnr_cap(const pcireg_t *regs, int extcapoff) 3859 { 3860 pcireg_t reg, cap, ctl; 3861 unsigned int num; 3862 3863 printf("\n LN Requester\n"); 3864 3865 reg = regs[o2i(extcapoff + PCI_LNR_CAP)]; 3866 cap = reg & 0xffff; 3867 ctl = reg >> 16; 3868 printf(" LNR Capability register: 0x%04x\n", cap); 3869 onoff("LNR-64 Supported", reg, PCI_LNR_CAP_64); 3870 onoff("LNR-128 Supported", reg, PCI_LNR_CAP_128); 3871 num = 1 << __SHIFTOUT(reg, PCI_LNR_CAP_REGISTMAX); 3872 printf(" LNR Registration MAX: %u\n", num); 3873 3874 printf(" LNR Control register: 0x%04x\n", ctl); 3875 onoff("LNR Enable", reg, PCI_LNR_CTL_EN); 3876 onoff("LNR CLS", reg, PCI_LNR_CTL_CLS); 3877 num = 1 << __SHIFTOUT(reg, PCI_LNR_CTL_REGISTLIM); 3878 printf(" LNR Registration Limit: %u\n", num); 3879 } 3880 3881 static void 3882 pci_conf_print_dpc_pio(pcireg_t r) 3883 { 3884 onoff("Cfg Request received UR Completion", r,PCI_DPC_RPPIO_CFGUR_CPL); 3885 onoff("Cfg Request received CA Completion", r,PCI_DPC_RPPIO_CFGCA_CPL); 3886 onoff("Cfg Request Completion Timeout", r, PCI_DPC_RPPIO_CFG_CTO); 3887 onoff("I/O Request received UR Completion", r, PCI_DPC_RPPIO_IOUR_CPL); 3888 onoff("I/O Request received CA Completion", r, PCI_DPC_RPPIO_IOCA_CPL); 3889 onoff("I/O Request Completion Timeout", r, PCI_DPC_RPPIO_IO_CTO); 3890 onoff("Mem Request received UR Completion", r,PCI_DPC_RPPIO_MEMUR_CPL); 3891 onoff("Mem Request received CA Completion", r,PCI_DPC_RPPIO_MEMCA_CPL); 3892 onoff("Mem Request Completion Timeout", r, PCI_DPC_RPPIO_MEM_CTO); 3893 } 3894 3895 static void 3896 pci_conf_print_dpc_cap(const pcireg_t *regs, int extcapoff) 3897 { 3898 pcireg_t reg, cap, ctl, stat, errsrc; 3899 const char *trigstr; 3900 bool rpext; 3901 3902 printf("\n Downstream Port Containment\n"); 3903 3904 reg = regs[o2i(extcapoff + PCI_DPC_CCR)]; 3905 cap = reg & 0xffff; 3906 ctl = reg >> 16; 3907 rpext = (reg & PCI_DPCCAP_RPEXT) ? true : false; 3908 printf(" DPC Capability register: 0x%04x\n", cap); 3909 printf(" DPC Interrupt Message Number: %02x\n", 3910 (unsigned int)(cap & PCI_DPCCAP_IMSGN)); 3911 onoff("RP Extensions for DPC", reg, PCI_DPCCAP_RPEXT); 3912 onoff("Poisoned TLP Egress Blocking Supported", reg, 3913 PCI_DPCCAP_POISONTLPEB); 3914 onoff("DPC Software Triggering Supported", reg, PCI_DPCCAP_SWTRIG); 3915 printf(" RP PIO Log Size: %u\n", 3916 (unsigned int)__SHIFTOUT(reg, PCI_DPCCAP_RPPIOLOGSZ)); 3917 onoff("DL_Active ERR_COR Signaling Supported", reg, 3918 PCI_DPCCAP_DLACTECORS); 3919 printf(" DPC Control register: 0x%04x\n", ctl); 3920 switch (__SHIFTOUT(reg, PCI_DPCCTL_TIRGEN)) { 3921 case 0: 3922 trigstr = "disabled"; 3923 break; 3924 case 1: 3925 trigstr = "enabled(ERR_FATAL)"; 3926 break; 3927 case 2: 3928 trigstr = "enabled(ERR_NONFATAL or ERR_FATAL)"; 3929 break; 3930 default: 3931 trigstr = "(reserverd)"; 3932 break; 3933 } 3934 printf(" DPC Trigger Enable: %s\n", trigstr); 3935 printf(" DPC Completion Control: %s Completion Status\n", 3936 (reg & PCI_DPCCTL_COMPCTL) 3937 ? "Unsupported Request(UR)" : "Completer Abort(CA)"); 3938 onoff("DPC Interrupt Enable", reg, PCI_DPCCTL_IE); 3939 onoff("DPC ERR_COR Enable", reg, PCI_DPCCTL_ERRCOREN); 3940 onoff("Poisoned TLP Egress Blocking Enable", reg, 3941 PCI_DPCCTL_POISONTLPEB); 3942 onoff("DPC Software Trigger", reg, PCI_DPCCTL_SWTRIG); 3943 onoff("DL_Active ERR_COR Enable", reg, PCI_DPCCTL_DLACTECOR); 3944 3945 reg = regs[o2i(extcapoff + PCI_DPC_STATESID)]; 3946 stat = reg & 0xffff; 3947 errsrc = reg >> 16; 3948 printf(" DPC Status register: 0x%04x\n", stat); 3949 onoff("DPC Trigger Status", reg, PCI_DPCSTAT_TSTAT); 3950 switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) { 3951 case 0: 3952 trigstr = "an unmasked uncorrectable error"; 3953 break; 3954 case 1: 3955 trigstr = "receiving an ERR_NONFATAL"; 3956 break; 3957 case 2: 3958 trigstr = "receiving an ERR_FATAL"; 3959 break; 3960 case 3: 3961 trigstr = "DPC Trigger Reason Extension field"; 3962 break; 3963 } 3964 printf(" DPC Trigger Reason: Due to %s\n", trigstr); 3965 onoff("DPC Interrupt Status", reg, PCI_DPCSTAT_ISTAT); 3966 if (rpext) 3967 onoff("DPC RP Busy", reg, PCI_DPCSTAT_RPBUSY); 3968 switch (__SHIFTOUT(reg, PCI_DPCSTAT_TREASON)) { 3969 case 0: 3970 trigstr = "Due to RP PIO error"; 3971 break; 3972 case 1: 3973 trigstr = "Due to the DPC Software trigger bit"; 3974 break; 3975 default: 3976 trigstr = "(reserved)"; 3977 break; 3978 } 3979 printf(" DPC Trigger Reason Extension: %s\n", trigstr); 3980 if (rpext) 3981 printf(" RP PIO First Error Pointer: %02x\n", 3982 (unsigned int)__SHIFTOUT(reg, PCI_DPCSTAT_RPPIOFEP)); 3983 printf(" DPC Error Source ID register: 0x%04x\n", errsrc); 3984 3985 if (!rpext) 3986 return; 3987 /* 3988 * All of the following registers are implemented by a device which has 3989 * RP Extensions for DPC 3990 */ 3991 3992 reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_STAT)]; 3993 printf(" RP PIO Status Register: 0x%08x\n", reg); 3994 pci_conf_print_dpc_pio(reg); 3995 3996 reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_MASK)]; 3997 printf(" RP PIO Mask Register: 0x%08x\n", reg); 3998 pci_conf_print_dpc_pio(reg); 3999 4000 reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SEVE)]; 4001 printf(" RP PIO Severity Register: 0x%08x\n", reg); 4002 pci_conf_print_dpc_pio(reg); 4003 4004 reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_SYSERR)]; 4005 printf(" RP PIO SysError Register: 0x%08x\n", reg); 4006 pci_conf_print_dpc_pio(reg); 4007 4008 reg = regs[o2i(extcapoff + PCI_DPC_RPPIO_EXCPT)]; 4009 printf(" RP PIO Exception Register: 0x%08x\n", reg); 4010 pci_conf_print_dpc_pio(reg); 4011 4012 printf(" RP PIO Header Log Register: start from 0x%03x\n", 4013 extcapoff + PCI_DPC_RPPIO_HLOG); 4014 printf(" RP PIO ImpSpec Log Register: start from 0x%03x\n", 4015 extcapoff + PCI_DPC_RPPIO_IMPSLOG); 4016 printf(" RP PIO TLP Prefix Log Register: start from 0x%03x\n", 4017 extcapoff + PCI_DPC_RPPIO_TLPPLOG); 4018 } 4019 4020 4021 static int 4022 pci_conf_l1pm_cap_tposcale(unsigned char scale) 4023 { 4024 4025 /* Return scale in us */ 4026 switch (scale) { 4027 case 0x0: 4028 return 2; 4029 case 0x1: 4030 return 10; 4031 case 0x2: 4032 return 100; 4033 default: 4034 return -1; 4035 } 4036 } 4037 4038 static void 4039 pci_conf_print_l1pm_cap(const pcireg_t *regs, int extcapoff) 4040 { 4041 pcireg_t reg; 4042 int scale, val; 4043 int pcie_capoff; 4044 4045 printf("\n L1 PM Substates\n"); 4046 4047 reg = regs[o2i(extcapoff + PCI_L1PM_CAP)]; 4048 printf(" L1 PM Substates Capability register: 0x%08x\n", reg); 4049 onoff("PCI-PM L1.2 Supported", reg, PCI_L1PM_CAP_PCIPM12); 4050 onoff("PCI-PM L1.1 Supported", reg, PCI_L1PM_CAP_PCIPM11); 4051 onoff("ASPM L1.2 Supported", reg, PCI_L1PM_CAP_ASPM12); 4052 onoff("ASPM L1.1 Supported", reg, PCI_L1PM_CAP_ASPM11); 4053 onoff("L1 PM Substates Supported", reg, PCI_L1PM_CAP_L1PM); 4054 /* The Link Activation Supported bit is only for Downstream Port */ 4055 if (pci_conf_find_cap(regs, PCI_CAP_PCIEXPRESS, &pcie_capoff)) { 4056 uint32_t t = regs[o2i(pcie_capoff)]; 4057 4058 if ((t == PCIE_XCAP_TYPE_ROOT) || (t == PCIE_XCAP_TYPE_DOWN)) 4059 onoff("Link Activation Supported", reg, 4060 PCI_L1PM_CAP_LA); 4061 } 4062 printf(" Port Common Mode Restore Time: %uus\n", 4063 (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CAP_PCMRT)); 4064 scale = pci_conf_l1pm_cap_tposcale( 4065 __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOSCALE)); 4066 val = __SHIFTOUT(reg, PCI_L1PM_CAP_PTPOVAL); 4067 printf(" Port T_POWER_ON: "); 4068 if (scale == -1) 4069 printf("unknown\n"); 4070 else 4071 printf("%dus\n", val * scale); 4072 4073 reg = regs[o2i(extcapoff + PCI_L1PM_CTL1)]; 4074 printf(" L1 PM Substates Control register 1: 0x%08x\n", reg); 4075 onoff("PCI-PM L1.2 Enable", reg, PCI_L1PM_CTL1_PCIPM12_EN); 4076 onoff("PCI-PM L1.1 Enable", reg, PCI_L1PM_CTL1_PCIPM11_EN); 4077 onoff("ASPM L1.2 Enable", reg, PCI_L1PM_CTL1_ASPM12_EN); 4078 onoff("ASPM L1.1 Enable", reg, PCI_L1PM_CTL1_ASPM11_EN); 4079 onoff("Link Activation Interrupt Enable", reg, PCI_L1PM_CTL1_LAIE); 4080 onoff("Link Activation Control", reg, PCI_L1PM_CTL1_LA); 4081 printf(" Common Mode Restore Time: %uus\n", 4082 (unsigned int)__SHIFTOUT(reg, PCI_L1PM_CTL1_CMRT)); 4083 scale = PCI_LTR_SCALETONS(__SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHSCALE)); 4084 val = __SHIFTOUT(reg, PCI_L1PM_CTL1_LTRTHVAL); 4085 printf(" LTR L1.2 THRESHOLD: %dus\n", val * scale); 4086 4087 reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)]; 4088 printf(" L1 PM Substates Control register 2: 0x%08x\n", reg); 4089 scale = pci_conf_l1pm_cap_tposcale( 4090 __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOSCALE)); 4091 val = __SHIFTOUT(reg, PCI_L1PM_CTL2_TPOVAL); 4092 printf(" T_POWER_ON: "); 4093 if (scale == -1) 4094 printf("unknown\n"); 4095 else 4096 printf("%dus\n", val * scale); 4097 4098 if (PCI_EXTCAPLIST_VERSION(regs[o2i(extcapoff)]) >= 2) { 4099 reg = regs[o2i(extcapoff + PCI_L1PM_CTL2)]; 4100 printf(" L1 PM Substates Status register: 0x%08x\n", reg); 4101 onoff("Link Activation Status", reg, PCI_L1PM_STAT_LA); 4102 } 4103 } 4104 4105 static void 4106 pci_conf_print_ptm_cap(const pcireg_t *regs, int extcapoff) 4107 { 4108 pcireg_t reg; 4109 uint32_t val; 4110 4111 printf("\n Precision Time Management\n"); 4112 4113 reg = regs[o2i(extcapoff + PCI_PTM_CAP)]; 4114 printf(" PTM Capability register: 0x%08x\n", reg); 4115 onoff("PTM Requester Capable", reg, PCI_PTM_CAP_REQ); 4116 onoff("PTM Responder Capable", reg, PCI_PTM_CAP_RESP); 4117 onoff("PTM Root Capable", reg, PCI_PTM_CAP_ROOT); 4118 printf(" Local Clock Granularity: "); 4119 val = __SHIFTOUT(reg, PCI_PTM_CAP_LCLCLKGRNL); 4120 switch (val) { 4121 case 0: 4122 printf("Not implemented\n"); 4123 break; 4124 case 0xffff: 4125 printf("> 254ns\n"); 4126 break; 4127 default: 4128 printf("%uns\n", val); 4129 break; 4130 } 4131 4132 reg = regs[o2i(extcapoff + PCI_PTM_CTL)]; 4133 printf(" PTM Control register: 0x%08x\n", reg); 4134 onoff("PTM Enable", reg, PCI_PTM_CTL_EN); 4135 onoff("Root Select", reg, PCI_PTM_CTL_ROOTSEL); 4136 printf(" Effective Granularity: "); 4137 val = __SHIFTOUT(reg, PCI_PTM_CTL_EFCTGRNL); 4138 switch (val) { 4139 case 0: 4140 printf("Unknown\n"); 4141 break; 4142 case 0xffff: 4143 printf("> 254ns\n"); 4144 break; 4145 default: 4146 printf("%uns\n", val); 4147 break; 4148 } 4149 } 4150 4151 /* XXX pci_conf_print_mpcie_cap */ 4152 /* XXX pci_conf_print_frsq_cap */ 4153 /* XXX pci_conf_print_rtr_cap */ 4154 /* XXX pci_conf_print_desigvndsp_cap */ 4155 /* XXX pci_conf_print_vf_resizbar_cap */ 4156 /* XXX pci_conf_print_hierarchyid_cap */ 4157 /* XXX pci_conf_print_npem_cap */ 4158 4159 #undef MS 4160 #undef SM 4161 #undef RW 4162 4163 static struct { 4164 pcireg_t cap; 4165 const char *name; 4166 void (*printfunc)(const pcireg_t *, int); 4167 } pci_extcaptab[] = { 4168 { 0, "reserved", 4169 NULL }, 4170 { PCI_EXTCAP_AER, "Advanced Error Reporting", 4171 pci_conf_print_aer_cap }, 4172 { PCI_EXTCAP_VC, "Virtual Channel", 4173 pci_conf_print_vc_cap }, 4174 { PCI_EXTCAP_SERNUM, "Device Serial Number", 4175 pci_conf_print_sernum_cap }, 4176 { PCI_EXTCAP_PWRBDGT, "Power Budgeting", 4177 pci_conf_print_pwrbdgt_cap }, 4178 { PCI_EXTCAP_RCLINK_DCL,"Root Complex Link Declaration", 4179 pci_conf_print_rclink_dcl_cap }, 4180 { PCI_EXTCAP_RCLINK_CTL,"Root Complex Internal Link Control", 4181 NULL }, 4182 { PCI_EXTCAP_RCEC_ASSOC,"Root Complex Event Collector Association", 4183 pci_conf_print_rcec_assoc_cap }, 4184 { PCI_EXTCAP_MFVC, "Multi-Function Virtual Channel", 4185 NULL }, 4186 { PCI_EXTCAP_VC2, "Virtual Channel", 4187 NULL }, 4188 { PCI_EXTCAP_RCRB, "RCRB Header", 4189 NULL }, 4190 { PCI_EXTCAP_VENDOR, "Vendor Unique", 4191 NULL }, 4192 { PCI_EXTCAP_CAC, "Configuration Access Correction", 4193 NULL }, 4194 { PCI_EXTCAP_ACS, "Access Control Services", 4195 pci_conf_print_acs_cap }, 4196 { PCI_EXTCAP_ARI, "Alternative Routing-ID Interpretation", 4197 pci_conf_print_ari_cap }, 4198 { PCI_EXTCAP_ATS, "Address Translation Services", 4199 pci_conf_print_ats_cap }, 4200 { PCI_EXTCAP_SRIOV, "Single Root IO Virtualization", 4201 pci_conf_print_sriov_cap }, 4202 { PCI_EXTCAP_MRIOV, "Multiple Root IO Virtualization", 4203 NULL }, 4204 { PCI_EXTCAP_MCAST, "Multicast", 4205 pci_conf_print_multicast_cap }, 4206 { PCI_EXTCAP_PAGE_REQ, "Page Request", 4207 pci_conf_print_page_req_cap }, 4208 { PCI_EXTCAP_AMD, "Reserved for AMD", 4209 NULL }, 4210 { PCI_EXTCAP_RESIZBAR, "Resizable BAR", 4211 pci_conf_print_resizbar_cap }, 4212 { PCI_EXTCAP_DPA, "Dynamic Power Allocation", 4213 pci_conf_print_dpa_cap }, 4214 { PCI_EXTCAP_TPH_REQ, "TPH Requester", 4215 pci_conf_print_tph_req_cap }, 4216 { PCI_EXTCAP_LTR, "Latency Tolerance Reporting", 4217 pci_conf_print_ltr_cap }, 4218 { PCI_EXTCAP_SEC_PCIE, "Secondary PCI Express", 4219 pci_conf_print_sec_pcie_cap }, 4220 { PCI_EXTCAP_PMUX, "Protocol Multiplexing", 4221 NULL }, 4222 { PCI_EXTCAP_PASID, "Process Address Space ID", 4223 pci_conf_print_pasid_cap }, 4224 { PCI_EXTCAP_LNR, "LN Requester", 4225 pci_conf_print_lnr_cap }, 4226 { PCI_EXTCAP_DPC, "Downstream Port Containment", 4227 pci_conf_print_dpc_cap }, 4228 { PCI_EXTCAP_L1PM, "L1 PM Substates", 4229 pci_conf_print_l1pm_cap }, 4230 { PCI_EXTCAP_PTM, "Precision Time Management", 4231 pci_conf_print_ptm_cap }, 4232 { PCI_EXTCAP_MPCIE, "M-PCIe", 4233 NULL }, 4234 { PCI_EXTCAP_FRSQ, "Function Reading Status Queueing", 4235 NULL }, 4236 { PCI_EXTCAP_RTR, "Readiness Time Reporting", 4237 NULL }, 4238 { PCI_EXTCAP_DESIGVNDSP, "Designated Vendor-Specific", 4239 NULL }, 4240 { PCI_EXTCAP_VF_RESIZBAR, "VF Resizable BARs", 4241 NULL }, 4242 { 0x25, "unknown", NULL }, 4243 { 0x26, "unknown", NULL }, 4244 { 0x27, "unknown", NULL }, 4245 { PCI_EXTCAP_HIERARCHYID, "Hierarchy ID", 4246 NULL }, 4247 { PCI_EXTCAP_NPEM, "Native PCIe Enclosure Management", 4248 NULL }, 4249 }; 4250 4251 static int 4252 pci_conf_find_extcap(const pcireg_t *regs, unsigned int capid, int *offsetp) 4253 { 4254 int off; 4255 pcireg_t rval; 4256 4257 for (off = PCI_EXTCAPLIST_BASE; 4258 off != 0; 4259 off = PCI_EXTCAPLIST_NEXT(rval)) { 4260 rval = regs[o2i(off)]; 4261 if (capid == PCI_EXTCAPLIST_CAP(rval)) { 4262 if (offsetp != NULL) 4263 *offsetp = off; 4264 return 1; 4265 } 4266 } 4267 return 0; 4268 } 4269 4270 static void 4271 pci_conf_print_extcaplist( 4272 #ifdef _KERNEL 4273 pci_chipset_tag_t pc, pcitag_t tag, 4274 #endif 4275 const pcireg_t *regs) 4276 { 4277 int off; 4278 pcireg_t foundcap; 4279 pcireg_t rval; 4280 bool foundtable[__arraycount(pci_extcaptab)]; 4281 unsigned int i; 4282 4283 /* Check Extended capability structure */ 4284 off = PCI_EXTCAPLIST_BASE; 4285 rval = regs[o2i(off)]; 4286 if (rval == 0xffffffff || rval == 0) 4287 return; 4288 4289 /* Clear table */ 4290 for (i = 0; i < __arraycount(pci_extcaptab); i++) 4291 foundtable[i] = false; 4292 4293 /* Print extended capability register's offset and the type first */ 4294 for (;;) { 4295 printf(" Extended Capability Register at 0x%02x\n", off); 4296 4297 foundcap = PCI_EXTCAPLIST_CAP(rval); 4298 printf(" type: 0x%04x (", foundcap); 4299 if (foundcap < __arraycount(pci_extcaptab)) { 4300 printf("%s)\n", pci_extcaptab[foundcap].name); 4301 /* Mark as found */ 4302 foundtable[foundcap] = true; 4303 } else 4304 printf("unknown)\n"); 4305 printf(" version: %d\n", PCI_EXTCAPLIST_VERSION(rval)); 4306 4307 off = PCI_EXTCAPLIST_NEXT(rval); 4308 if (off == 0) 4309 break; 4310 else if (off <= PCI_CONF_SIZE) { 4311 printf(" next pointer: 0x%03x (incorrect)\n", off); 4312 return; 4313 } 4314 rval = regs[o2i(off)]; 4315 } 4316 4317 /* 4318 * And then, print the detail of each capability registers 4319 * in capability value's order. 4320 */ 4321 for (i = 0; i < __arraycount(pci_extcaptab); i++) { 4322 if (foundtable[i] == false) 4323 continue; 4324 4325 /* 4326 * The type was found. Search capability list again and 4327 * print all capabilities that the capabiliy type is 4328 * the same. 4329 */ 4330 if (pci_conf_find_extcap(regs, i, &off) == 0) 4331 continue; 4332 rval = regs[o2i(off)]; 4333 if ((PCI_EXTCAPLIST_VERSION(rval) <= 0) 4334 || (pci_extcaptab[i].printfunc == NULL)) 4335 continue; 4336 4337 pci_extcaptab[i].printfunc(regs, off); 4338 4339 } 4340 } 4341 4342 /* Print the Secondary Status Register. */ 4343 static void 4344 pci_conf_print_ssr(pcireg_t rval) 4345 { 4346 pcireg_t devsel; 4347 4348 printf(" Secondary status register: 0x%04x\n", rval); /* XXX bits */ 4349 onoff("66 MHz capable", rval, __BIT(5)); 4350 onoff("User Definable Features (UDF) support", rval, __BIT(6)); 4351 onoff("Fast back-to-back capable", rval, __BIT(7)); 4352 onoff("Data parity error detected", rval, __BIT(8)); 4353 4354 printf(" DEVSEL timing: "); 4355 devsel = __SHIFTOUT(rval, __BITS(10, 9)); 4356 switch (devsel) { 4357 case 0: 4358 printf("fast"); 4359 break; 4360 case 1: 4361 printf("medium"); 4362 break; 4363 case 2: 4364 printf("slow"); 4365 break; 4366 default: 4367 printf("unknown/reserved"); /* XXX */ 4368 break; 4369 } 4370 printf(" (0x%x)\n", devsel); 4371 4372 onoff("Signalled target abort", rval, __BIT(11)); 4373 onoff("Received target abort", rval, __BIT(12)); 4374 onoff("Received master abort", rval, __BIT(13)); 4375 onoff("Received system error", rval, __BIT(14)); 4376 onoff("Detected parity error", rval, __BIT(15)); 4377 } 4378 4379 static void 4380 pci_conf_print_type0( 4381 #ifdef _KERNEL 4382 pci_chipset_tag_t pc, pcitag_t tag, 4383 #endif 4384 const pcireg_t *regs) 4385 { 4386 int off, width; 4387 pcireg_t rval; 4388 const char *str; 4389 4390 for (off = PCI_MAPREG_START; off < PCI_MAPREG_END; off += width) { 4391 #ifdef _KERNEL 4392 width = pci_conf_print_bar(pc, tag, regs, off, NULL); 4393 #else 4394 width = pci_conf_print_bar(regs, off, NULL); 4395 #endif 4396 } 4397 4398 printf(" Cardbus CIS Pointer: 0x%08x\n", 4399 regs[o2i(PCI_CARDBUS_CIS_REG)]); 4400 4401 rval = regs[o2i(PCI_SUBSYS_ID_REG)]; 4402 printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval)); 4403 printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval)); 4404 4405 rval = regs[o2i(PCI_MAPREG_ROM)]; 4406 printf(" Expansion ROM Base Address Register: 0x%08x\n", rval); 4407 printf(" base: 0x%08x\n", (uint32_t)PCI_MAPREG_ROM_ADDR(rval)); 4408 onoff("Expansion ROM Enable", rval, PCI_MAPREG_ROM_ENABLE); 4409 printf(" Validation Status: "); 4410 switch (__SHIFTOUT(rval, PCI_MAPREG_ROM_VALID_STAT)) { 4411 case PCI_MAPREG_ROM_VSTAT_NOTSUPP: 4412 str = "Validation not supported"; 4413 break; 4414 case PCI_MAPREG_ROM_VSTAT_INPROG: 4415 str = "Validation in Progress"; 4416 break; 4417 case PCI_MAPREG_ROM_VSTAT_VPASS: 4418 str = "Validation Pass. " 4419 "Valid contents, trust test was not performed"; 4420 break; 4421 case PCI_MAPREG_ROM_VSTAT_VPASSTRUST: 4422 str = "Validation Pass. Valid and trusted contents"; 4423 break; 4424 case PCI_MAPREG_ROM_VSTAT_VFAIL: 4425 str = "Validation Fail. Invalid contents"; 4426 break; 4427 case PCI_MAPREG_ROM_VSTAT_VFAILUNTRUST: 4428 str = "Validation Fail. Valid but untrusted contents"; 4429 break; 4430 case PCI_MAPREG_ROM_VSTAT_WPASS: 4431 str = "Warning Pass. Validation passed with warning. " 4432 "Valid contents, trust test was not performed"; 4433 break; 4434 case PCI_MAPREG_ROM_VSTAT_WPASSTRUST: 4435 str = "Warning Pass. Validation passed with warning. " 4436 "Valid and trusted contents"; 4437 break; 4438 } 4439 printf("%s\n", str); 4440 printf(" Validation Details: 0x%x\n", 4441 (uint32_t)__SHIFTOUT(rval, PCI_MAPREG_ROM_VALID_DETAIL)); 4442 4443 if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) 4444 printf(" Capability list pointer: 0x%02x\n", 4445 PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)])); 4446 else 4447 printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]); 4448 4449 printf(" Reserved @ 0x38: 0x%08x\n", regs[o2i(0x38)]); 4450 4451 rval = regs[o2i(PCI_INTERRUPT_REG)]; 4452 printf(" Maximum Latency: 0x%02x\n", PCI_MAX_LAT(rval)); 4453 printf(" Minimum Grant: 0x%02x\n", PCI_MIN_GNT(rval)); 4454 printf(" Interrupt pin: 0x%02x ", PCI_INTERRUPT_PIN(rval)); 4455 switch (PCI_INTERRUPT_PIN(rval)) { 4456 case PCI_INTERRUPT_PIN_NONE: 4457 printf("(none)"); 4458 break; 4459 case PCI_INTERRUPT_PIN_A: 4460 printf("(pin A)"); 4461 break; 4462 case PCI_INTERRUPT_PIN_B: 4463 printf("(pin B)"); 4464 break; 4465 case PCI_INTERRUPT_PIN_C: 4466 printf("(pin C)"); 4467 break; 4468 case PCI_INTERRUPT_PIN_D: 4469 printf("(pin D)"); 4470 break; 4471 default: 4472 printf("(? ? ?)"); 4473 break; 4474 } 4475 printf("\n"); 4476 printf(" Interrupt line: 0x%02x\n", PCI_INTERRUPT_LINE(rval)); 4477 } 4478 4479 static void 4480 pci_conf_print_type1( 4481 #ifdef _KERNEL 4482 pci_chipset_tag_t pc, pcitag_t tag, 4483 #endif 4484 const pcireg_t *regs) 4485 { 4486 int off, width; 4487 pcireg_t rval, csreg; 4488 uint32_t base, limit; 4489 uint32_t base_h, limit_h; 4490 uint64_t pbase, plimit; 4491 int use_upper; 4492 4493 /* 4494 * This layout was cribbed from the TI PCI2030 PCI-to-PCI 4495 * Bridge chip documentation, and may not be correct with 4496 * respect to various standards. (XXX) 4497 */ 4498 4499 for (off = 0x10; off < 0x18; off += width) { 4500 #ifdef _KERNEL 4501 width = pci_conf_print_bar(pc, tag, regs, off, NULL); 4502 #else 4503 width = pci_conf_print_bar(regs, off, NULL); 4504 #endif 4505 } 4506 4507 rval = regs[o2i(PCI_BRIDGE_BUS_REG)]; 4508 printf(" Primary bus number: 0x%02x\n", 4509 PCI_BRIDGE_BUS_NUM_PRIMARY(rval)); 4510 printf(" Secondary bus number: 0x%02x\n", 4511 PCI_BRIDGE_BUS_NUM_SECONDARY(rval)); 4512 printf(" Subordinate bus number: 0x%02x\n", 4513 PCI_BRIDGE_BUS_NUM_SUBORDINATE(rval)); 4514 printf(" Secondary bus latency timer: 0x%02x\n", 4515 PCI_BRIDGE_BUS_SEC_LATTIMER_VAL(rval)); 4516 4517 rval = regs[o2i(PCI_BRIDGE_STATIO_REG)]; 4518 pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16))); 4519 4520 /* I/O region */ 4521 printf(" I/O region:\n"); 4522 printf(" base register: 0x%02x\n", (rval >> 0) & 0xff); 4523 printf(" limit register: 0x%02x\n", (rval >> 8) & 0xff); 4524 if (PCI_BRIDGE_IO_32BITS(rval)) 4525 use_upper = 1; 4526 else 4527 use_upper = 0; 4528 onoff("32bit I/O", rval, use_upper); 4529 base = PCI_BRIDGE_STATIO_IOBASE_ADDR(rval); 4530 limit = PCI_BRIDGE_STATIO_IOLIMIT_ADDR(rval); 4531 4532 rval = regs[o2i(PCI_BRIDGE_IOHIGH_REG)]; 4533 base_h = __SHIFTOUT(rval, PCI_BRIDGE_IOHIGH_BASE); 4534 limit_h = __SHIFTOUT(rval, PCI_BRIDGE_IOHIGH_LIMIT); 4535 printf(" base upper 16 bits register: 0x%04x\n", base_h); 4536 printf(" limit upper 16 bits register: 0x%04x\n", limit_h); 4537 4538 if (use_upper == 1) { 4539 base |= base_h << 16; 4540 limit |= limit_h << 16; 4541 } 4542 if (base < limit) { 4543 if (use_upper == 1) 4544 printf(" range: 0x%08x-0x%08x\n", base, limit); 4545 else 4546 printf(" range: 0x%04x-0x%04x\n", base, limit); 4547 } else 4548 printf(" range: not set\n"); 4549 4550 /* Non-prefetchable memory region */ 4551 rval = regs[o2i(PCI_BRIDGE_MEMORY_REG)]; 4552 printf(" Memory region:\n"); 4553 printf(" base register: 0x%04hx\n", 4554 (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_MEMORY_BASE)); 4555 printf(" limit register: 0x%04hx\n", 4556 (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_MEMORY_LIMIT)); 4557 base = PCI_BRIDGE_MEMORY_BASE_ADDR(rval); 4558 limit = PCI_BRIDGE_MEMORY_LIMIT_ADDR(rval); 4559 if (base < limit) 4560 printf(" range: 0x%08x-0x%08x\n", base, limit); 4561 else 4562 printf(" range: not set\n"); 4563 4564 /* Prefetchable memory region */ 4565 rval = regs[o2i(PCI_BRIDGE_PREFETCHMEM_REG)]; 4566 printf(" Prefetchable memory region:\n"); 4567 printf(" base register: 0x%04x\n", 4568 (rval >> 0) & 0xffff); 4569 printf(" limit register: 0x%04x\n", 4570 (rval >> 16) & 0xffff); 4571 base_h = regs[o2i(PCI_BRIDGE_PREFETCHBASEUP32_REG)]; 4572 limit_h = regs[o2i(PCI_BRIDGE_PREFETCHLIMITUP32_REG)]; 4573 printf(" base upper 32 bits register: 0x%08x\n", 4574 base_h); 4575 printf(" limit upper 32 bits register: 0x%08x\n", 4576 limit_h); 4577 if (PCI_BRIDGE_PREFETCHMEM_64BITS(rval)) 4578 use_upper = 1; 4579 else 4580 use_upper = 0; 4581 onoff("64bit memory address", rval, use_upper); 4582 pbase = PCI_BRIDGE_PREFETCHMEM_BASE_ADDR(rval); 4583 plimit = PCI_BRIDGE_PREFETCHMEM_LIMIT_ADDR(rval); 4584 if (use_upper == 1) { 4585 pbase |= (uint64_t)base_h << 32; 4586 plimit |= (uint64_t)limit_h << 32; 4587 } 4588 if (pbase < plimit) { 4589 if (use_upper == 1) 4590 printf(" range: 0x%016" PRIx64 "-0x%016" PRIx64 4591 "\n", pbase, plimit); 4592 else 4593 printf(" range: 0x%08x-0x%08x\n", 4594 (uint32_t)pbase, (uint32_t)plimit); 4595 } else 4596 printf(" range: not set\n"); 4597 4598 csreg = regs[o2i(PCI_COMMAND_STATUS_REG)]; 4599 if (csreg & PCI_STATUS_CAPLIST_SUPPORT) 4600 printf(" Capability list pointer: 0x%02x\n", 4601 PCI_CAPLIST_PTR(regs[o2i(PCI_CAPLISTPTR_REG)])); 4602 else 4603 printf(" Reserved @ 0x34: 0x%08x\n", regs[o2i(0x34)]); 4604 4605 printf(" Expansion ROM Base Address: 0x%08x\n", 4606 regs[o2i(PCI_BRIDGE_EXPROMADDR_REG)]); 4607 4608 rval = regs[o2i(PCI_INTERRUPT_REG)]; 4609 printf(" Interrupt line: 0x%02x\n", 4610 (rval >> 0) & 0xff); 4611 printf(" Interrupt pin: 0x%02x ", 4612 (rval >> 8) & 0xff); 4613 switch ((rval >> 8) & 0xff) { 4614 case PCI_INTERRUPT_PIN_NONE: 4615 printf("(none)"); 4616 break; 4617 case PCI_INTERRUPT_PIN_A: 4618 printf("(pin A)"); 4619 break; 4620 case PCI_INTERRUPT_PIN_B: 4621 printf("(pin B)"); 4622 break; 4623 case PCI_INTERRUPT_PIN_C: 4624 printf("(pin C)"); 4625 break; 4626 case PCI_INTERRUPT_PIN_D: 4627 printf("(pin D)"); 4628 break; 4629 default: 4630 printf("(? ? ?)"); 4631 break; 4632 } 4633 printf("\n"); 4634 rval = regs[o2i(PCI_BRIDGE_CONTROL_REG)]; 4635 printf(" Bridge control register: 0x%04hx\n", 4636 (uint16_t)__SHIFTOUT(rval, PCI_BRIDGE_CONTROL)); 4637 onoff("Parity error response", rval, PCI_BRIDGE_CONTROL_PERE); 4638 onoff("Secondary SERR forwarding", rval, PCI_BRIDGE_CONTROL_SERR); 4639 onoff("ISA enable", rval, PCI_BRIDGE_CONTROL_ISA); 4640 onoff("VGA enable", rval, PCI_BRIDGE_CONTROL_VGA); 4641 /* 4642 * VGA 16bit decode bit has meaning if the VGA enable bit or the 4643 * VGA Palette Snoop Enable bit is set. 4644 */ 4645 if (((rval & PCI_BRIDGE_CONTROL_VGA) != 0) 4646 || ((csreg & PCI_COMMAND_PALETTE_ENABLE) != 0)) 4647 onoff("VGA 16bit enable", rval, PCI_BRIDGE_CONTROL_VGA16); 4648 onoff("Master abort reporting", rval, PCI_BRIDGE_CONTROL_MABRT); 4649 onoff("Secondary bus reset", rval, PCI_BRIDGE_CONTROL_SECBR); 4650 onoff("Fast back-to-back enable", rval, PCI_BRIDGE_CONTROL_SECFASTB2B); 4651 onoff("Primary Discard Timer", rval, 4652 PCI_BRIDGE_CONTROL_PRI_DISC_TIMER); 4653 onoff("Secondary Discard Timer", 4654 rval, PCI_BRIDGE_CONTROL_SEC_DISC_TIMER); 4655 onoff("Discard Timer Status", rval, 4656 PCI_BRIDGE_CONTROL_DISC_TIMER_STAT); 4657 onoff("Discard Timer SERR# Enable", rval, 4658 PCI_BRIDGE_CONTROL_DISC_TIMER_SERR); 4659 } 4660 4661 static void 4662 pci_conf_print_type2( 4663 #ifdef _KERNEL 4664 pci_chipset_tag_t pc, pcitag_t tag, 4665 #endif 4666 const pcireg_t *regs) 4667 { 4668 pcireg_t rval; 4669 4670 /* 4671 * XXX these need to be printed in more detail, need to be 4672 * XXX checked against specs/docs, etc. 4673 * 4674 * This layout was cribbed from the TI PCI1420 PCI-to-CardBus 4675 * controller chip documentation, and may not be correct with 4676 * respect to various standards. (XXX) 4677 */ 4678 4679 #ifdef _KERNEL 4680 pci_conf_print_bar(pc, tag, regs, 0x10, 4681 "CardBus socket/ExCA registers"); 4682 #else 4683 pci_conf_print_bar(regs, 0x10, "CardBus socket/ExCA registers"); 4684 #endif 4685 4686 /* Capability list pointer and secondary status register */ 4687 rval = regs[o2i(PCI_CARDBUS_CAPLISTPTR_REG)]; 4688 if (regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) 4689 printf(" Capability list pointer: 0x%02x\n", 4690 PCI_CAPLIST_PTR(rval)); 4691 else 4692 printf(" Reserved @ 0x14: 0x%04x\n", 4693 (pcireg_t)__SHIFTOUT(rval, __BITS(15, 0))); 4694 pci_conf_print_ssr(__SHIFTOUT(rval, __BITS(31, 16))); 4695 4696 rval = regs[o2i(PCI_BRIDGE_BUS_REG)]; 4697 printf(" PCI bus number: 0x%02x\n", 4698 (rval >> 0) & 0xff); 4699 printf(" CardBus bus number: 0x%02x\n", 4700 (rval >> 8) & 0xff); 4701 printf(" Subordinate bus number: 0x%02x\n", 4702 (rval >> 16) & 0xff); 4703 printf(" CardBus latency timer: 0x%02x\n", 4704 (rval >> 24) & 0xff); 4705 4706 /* XXX Print more prettily */ 4707 printf(" CardBus memory region 0:\n"); 4708 printf(" base register: 0x%08x\n", regs[o2i(0x1c)]); 4709 printf(" limit register: 0x%08x\n", regs[o2i(0x20)]); 4710 printf(" CardBus memory region 1:\n"); 4711 printf(" base register: 0x%08x\n", regs[o2i(0x24)]); 4712 printf(" limit register: 0x%08x\n", regs[o2i(0x28)]); 4713 printf(" CardBus I/O region 0:\n"); 4714 printf(" base register: 0x%08x\n", regs[o2i(0x2c)]); 4715 printf(" limit register: 0x%08x\n", regs[o2i(0x30)]); 4716 printf(" CardBus I/O region 1:\n"); 4717 printf(" base register: 0x%08x\n", regs[o2i(0x34)]); 4718 printf(" limit register: 0x%08x\n", regs[o2i(0x38)]); 4719 4720 rval = regs[o2i(PCI_INTERRUPT_REG)]; 4721 printf(" Interrupt line: 0x%02x\n", 4722 (rval >> 0) & 0xff); 4723 printf(" Interrupt pin: 0x%02x ", 4724 (rval >> 8) & 0xff); 4725 switch ((rval >> 8) & 0xff) { 4726 case PCI_INTERRUPT_PIN_NONE: 4727 printf("(none)"); 4728 break; 4729 case PCI_INTERRUPT_PIN_A: 4730 printf("(pin A)"); 4731 break; 4732 case PCI_INTERRUPT_PIN_B: 4733 printf("(pin B)"); 4734 break; 4735 case PCI_INTERRUPT_PIN_C: 4736 printf("(pin C)"); 4737 break; 4738 case PCI_INTERRUPT_PIN_D: 4739 printf("(pin D)"); 4740 break; 4741 default: 4742 printf("(? ? ?)"); 4743 break; 4744 } 4745 printf("\n"); 4746 rval = (regs[o2i(PCI_BRIDGE_CONTROL_REG)] >> 16) & 0xffff; 4747 printf(" Bridge control register: 0x%04x\n", rval); 4748 onoff("Parity error response", rval, __BIT(0)); 4749 onoff("SERR# enable", rval, __BIT(1)); 4750 onoff("ISA enable", rval, __BIT(2)); 4751 onoff("VGA enable", rval, __BIT(3)); 4752 onoff("Master abort mode", rval, __BIT(5)); 4753 onoff("Secondary (CardBus) bus reset", rval, __BIT(6)); 4754 onoff("Functional interrupts routed by ExCA registers", rval, 4755 __BIT(7)); 4756 onoff("Memory window 0 prefetchable", rval, __BIT(8)); 4757 onoff("Memory window 1 prefetchable", rval, __BIT(9)); 4758 onoff("Write posting enable", rval, __BIT(10)); 4759 4760 rval = regs[o2i(0x40)]; 4761 printf(" Subsystem vendor ID: 0x%04x\n", PCI_VENDOR(rval)); 4762 printf(" Subsystem ID: 0x%04x\n", PCI_PRODUCT(rval)); 4763 4764 #ifdef _KERNEL 4765 pci_conf_print_bar(pc, tag, regs, 0x44, "legacy-mode registers"); 4766 #else 4767 pci_conf_print_bar(regs, 0x44, "legacy-mode registers"); 4768 #endif 4769 } 4770 4771 void 4772 pci_conf_print( 4773 #ifdef _KERNEL 4774 pci_chipset_tag_t pc, pcitag_t tag, 4775 void (*printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *) 4776 #else 4777 int pcifd, u_int bus, u_int dev, u_int func 4778 #endif 4779 ) 4780 { 4781 pcireg_t regs[o2i(PCI_EXTCONF_SIZE)]; 4782 int off, capoff, endoff, hdrtype; 4783 const char *type_name; 4784 #ifdef _KERNEL 4785 void (*type_printfn)(pci_chipset_tag_t, pcitag_t, const pcireg_t *); 4786 #else 4787 void (*type_printfn)(const pcireg_t *); 4788 #endif 4789 4790 printf("PCI configuration registers:\n"); 4791 4792 for (off = 0; off < PCI_EXTCONF_SIZE; off += 4) { 4793 #ifdef _KERNEL 4794 regs[o2i(off)] = pci_conf_read(pc, tag, off); 4795 #else 4796 if (pcibus_conf_read(pcifd, bus, dev, func, off, 4797 ®s[o2i(off)]) == -1) 4798 regs[o2i(off)] = 0; 4799 #endif 4800 } 4801 4802 /* common header */ 4803 printf(" Common header:\n"); 4804 pci_conf_print_regs(regs, 0, 16); 4805 4806 printf("\n"); 4807 #ifdef _KERNEL 4808 pci_conf_print_common(pc, tag, regs); 4809 #else 4810 pci_conf_print_common(regs); 4811 #endif 4812 printf("\n"); 4813 4814 /* type-dependent header */ 4815 hdrtype = PCI_HDRTYPE_TYPE(regs[o2i(PCI_BHLC_REG)]); 4816 switch (hdrtype) { /* XXX make a table, eventually */ 4817 case 0: 4818 /* Standard device header */ 4819 type_name = "\"normal\" device"; 4820 type_printfn = &pci_conf_print_type0; 4821 capoff = PCI_CAPLISTPTR_REG; 4822 endoff = 64; 4823 break; 4824 case 1: 4825 /* PCI-PCI bridge header */ 4826 type_name = "PCI-PCI bridge"; 4827 type_printfn = &pci_conf_print_type1; 4828 capoff = PCI_CAPLISTPTR_REG; 4829 endoff = 64; 4830 break; 4831 case 2: 4832 /* PCI-CardBus bridge header */ 4833 type_name = "PCI-CardBus bridge"; 4834 type_printfn = &pci_conf_print_type2; 4835 capoff = PCI_CARDBUS_CAPLISTPTR_REG; 4836 endoff = 72; 4837 break; 4838 default: 4839 type_name = NULL; 4840 type_printfn = 0; 4841 capoff = -1; 4842 endoff = 64; 4843 break; 4844 } 4845 printf(" Type %d ", hdrtype); 4846 if (type_name != NULL) 4847 printf("(%s) ", type_name); 4848 printf("header:\n"); 4849 pci_conf_print_regs(regs, 16, endoff); 4850 printf("\n"); 4851 if (type_printfn) { 4852 #ifdef _KERNEL 4853 (*type_printfn)(pc, tag, regs); 4854 #else 4855 (*type_printfn)(regs); 4856 #endif 4857 } else 4858 printf(" Don't know how to pretty-print type %d header.\n", 4859 hdrtype); 4860 printf("\n"); 4861 4862 /* capability list, if present */ 4863 if ((regs[o2i(PCI_COMMAND_STATUS_REG)] & PCI_STATUS_CAPLIST_SUPPORT) 4864 && (capoff > 0)) { 4865 #ifdef _KERNEL 4866 pci_conf_print_caplist(pc, tag, regs, capoff); 4867 #else 4868 pci_conf_print_caplist(regs, capoff); 4869 #endif 4870 printf("\n"); 4871 } 4872 4873 /* device-dependent header */ 4874 printf(" Device-dependent header:\n"); 4875 pci_conf_print_regs(regs, endoff, PCI_CONF_SIZE); 4876 #ifdef _KERNEL 4877 printf("\n"); 4878 if (printfn) 4879 (*printfn)(pc, tag, regs); 4880 else 4881 printf(" Don't know how to pretty-print device-dependent header.\n"); 4882 #endif /* _KERNEL */ 4883 4884 if (regs[o2i(PCI_EXTCAPLIST_BASE)] == 0xffffffff || 4885 regs[o2i(PCI_EXTCAPLIST_BASE)] == 0) 4886 return; 4887 4888 printf("\n"); 4889 #ifdef _KERNEL 4890 pci_conf_print_extcaplist(pc, tag, regs); 4891 #else 4892 pci_conf_print_extcaplist(regs); 4893 #endif 4894 printf("\n"); 4895 4896 /* Extended Configuration Space, if present */ 4897 printf(" Extended Configuration Space:\n"); 4898 pci_conf_print_regs(regs, PCI_EXTCAPLIST_BASE, PCI_EXTCONF_SIZE); 4899 } 4900