xref: /netbsd-src/sys/dev/pci/mvsata_pci.c (revision 5705ba588fea0848e0a9f1d1bee29c7091ce6024)
1*5705ba58Sjdolecek /*	$NetBSD: mvsata_pci.c,v 1.10 2018/08/31 18:43:29 jdolecek Exp $	*/
2ce1343fcSkiyohara /*
3ce1343fcSkiyohara  * Copyright (c) 2008 KIYOHARA Takashi
4ce1343fcSkiyohara  * All rights reserved.
5ce1343fcSkiyohara  *
6ce1343fcSkiyohara  * Redistribution and use in source and binary forms, with or without
7ce1343fcSkiyohara  * modification, are permitted provided that the following conditions
8ce1343fcSkiyohara  * are met:
9ce1343fcSkiyohara  * 1. Redistributions of source code must retain the above copyright
10ce1343fcSkiyohara  *    notice, this list of conditions and the following disclaimer.
11ce1343fcSkiyohara  * 2. Redistributions in binary form must reproduce the above copyright
12ce1343fcSkiyohara  *    notice, this list of conditions and the following disclaimer in the
13ce1343fcSkiyohara  *    documentation and/or other materials provided with the distribution.
14ce1343fcSkiyohara  *
15ce1343fcSkiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16ce1343fcSkiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17ce1343fcSkiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18ce1343fcSkiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19ce1343fcSkiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20ce1343fcSkiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21ce1343fcSkiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22ce1343fcSkiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23ce1343fcSkiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24ce1343fcSkiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25ce1343fcSkiyohara  * POSSIBILITY OF SUCH DAMAGE.
26ce1343fcSkiyohara  */
27ce1343fcSkiyohara 
28ce1343fcSkiyohara #include <sys/cdefs.h>
29*5705ba58Sjdolecek __KERNEL_RCSID(0, "$NetBSD: mvsata_pci.c,v 1.10 2018/08/31 18:43:29 jdolecek Exp $");
30ce1343fcSkiyohara 
31ce1343fcSkiyohara #include <sys/param.h>
32ce1343fcSkiyohara #include <sys/bus.h>
33ce1343fcSkiyohara #include <sys/device.h>
34ce1343fcSkiyohara #include <sys/errno.h>
35ce1343fcSkiyohara #include <sys/pmf.h>
36ce1343fcSkiyohara 
37ce1343fcSkiyohara #include <dev/pci/pcivar.h>
38ce1343fcSkiyohara #include <dev/pci/pcidevs.h>
39ce1343fcSkiyohara #include <dev/pci/pciidereg.h>
40ce1343fcSkiyohara #include <dev/pci/pciidevar.h>
41ce1343fcSkiyohara 
42ce1343fcSkiyohara #include <dev/ic/mvsatareg.h>
43ce1343fcSkiyohara #include <dev/ic/mvsatavar.h>
44ce1343fcSkiyohara 
45ce1343fcSkiyohara #define MVSATA_PCI_HCARBITER_SPACE_OFFSET	0x20000
46ce1343fcSkiyohara 
47ce1343fcSkiyohara #define MVSATA_PCI_COMMAND	0x00c00
48ce1343fcSkiyohara #define MVSATA_PCI_COMMAND_MWRITECOMBINE	(1 << 4)
49ce1343fcSkiyohara #define MVSATA_PCI_COMMAND_MREADCOMBINE		(1 << 5)
50ce1343fcSkiyohara #define MVSATA_PCI_SERRMASK	0x00c28
51ce1343fcSkiyohara #define MVSATA_PCI_MSITRIGGER	0x00c38
52ce1343fcSkiyohara #define MVSATA_PCI_MODE		0x00d00
53ce1343fcSkiyohara #define MVSATA_PCI_DISCTIMER	0x00d04
54ce1343fcSkiyohara #define MVSATA_PCI_EROMBAR	0x00d2c
55ce1343fcSkiyohara #define MVSATA_PCI_MAINCS	0x00d30
56ce1343fcSkiyohara #define MVSATA_PCI_MAINCS_SPM		(1 << 2)	/* stop pci master */
57ce1343fcSkiyohara #define MVSATA_PCI_MAINCS_PME		(1 << 3)	/* pci master empty */
58ce1343fcSkiyohara #define MVSATA_PCI_MAINCS_GSR		(1 << 4)	/* glab soft reset */
59ce1343fcSkiyohara #define MVSATA_PCI_E_IRQCAUSE	0x01900
60ce1343fcSkiyohara #define MVSATA_PCI_E_IRQMASK	0x01910
61ce1343fcSkiyohara #define MVSATA_PCI_XBARTIMEOUT	0x01d04
62ce1343fcSkiyohara #define MVSATA_PCI_ERRLOWADDR	0x01d40
63ce1343fcSkiyohara #define MVSATA_PCI_ERRHIGHADDR	0x01d44
64ce1343fcSkiyohara #define MVSATA_PCI_ERRATTRIBUTE	0x01d48
65ce1343fcSkiyohara #define MVSATA_PCI_ERRCOMMAND	0x01d50
66ce1343fcSkiyohara #define MVSATA_PCI_IRQCAUSE	0x01d58
67ce1343fcSkiyohara #define MVSATA_PCI_IRQMASK	0x01d5c
68ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQCAUSE	0x01d60
69ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQMASK	0x01d64
70ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQ_SATAERR(hc, port) \
71ce1343fcSkiyohara 					(1 << (((port) << 1) + (hc) * 9))
72ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQ_SATADONE(hc, port) \
73ce1343fcSkiyohara 					(1 << (((port) << 1) + (hc) * 9 + 1))
74ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQ_SATACOALDONE(hc)	(1 << ((hc) * 9 + 8))
75ce1343fcSkiyohara #define MVSATA_PCI_MAINIRQ_PCI		(1 << 18)
76ce1343fcSkiyohara #define MVSATA_PCI_FLASHCTL	0x1046c
77ce1343fcSkiyohara #define MVSATA_PCI_GPIOPORTCTL	0x104f0
78ce1343fcSkiyohara #define MVSATA_PCI_RESETCFG	0x180d8
79ce1343fcSkiyohara 
80ce1343fcSkiyohara #define MVSATA_PCI_DEV(psc)	(psc->psc_sc.sc_wdcdev.sc_atac.atac_dev)
81ce1343fcSkiyohara 
82ce1343fcSkiyohara 
83ce1343fcSkiyohara struct mvsata_pci_softc {
84ce1343fcSkiyohara 	struct mvsata_softc psc_sc;
85ce1343fcSkiyohara 
86ce1343fcSkiyohara 	pci_chipset_tag_t psc_pc;
87ce1343fcSkiyohara 	pcitag_t psc_tag;
88ce1343fcSkiyohara 
89ce1343fcSkiyohara 	bus_space_tag_t psc_iot;
90ce1343fcSkiyohara 	bus_space_handle_t psc_ioh;
91ce1343fcSkiyohara 
92ce1343fcSkiyohara 	void *psc_ih;
93ce1343fcSkiyohara };
94ce1343fcSkiyohara 
95ce1343fcSkiyohara 
96ce1343fcSkiyohara static int  mvsata_pci_match(device_t, struct cfdata *, void *);
97ce1343fcSkiyohara static void mvsata_pci_attach(device_t, device_t, void *);
98ce1343fcSkiyohara static int mvsata_pci_detach(device_t, int);
99ce1343fcSkiyohara 
100ce1343fcSkiyohara static int mvsata_pci_intr(void *);
101c1b390d4Sdyoung static bool mvsata_pci_resume(device_t, const pmf_qual_t *qual);
102ce1343fcSkiyohara 
103ce1343fcSkiyohara static int mvsata_pci_sreset(struct mvsata_softc *);
104ce1343fcSkiyohara static int mvsata_pci_misc_reset(struct mvsata_softc *);
105ce1343fcSkiyohara static void mvsata_pci_enable_intr(struct mvsata_port *, int);
106ce1343fcSkiyohara 
107ce1343fcSkiyohara 
108ce1343fcSkiyohara CFATTACH_DECL_NEW(mvsata_pci, sizeof(struct mvsata_pci_softc),
109ce1343fcSkiyohara     mvsata_pci_match, mvsata_pci_attach, mvsata_pci_detach, NULL);
110ce1343fcSkiyohara 
111*5705ba58Sjdolecek static const struct mvsata_product mvsata_pci_products[] = {
11266dad590Skiyohara #define PCI_VP(v, p)	PCI_VENDOR_ ## v, PCI_PRODUCT_ ## v ## _ ## p
11366dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX5040),		1, 4, gen1, 0 },
11466dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX5041),		1, 4, gen1, 0 },
11566dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX5080),		2, 4, gen1, 0 },
11666dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX5081),		2, 4, gen1, 0 },
11766dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX6040),		1, 4, gen2, 0 },
11866dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX6041),		1, 4, gen2, 0 },
119eaffb7f8Sjakllsch 	{ PCI_VP(ADP2, 1420SA),			1, 4, gen2, 0 }, /* 88SX6041 */
12066dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX6042),		1, 4, gen2e, 0 },
12166dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX6080),		2, 4, gen2, MVSATA_FLAGS_PCIE },
12266dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX6081),		2, 4, gen2, MVSATA_FLAGS_PCIE },
12366dad590Skiyohara 	{ PCI_VP(MARVELL, 88SX7042),		1, 4, gen2e, 0 },
124eaffb7f8Sjakllsch 	{ PCI_VP(ADP2, 1430SA),			1, 4, gen2e, 0 }, /* 88SX7042 */
12566dad590Skiyohara 	{ PCI_VP(TRIONES, ROCKETRAID_2310),	1, 4, gen2e, 0 },
12666dad590Skiyohara #undef PCI_VP
12766dad590Skiyohara };
12866dad590Skiyohara 
129ce1343fcSkiyohara 
130ce1343fcSkiyohara /*
131ce1343fcSkiyohara  * mvsata_pci_match()
132ce1343fcSkiyohara  *    This function returns 2, because mvsata is high priority more than pciide.
133ce1343fcSkiyohara  */
134ce1343fcSkiyohara static int
mvsata_pci_match(device_t parent,struct cfdata * match,void * aux)135ce1343fcSkiyohara mvsata_pci_match(device_t parent, struct cfdata *match, void *aux)
136ce1343fcSkiyohara {
137ce1343fcSkiyohara 	struct pci_attach_args *pa = aux;
13866dad590Skiyohara 	int i;
139ce1343fcSkiyohara 
14066dad590Skiyohara 	for (i = 0; i < __arraycount(mvsata_pci_products); i++)
14166dad590Skiyohara 		if (PCI_VENDOR(pa->pa_id) == mvsata_pci_products[i].vendor &&
14266dad590Skiyohara 		    PCI_PRODUCT(pa->pa_id) == mvsata_pci_products[i].model)
143ce1343fcSkiyohara 			return 2;
144ce1343fcSkiyohara 	return 0;
145ce1343fcSkiyohara }
146ce1343fcSkiyohara 
147ce1343fcSkiyohara static void
mvsata_pci_attach(device_t parent,device_t self,void * aux)148ce1343fcSkiyohara mvsata_pci_attach(device_t parent, device_t self, void *aux)
149ce1343fcSkiyohara {
150ce1343fcSkiyohara 	struct pci_attach_args *pa = aux;
151ce1343fcSkiyohara 	struct mvsata_pci_softc *psc = device_private(self);
152ce1343fcSkiyohara 	struct mvsata_softc *sc = &psc->psc_sc;
153ce1343fcSkiyohara 	pci_intr_handle_t intrhandle;
154ce1343fcSkiyohara 	pcireg_t csr;
155ce1343fcSkiyohara 	bus_size_t size;
156ce1343fcSkiyohara 	uint32_t reg, mask;
15766dad590Skiyohara 	int read_pre_amps, hc, port, rv, i;
158ce1343fcSkiyohara 	const char *intrstr;
159e58a356cSchristos 	char intrbuf[PCI_INTRSTR_LEN];
160ce1343fcSkiyohara 
161ce1343fcSkiyohara 	sc->sc_wdcdev.sc_atac.atac_dev = self;
162ce1343fcSkiyohara 	sc->sc_model = PCI_PRODUCT(pa->pa_id);
163ce1343fcSkiyohara 	sc->sc_rev = PCI_REVISION(pa->pa_class);
164ce1343fcSkiyohara 	sc->sc_dmat = pa->pa_dmat;
165ce1343fcSkiyohara 	sc->sc_enable_intr = mvsata_pci_enable_intr;
166ce1343fcSkiyohara 
167d8e1a7b6Sdrochner 	pci_aprint_devinfo(pa, "Marvell Serial-ATA Host Controller");
168ce1343fcSkiyohara 
169ce1343fcSkiyohara 	/* Map I/O register */
170ce1343fcSkiyohara 	if (pci_mapreg_map(pa, PCI_MAPREG_START,
171ce1343fcSkiyohara 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
172ce1343fcSkiyohara 	    &psc->psc_iot, &psc->psc_ioh, NULL, &size) != 0) {
173ce1343fcSkiyohara 		aprint_error_dev(self, "can't map registers\n");
174ce1343fcSkiyohara 		return;
175ce1343fcSkiyohara 	}
176ce1343fcSkiyohara 	psc->psc_pc = pa->pa_pc;
177ce1343fcSkiyohara 	psc->psc_tag = pa->pa_tag;
178ce1343fcSkiyohara 
179ce1343fcSkiyohara 	if (bus_space_subregion(psc->psc_iot, psc->psc_ioh,
180ce1343fcSkiyohara 	    MVSATA_PCI_HCARBITER_SPACE_OFFSET,
181ce1343fcSkiyohara 	    size - MVSATA_PCI_HCARBITER_SPACE_OFFSET, &sc->sc_ioh)) {
182ce1343fcSkiyohara 		aprint_error_dev(self, "can't subregion registers\n");
183ce1343fcSkiyohara 		return;
184ce1343fcSkiyohara 	}
185ce1343fcSkiyohara 	sc->sc_iot = psc->psc_iot;
186ce1343fcSkiyohara 
187ce1343fcSkiyohara 	/* Enable device */
188ce1343fcSkiyohara 	csr = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
189ce1343fcSkiyohara 	csr |= PCI_COMMAND_MASTER_ENABLE;
190ce1343fcSkiyohara 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG, csr);
191ce1343fcSkiyohara 
192ce1343fcSkiyohara 	if (pci_intr_map(pa, &intrhandle) != 0) {
193ce1343fcSkiyohara 		aprint_error_dev(self, "couldn't map interrupt\n");
194ce1343fcSkiyohara 		return;
195ce1343fcSkiyohara 	}
196e58a356cSchristos 	intrstr = pci_intr_string(psc->psc_pc, intrhandle, intrbuf, sizeof(intrbuf));
1977268bea2Sjdolecek 	psc->psc_ih = pci_intr_establish_xname(psc->psc_pc, intrhandle, IPL_BIO,
1987268bea2Sjdolecek 	    mvsata_pci_intr, sc, device_xname(self));
199ce1343fcSkiyohara 	if (psc->psc_ih == NULL) {
200ce1343fcSkiyohara 		aprint_error_dev(self, "couldn't establish interrupt\n");
201ce1343fcSkiyohara 		return;
202ce1343fcSkiyohara 	}
203ce1343fcSkiyohara 	aprint_normal_dev(self, "interrupting at %s\n",
204ce1343fcSkiyohara 	    intrstr ? intrstr : "unknown interrupt");
205ce1343fcSkiyohara 
206ce1343fcSkiyohara 	/*
207ce1343fcSkiyohara 	 * Check if TWSI serial ROM initialization was triggered.
208ce1343fcSkiyohara 	 * If so, then PRE/AMP configuration probably are set after
209ce1343fcSkiyohara 	 * reset by serial ROM. If not then override the PRE/AMP
210ce1343fcSkiyohara 	 * values.
211ce1343fcSkiyohara 	 */
212ce1343fcSkiyohara 	reg = bus_space_read_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_RESETCFG);
213ce1343fcSkiyohara 	read_pre_amps = (reg & 0x00000001) ? 1 : 0;
214ce1343fcSkiyohara 
21566dad590Skiyohara 	for (i = 0; i < __arraycount(mvsata_pci_products); i++)
21666dad590Skiyohara 		if (PCI_VENDOR(pa->pa_id) == mvsata_pci_products[i].vendor &&
21766dad590Skiyohara 		    PCI_PRODUCT(pa->pa_id) == mvsata_pci_products[i].model)
21866dad590Skiyohara 			break;
21966dad590Skiyohara 	KASSERT(i < __arraycount(mvsata_pci_products));
22066dad590Skiyohara 
22166dad590Skiyohara 	rv = mvsata_attach(sc, &mvsata_pci_products[i],
22266dad590Skiyohara 	    mvsata_pci_sreset, mvsata_pci_misc_reset, read_pre_amps);
223ce1343fcSkiyohara 	if (rv != 0) {
224ce1343fcSkiyohara 		pci_intr_disestablish(psc->psc_pc, psc->psc_ih);
225ce1343fcSkiyohara 		return;
226ce1343fcSkiyohara 	}
227ce1343fcSkiyohara 
228ce1343fcSkiyohara 	mask = MVSATA_PCI_MAINIRQ_PCI;
229ce1343fcSkiyohara 	for (hc = 0; hc < sc->sc_hc; hc++)
230ce1343fcSkiyohara 		for (port = 0; port < sc->sc_port; port++)
231ce1343fcSkiyohara 			mask |=
232ce1343fcSkiyohara 			    MVSATA_PCI_MAINIRQ_SATAERR(hc, port) |
233ce1343fcSkiyohara 			    MVSATA_PCI_MAINIRQ_SATADONE(hc, port);
234ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINIRQMASK,
235ce1343fcSkiyohara 	    mask);
236ce1343fcSkiyohara 
237ce1343fcSkiyohara 	if (!pmf_device_register(self, NULL, mvsata_pci_resume))
238ce1343fcSkiyohara 		aprint_error_dev(self, "couldn't establish power handler\n");
239ce1343fcSkiyohara }
240ce1343fcSkiyohara 
241ce1343fcSkiyohara static int
mvsata_pci_detach(device_t self,int flags)242ce1343fcSkiyohara mvsata_pci_detach(device_t self, int flags)
243ce1343fcSkiyohara {
244ce1343fcSkiyohara 	struct mvsata_pci_softc *psc = device_private(self);
245ce1343fcSkiyohara 
246ce1343fcSkiyohara /* XXXX: needs reset ? */
247ce1343fcSkiyohara 
248ce1343fcSkiyohara 	pci_intr_disestablish(psc->psc_pc, psc->psc_ih);
249ce1343fcSkiyohara 	pmf_device_deregister(self);
250ce1343fcSkiyohara 	return 0;
251ce1343fcSkiyohara }
252ce1343fcSkiyohara 
253ce1343fcSkiyohara static int
mvsata_pci_intr(void * arg)254ce1343fcSkiyohara mvsata_pci_intr(void *arg)
255ce1343fcSkiyohara {
256ce1343fcSkiyohara 	struct mvsata_pci_softc *psc = (struct mvsata_pci_softc *)arg;
257ce1343fcSkiyohara 	struct mvsata_softc *sc = &psc->psc_sc;
258ce1343fcSkiyohara 	uint32_t cause;
259ce1343fcSkiyohara 	int hc, port, handled = 0;
260ce1343fcSkiyohara 
261ce1343fcSkiyohara 	cause = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
262ce1343fcSkiyohara 	    MVSATA_PCI_MAINIRQCAUSE);
263ce1343fcSkiyohara 	for (hc = 0; hc < sc->sc_hc; hc++)
264ce1343fcSkiyohara 		for (port = 0; port < sc->sc_port; port++)
265ce1343fcSkiyohara 			if (cause & MVSATA_PCI_MAINIRQ_SATAERR(hc, port)) {
266ce1343fcSkiyohara 				struct mvsata_port *mvport;
267ce1343fcSkiyohara 
268ce1343fcSkiyohara 				mvport = sc->sc_hcs[hc].hc_ports[port];
269ce1343fcSkiyohara 				handled |= mvsata_error(mvport);
270ce1343fcSkiyohara 			}
271ce1343fcSkiyohara 	for (hc = 0; hc < sc->sc_hc; hc++)
272ce1343fcSkiyohara 		if (cause &
273ce1343fcSkiyohara 		    (MVSATA_PCI_MAINIRQ_SATADONE(hc, 0) |
274ce1343fcSkiyohara 		     MVSATA_PCI_MAINIRQ_SATADONE(hc, 1) |
275ce1343fcSkiyohara 		     MVSATA_PCI_MAINIRQ_SATADONE(hc, 2) |
276ce1343fcSkiyohara 		     MVSATA_PCI_MAINIRQ_SATADONE(hc, 3)))
277ce1343fcSkiyohara 			handled |= mvsata_intr(&sc->sc_hcs[hc]);
278ce1343fcSkiyohara 
279ce1343fcSkiyohara 	if (cause & MVSATA_PCI_MAINIRQ_PCI) {
280ce1343fcSkiyohara 		uint32_t pe_cause;
281ce1343fcSkiyohara 
282ce1343fcSkiyohara 		if (sc->sc_flags & MVSATA_FLAGS_PCIE) {
283ce1343fcSkiyohara 			pe_cause = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
284ce1343fcSkiyohara 			    MVSATA_PCI_E_IRQCAUSE);
285ce1343fcSkiyohara 			aprint_error_dev(MVSATA_PCI_DEV(psc),
286ce1343fcSkiyohara 			    "PCIe error: 0x%x\n", pe_cause);
287ce1343fcSkiyohara 			bus_space_write_4(psc->psc_iot, psc->psc_ioh,
288ce1343fcSkiyohara 			    MVSATA_PCI_E_IRQCAUSE, ~pe_cause);
289ce1343fcSkiyohara 		} else {
290ce1343fcSkiyohara 			pe_cause = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
291ce1343fcSkiyohara 			    MVSATA_PCI_IRQCAUSE);
292ce1343fcSkiyohara 			aprint_error_dev(MVSATA_PCI_DEV(psc),
293ce1343fcSkiyohara 			    "PCI error: 0x%x\n", pe_cause);
294ce1343fcSkiyohara 			bus_space_write_4(psc->psc_iot, psc->psc_ioh,
295ce1343fcSkiyohara 			    MVSATA_PCI_IRQCAUSE, ~pe_cause);
296ce1343fcSkiyohara 		}
297ce1343fcSkiyohara 
298ce1343fcSkiyohara 		handled = 1;	/* XXXXX */
299ce1343fcSkiyohara 	}
300ce1343fcSkiyohara 
301ce1343fcSkiyohara 	return handled;
302ce1343fcSkiyohara }
303ce1343fcSkiyohara 
304ce1343fcSkiyohara static bool
mvsata_pci_resume(device_t dev,const pmf_qual_t * qual)305c1b390d4Sdyoung mvsata_pci_resume(device_t dev, const pmf_qual_t *qual)
306ce1343fcSkiyohara {
307ce1343fcSkiyohara 
308ce1343fcSkiyohara 	/* not yet... */
309ce1343fcSkiyohara 
310ce1343fcSkiyohara 	return true;
311ce1343fcSkiyohara }
312ce1343fcSkiyohara 
313ce1343fcSkiyohara 
314ce1343fcSkiyohara static int
mvsata_pci_sreset(struct mvsata_softc * sc)315ce1343fcSkiyohara mvsata_pci_sreset(struct mvsata_softc *sc)
316ce1343fcSkiyohara {
317ce1343fcSkiyohara 	struct mvsata_pci_softc *psc = (struct mvsata_pci_softc *)sc;
318ce1343fcSkiyohara 	uint32_t val;
319ce1343fcSkiyohara 	int i;
320ce1343fcSkiyohara 
321ce1343fcSkiyohara 	val = bus_space_read_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS);
322ce1343fcSkiyohara 	val |= MVSATA_PCI_MAINCS_SPM;
323ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS, val);
324ce1343fcSkiyohara 
325ce1343fcSkiyohara 	for (i = 0; i < 1000; i++) {
326ce1343fcSkiyohara 		delay(1);
327ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
328ce1343fcSkiyohara 		    MVSATA_PCI_MAINCS);
329ce1343fcSkiyohara 		if (val & MVSATA_PCI_MAINCS_PME)
330ce1343fcSkiyohara 			break;
331ce1343fcSkiyohara 	}
332ce1343fcSkiyohara 	if (!(val & MVSATA_PCI_MAINCS_PME)) {
333ce1343fcSkiyohara 		aprint_error_dev(MVSATA_PCI_DEV(psc),
334ce1343fcSkiyohara 		    "PCI master won't flush\n");
335ce1343fcSkiyohara 		return -1;
336ce1343fcSkiyohara 	}
337ce1343fcSkiyohara 
338ce1343fcSkiyohara 	/* reset */
339ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS,
340ce1343fcSkiyohara 	    val | MVSATA_PCI_MAINCS_GSR);
341ce1343fcSkiyohara 	val = bus_space_read_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS);
342ce1343fcSkiyohara 	delay(5);
343ce1343fcSkiyohara 	if (!(val & MVSATA_PCI_MAINCS_GSR)) {
344ce1343fcSkiyohara 		aprint_error_dev(MVSATA_PCI_DEV(psc),
345ce1343fcSkiyohara 		    "can't set global reset\n");
346ce1343fcSkiyohara 		return -1;
347ce1343fcSkiyohara 	}
348ce1343fcSkiyohara 
349ce1343fcSkiyohara 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
350ce1343fcSkiyohara 	val &= ~(MVSATA_PCI_MAINCS_GSR | MVSATA_PCI_MAINCS_SPM);
351ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS, val);
352ce1343fcSkiyohara 	val = bus_space_read_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINCS);
353ce1343fcSkiyohara 	delay(5);
354ce1343fcSkiyohara 	if (val & MVSATA_PCI_MAINCS_GSR) {
355ce1343fcSkiyohara 		aprint_error_dev(MVSATA_PCI_DEV(psc),
356ce1343fcSkiyohara 		    "can't set global reset\n");
357ce1343fcSkiyohara 		return -1;
358ce1343fcSkiyohara 	}
359ce1343fcSkiyohara 
360ce1343fcSkiyohara 	return 0;
361ce1343fcSkiyohara }
362ce1343fcSkiyohara 
363ce1343fcSkiyohara static int
mvsata_pci_misc_reset(struct mvsata_softc * sc)364ce1343fcSkiyohara mvsata_pci_misc_reset(struct mvsata_softc *sc)
365ce1343fcSkiyohara {
366ce1343fcSkiyohara 	struct mvsata_pci_softc *psc = (struct mvsata_pci_softc *)sc;
367ce1343fcSkiyohara #define MVSATA_PCI_COMMAND_DEFAULT			0x0107e371
368ce1343fcSkiyohara #define MVSATA_PCI_COMMAND_PCI_CONVENTIONAL_ONLY	0x800003e0
369ce1343fcSkiyohara 	uint32_t val, pci_command = MVSATA_PCI_COMMAND_DEFAULT;
370ce1343fcSkiyohara 
371ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_FLASHCTL,
372ce1343fcSkiyohara 	    0x0fcfffff);
373ce1343fcSkiyohara 
374ce1343fcSkiyohara 	if (sc->sc_gen == gen2 || sc->sc_gen == gen2e) {
375ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
376ce1343fcSkiyohara 		    MVSATA_PCI_GPIOPORTCTL);
377ce1343fcSkiyohara 		val &= 0x3;
378ce1343fcSkiyohara #if 0
379ce1343fcSkiyohara 		val |= 0x00000060;
380ce1343fcSkiyohara #else	/* XXXX */
381ce1343fcSkiyohara 		val |= 0x00000070;
382ce1343fcSkiyohara #endif
383ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
384ce1343fcSkiyohara 		    MVSATA_PCI_GPIOPORTCTL, val);
385ce1343fcSkiyohara 	}
386ce1343fcSkiyohara 
387ce1343fcSkiyohara 	if (sc->sc_gen == gen1) {
388ce1343fcSkiyohara 		/* Expansion ROM BAR Enable */
389ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
390ce1343fcSkiyohara 		    MVSATA_PCI_EROMBAR);
391ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
392ce1343fcSkiyohara 		    MVSATA_PCI_EROMBAR, val | 0x00000001);
393ce1343fcSkiyohara 	}
394ce1343fcSkiyohara 
395ce1343fcSkiyohara 	if (sc->sc_flags & MVSATA_FLAGS_PCIE) {
396ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
397ce1343fcSkiyohara 		    MVSATA_PCI_MAINIRQMASK, 0);
398ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
399ce1343fcSkiyohara 		    MVSATA_PCI_E_IRQCAUSE, 0);
400ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
401ce1343fcSkiyohara 		    MVSATA_PCI_E_IRQMASK, 0);
402ce1343fcSkiyohara 	} else {
403ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
404ce1343fcSkiyohara 		    MVSATA_PCI_MODE);
405ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
406ce1343fcSkiyohara 		    MVSATA_PCI_MODE, val & 0xff00ffff);
407ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
408ce1343fcSkiyohara 		    MVSATA_PCI_DISCTIMER, 0);
409ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
410ce1343fcSkiyohara 		    MVSATA_PCI_MSITRIGGER, 0);
411ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
412ce1343fcSkiyohara 		    MVSATA_PCI_XBARTIMEOUT, 0x000100ff);
413ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
414ce1343fcSkiyohara 		    MVSATA_PCI_MAINIRQMASK, 0);
415ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
416ce1343fcSkiyohara 		    MVSATA_PCI_SERRMASK, 0);
417ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
418ce1343fcSkiyohara 		    MVSATA_PCI_IRQCAUSE, 0);
419ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
420ce1343fcSkiyohara 		    MVSATA_PCI_IRQMASK, 0);
421ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
422ce1343fcSkiyohara 		    MVSATA_PCI_ERRLOWADDR, 0);
423ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
424ce1343fcSkiyohara 		    MVSATA_PCI_ERRHIGHADDR, 0);
425ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
426ce1343fcSkiyohara 		    MVSATA_PCI_ERRATTRIBUTE, 0);
427ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
428ce1343fcSkiyohara 		    MVSATA_PCI_ERRCOMMAND, 0);
429ce1343fcSkiyohara 	}
430ce1343fcSkiyohara 
431ce1343fcSkiyohara 	/* Enable LED */
432ce1343fcSkiyohara 	if (sc->sc_gen == gen1) {
433ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
434ce1343fcSkiyohara 		    MVSATA_PCI_GPIOPORTCTL, 0);
435ce1343fcSkiyohara 
436ce1343fcSkiyohara /* XXXX: 50xxB2 errata ? */
437ce1343fcSkiyohara #if 0
438ce1343fcSkiyohara 		if (sc->sc_rev == 3) {
439ce1343fcSkiyohara 			int port;
440ce1343fcSkiyohara 
441ce1343fcSkiyohara 			val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
442ce1343fcSkiyohara 			    MVSATA_PCI_GPIOPORTCTL);
443ce1343fcSkiyohara 
444ce1343fcSkiyohara 			/* XXXX: check HDD connected  */
445ce1343fcSkiyohara 
446ce1343fcSkiyohara 			bus_space_write_4(psc->psc_iot, psc->psc_ioh,
447ce1343fcSkiyohara 			    MVSATA_PCI_GPIOPORTCTL, val);
448ce1343fcSkiyohara 		}
449ce1343fcSkiyohara #endif
450ce1343fcSkiyohara 
451ce1343fcSkiyohara 		/* Disable Flash controller clock */
452ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
453ce1343fcSkiyohara 		    MVSATA_PCI_EROMBAR);
454ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
455ce1343fcSkiyohara 		    MVSATA_PCI_EROMBAR, val & ~0x00000001);
456ce1343fcSkiyohara 	} else
457ce1343fcSkiyohara #if 0
458ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
459ce1343fcSkiyohara 		    MVSATA_PCI_GPIOPORTCTL, 0x00000060);
460ce1343fcSkiyohara #else	/* XXXX */
461ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
462ce1343fcSkiyohara 		    MVSATA_PCI_GPIOPORTCTL, 0x00000070);
463ce1343fcSkiyohara #endif
464ce1343fcSkiyohara 
465ce1343fcSkiyohara 	if (sc->sc_flags & MVSATA_FLAGS_PCIE)
466ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
467ce1343fcSkiyohara 		    MVSATA_PCI_E_IRQMASK, 0x0000070a);
468ce1343fcSkiyohara 	else {
469ce1343fcSkiyohara 		val = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
470ce1343fcSkiyohara 		    MVSATA_PCI_MODE);
471ce1343fcSkiyohara 		if ((val & 0x30) >> 4) {	/* PCI-X */
472ce1343fcSkiyohara 			int mv60x1b2 =
473ce1343fcSkiyohara 			    ((sc->sc_model == PCI_PRODUCT_MARVELL_88SX6041 ||
474ce1343fcSkiyohara 			    sc->sc_model == PCI_PRODUCT_MARVELL_88SX6081) &&
475ce1343fcSkiyohara 			    sc->sc_rev == 7);
476ce1343fcSkiyohara 
477ce1343fcSkiyohara 			pci_command &=
478ce1343fcSkiyohara 			    ~MVSATA_PCI_COMMAND_PCI_CONVENTIONAL_ONLY;
479ce1343fcSkiyohara 			if (sc->sc_gen == gen1 || mv60x1b2)
480ce1343fcSkiyohara 				pci_command &=
481ce1343fcSkiyohara 				    ~MVSATA_PCI_COMMAND_MWRITECOMBINE;
482ce1343fcSkiyohara 		} else
483ce1343fcSkiyohara 			if (sc->sc_gen == gen1)
484ce1343fcSkiyohara 				pci_command &=
485ce1343fcSkiyohara 				    ~(MVSATA_PCI_COMMAND_MWRITECOMBINE |
486ce1343fcSkiyohara 				    MVSATA_PCI_COMMAND_MREADCOMBINE);
487ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
488ce1343fcSkiyohara 		    MVSATA_PCI_COMMAND, pci_command);
489ce1343fcSkiyohara 
490ce1343fcSkiyohara #define MVSATA_PCI_INTERRUPT_MASK	0x00d77fe6
491ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
492ce1343fcSkiyohara 		    MVSATA_PCI_SERRMASK, MVSATA_PCI_INTERRUPT_MASK);
493ce1343fcSkiyohara 		bus_space_write_4(psc->psc_iot, psc->psc_ioh,
494ce1343fcSkiyohara 		    MVSATA_PCI_IRQMASK, MVSATA_PCI_INTERRUPT_MASK);
495ce1343fcSkiyohara 	}
496ce1343fcSkiyohara 
497ce1343fcSkiyohara 	return 0;
498ce1343fcSkiyohara }
499ce1343fcSkiyohara 
500ce1343fcSkiyohara static void
mvsata_pci_enable_intr(struct mvsata_port * mvport,int on)501ce1343fcSkiyohara mvsata_pci_enable_intr(struct mvsata_port *mvport, int on)
502ce1343fcSkiyohara {
503ce1343fcSkiyohara 	struct mvsata_pci_softc *psc =
504ce1343fcSkiyohara 	    device_private(mvport->port_ata_channel.ch_atac->atac_dev);
505ce1343fcSkiyohara 	uint32_t mask;
506ce1343fcSkiyohara 	int hc = mvport->port_hc->hc, port = mvport->port;
507ce1343fcSkiyohara 
508ce1343fcSkiyohara 	mask = bus_space_read_4(psc->psc_iot, psc->psc_ioh,
509ce1343fcSkiyohara 	    MVSATA_PCI_MAINIRQMASK);
510ce1343fcSkiyohara 	if (on)
511ce1343fcSkiyohara 		mask |= MVSATA_PCI_MAINIRQ_SATADONE(hc, port);
512ce1343fcSkiyohara 	else
513ce1343fcSkiyohara 		mask &= ~MVSATA_PCI_MAINIRQ_SATADONE(hc, port);
514ce1343fcSkiyohara 	bus_space_write_4(psc->psc_iot, psc->psc_ioh, MVSATA_PCI_MAINIRQMASK,
515ce1343fcSkiyohara 	    mask);
516ce1343fcSkiyohara }
517