1 /* $NetBSD: ixpide.c,v 1.24 2012/07/31 15:50:36 bouyer Exp $ */ 2 3 /* 4 * Copyright (c) 2004 The NetBSD Foundation. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 17 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 * POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29 #include <sys/cdefs.h> 30 __KERNEL_RCSID(0, "$NetBSD: ixpide.c,v 1.24 2012/07/31 15:50:36 bouyer Exp $"); 31 32 #include <sys/param.h> 33 #include <sys/systm.h> 34 35 #include <dev/pci/pcivar.h> 36 #include <dev/pci/pcidevs.h> 37 #include <dev/pci/pciidereg.h> 38 #include <dev/pci/pciidevar.h> 39 #include <dev/pci/pciide_ixp_reg.h> 40 41 static bool ixpide_resume(device_t, const pmf_qual_t *); 42 static bool ixpide_suspend(device_t, const pmf_qual_t *); 43 static int ixpide_match(device_t, cfdata_t, void *); 44 static void ixpide_attach(device_t, device_t, void *); 45 46 static void ixp_chip_map(struct pciide_softc *, const struct pci_attach_args *); 47 static void ixp_setup_channel(struct ata_channel *); 48 49 CFATTACH_DECL_NEW(ixpide, sizeof(struct pciide_softc), 50 ixpide_match, ixpide_attach, pciide_detach, NULL); 51 52 static const char ixpdesc[] = "ATI Technologies IXP IDE Controller"; 53 54 static const struct pciide_product_desc pciide_ixpide_products[] = { 55 { PCI_PRODUCT_ATI_IXP_IDE_200, 0, ixpdesc, ixp_chip_map }, 56 { PCI_PRODUCT_ATI_IXP_IDE_300, 0, ixpdesc, ixp_chip_map }, 57 { PCI_PRODUCT_ATI_IXP_IDE_400, 0, ixpdesc, ixp_chip_map }, 58 { PCI_PRODUCT_ATI_IXP_IDE_600, 0, ixpdesc, ixp_chip_map }, 59 { PCI_PRODUCT_ATI_SB400_SATA_1, 0, ixpdesc, ixp_chip_map }, 60 { PCI_PRODUCT_ATI_SB400_SATA_2, 0, ixpdesc, ixp_chip_map }, 61 { PCI_PRODUCT_ATI_SB600_SATA_1, 0, ixpdesc, ixp_chip_map }, 62 { PCI_PRODUCT_ATI_SB600_SATA_2, 0, ixpdesc, ixp_chip_map }, 63 { PCI_PRODUCT_ATI_SB700_SATA_IDE, 0, ixpdesc, ixp_chip_map }, 64 { PCI_PRODUCT_ATI_SB700_IDE, 0, ixpdesc, ixp_chip_map }, 65 { 0, 0, NULL, NULL } 66 }; 67 68 static int 69 ixpide_match(device_t parent, cfdata_t cfdata, void *aux) 70 { 71 struct pci_attach_args *pa = (struct pci_attach_args *)aux; 72 73 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ATI && 74 PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 75 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE && 76 pciide_lookup_product(pa->pa_id, pciide_ixpide_products)) 77 return (2); 78 return (0); 79 } 80 81 static void 82 ixpide_attach(device_t parent, device_t self, void *aux) 83 { 84 struct pci_attach_args *pa = aux; 85 struct pciide_softc *sc = device_private(self); 86 87 sc->sc_wdcdev.sc_atac.atac_dev = self; 88 89 pciide_common_attach(sc, pa, 90 pciide_lookup_product(pa->pa_id, pciide_ixpide_products)); 91 92 if (!pmf_device_register(self, ixpide_suspend, ixpide_resume)) 93 aprint_error_dev(self, "couldn't establish power handler\n"); 94 } 95 96 static void 97 ixp_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 98 { 99 struct pciide_channel *cp; 100 int channel; 101 pcireg_t interface; 102 103 if (pciide_chipen(sc, pa) == 0) 104 return; 105 106 aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 107 "bus-master DMA support present"); 108 pciide_mapreg_dma(sc, pa); 109 aprint_verbose("\n"); 110 111 sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 112 if (sc->sc_dma_ok) { 113 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA; 114 sc->sc_wdcdev.irqack = pciide_irqack; 115 } 116 117 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 118 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 119 sc->sc_wdcdev.sc_atac.atac_udma_cap = 6; 120 sc->sc_wdcdev.sc_atac.atac_set_modes = ixp_setup_channel; 121 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 122 sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 123 sc->sc_wdcdev.wdc_maxdrives = 2; 124 125 interface = PCI_INTERFACE(pa->pa_class); 126 127 wdc_allocate_regs(&sc->sc_wdcdev); 128 129 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 130 channel++) { 131 cp = &sc->pciide_channels[channel]; 132 if (pciide_chansetup(sc, channel, interface) == 0) 133 continue; 134 pciide_mapchan(pa, cp, interface, pciide_pci_intr); 135 } 136 } 137 138 /* Values from linux driver */ 139 static const uint8_t ixp_pio_timings[] = { 140 0x5d, 0x47, 0x34, 0x22, 0x20 141 }; 142 143 static const uint8_t ixp_mdma_timings[] = { 144 0x77, 0x21, 0x20 145 }; 146 147 static bool 148 ixpide_resume(device_t dv, const pmf_qual_t *qual) 149 { 150 struct pciide_softc *sc = device_private(dv); 151 152 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_MDMA_TIMING, 153 sc->sc_pm_reg[0]); 154 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_PIO_TIMING, 155 sc->sc_pm_reg[1]); 156 157 return true; 158 } 159 160 static bool 161 ixpide_suspend(device_t dv, const pmf_qual_t *qual) 162 { 163 struct pciide_softc *sc = device_private(dv); 164 165 sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag, 166 IXP_MDMA_TIMING); 167 sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag, 168 IXP_PIO_TIMING); 169 170 return true; 171 } 172 173 static void 174 ixp_setup_channel(struct ata_channel *chp) 175 { 176 int drive, s; 177 struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 178 pcireg_t udma, mdma_timing, pio, pio_timing; 179 struct ata_drive_datas *drvp; 180 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 181 182 pio_timing = pci_conf_read(sc->sc_pc, sc->sc_tag, IXP_PIO_TIMING); 183 pio = pci_conf_read(sc->sc_pc, sc->sc_tag, IXP_PIO_CTL); 184 mdma_timing = pci_conf_read(sc->sc_pc, sc->sc_tag, IXP_MDMA_TIMING); 185 udma = pci_conf_read(sc->sc_pc, sc->sc_tag, IXP_UDMA_CTL); 186 187 pciide_channel_dma_setup(cp); 188 189 for (drive = 0; drive < 2; drive++) { 190 drvp = &chp->ch_drive[drive]; 191 if (drvp->drive_type == ATA_DRIVET_NONE) 192 continue; 193 if (drvp->drive_flags & ATA_DRIVE_UDMA) { 194 s = splbio(); 195 drvp->drive_flags &= ~ATA_DRIVE_DMA; 196 splx(s); 197 IXP_UDMA_ENABLE(udma, chp->ch_channel, drive); 198 IXP_SET_MODE(udma, chp->ch_channel, drive, drvp->UDMA_mode); 199 } else if (drvp->drive_flags & ATA_DRIVE_DMA) { 200 IXP_UDMA_DISABLE(udma, chp->ch_channel, drive); 201 IXP_SET_TIMING(mdma_timing, chp->ch_channel, drive, 202 ixp_mdma_timings[drvp->DMA_mode]); 203 } else 204 IXP_UDMA_DISABLE(udma, chp->ch_channel, drive); 205 206 /* 207 * Set PIO mode and timings 208 * Linux driver avoids PIO mode 1, let's do it too. 209 */ 210 if (drvp->PIO_mode == 1) 211 drvp->PIO_mode = 0; 212 213 IXP_SET_MODE(pio, chp->ch_channel, drive, drvp->PIO_mode); 214 IXP_SET_TIMING(pio_timing, chp->ch_channel, drive, 215 ixp_pio_timings[drvp->PIO_mode]); 216 } 217 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_UDMA_CTL, udma); 218 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_MDMA_TIMING, mdma_timing); 219 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_PIO_CTL, pio); 220 pci_conf_write(sc->sc_pc, sc->sc_tag, IXP_PIO_TIMING, pio_timing); 221 ATADEBUG_PRINT(("ixp_setup_channel: udma = %08x, mdma_timing = %08x, pio_mode = %08x," 222 " pio_timing = %08x\n", udma, mdma_timing, pio, pio_timing), DEBUG_PROBE); 223 } 224