xref: /netbsd-src/sys/dev/pci/igc/igc_defines.h (revision 456dc4249f8a8bdd6a79d784f867676966a40245)
1*456dc424Sandvar /*	$NetBSD: igc_defines.h,v 1.4 2024/08/22 20:18:10 andvar Exp $	*/
2d0d8f2a5Srin /*	$OpenBSD: igc_defines.h,v 1.1 2021/10/31 14:52:57 patrick Exp $	*/
3d0d8f2a5Srin 
4d0d8f2a5Srin /*-
5d0d8f2a5Srin  * Copyright 2021 Intel Corp
6d0d8f2a5Srin  * Copyright 2021 Rubicon Communications, LLC (Netgate)
7d0d8f2a5Srin  * SPDX-License-Identifier: BSD-3-Clause
8d0d8f2a5Srin  *
9d0d8f2a5Srin  * $FreeBSD$
10d0d8f2a5Srin  */
11d0d8f2a5Srin 
12d0d8f2a5Srin #ifndef _IGC_DEFINES_H_
13d0d8f2a5Srin #define _IGC_DEFINES_H_
14d0d8f2a5Srin 
15d0d8f2a5Srin /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
16d0d8f2a5Srin #define REQ_TX_DESCRIPTOR_MULTIPLE	8
17d0d8f2a5Srin #define REQ_RX_DESCRIPTOR_MULTIPLE	8
18d0d8f2a5Srin 
19d0d8f2a5Srin /* Definitions for power management and wakeup registers */
20d0d8f2a5Srin /* Wake Up Control */
21d0d8f2a5Srin #define IGC_WUC_APME		0x00000001 /* APM Enable */
22d0d8f2a5Srin #define IGC_WUC_PME_EN		0x00000002 /* PME Enable */
23d0d8f2a5Srin #define IGC_WUC_PME_STATUS	0x00000004 /* PME Status */
24d0d8f2a5Srin #define IGC_WUC_APMPME		0x00000008 /* Assert PME on APM Wakeup */
25d0d8f2a5Srin #define IGC_WUC_PHY_WAKE	0x00000100 /* if PHY supports wakeup */
26d0d8f2a5Srin 
27d0d8f2a5Srin /* Wake Up Filter Control */
28d0d8f2a5Srin #define IGC_WUFC_LNKC	0x00000001 /* Link Status Change Wakeup Enable */
29d0d8f2a5Srin #define IGC_WUFC_MAG	0x00000002 /* Magic Packet Wakeup Enable */
30d0d8f2a5Srin #define IGC_WUFC_EX	0x00000004 /* Directed Exact Wakeup Enable */
31d0d8f2a5Srin #define IGC_WUFC_MC	0x00000008 /* Directed Multicast Wakeup Enable */
32d0d8f2a5Srin #define IGC_WUFC_BC	0x00000010 /* Broadcast Wakeup Enable */
33d0d8f2a5Srin #define IGC_WUFC_ARP	0x00000020 /* ARP Request Packet Wakeup Enable */
34d0d8f2a5Srin #define IGC_WUFC_IPV4	0x00000040 /* Directed IPv4 Packet Wakeup Enable */
35d0d8f2a5Srin 
36d0d8f2a5Srin /* Wake Up Status */
37d0d8f2a5Srin #define IGC_WUS_LNKC	IGC_WUFC_LNKC
38d0d8f2a5Srin #define IGC_WUS_MAG	IGC_WUFC_MAG
39d0d8f2a5Srin #define IGC_WUS_EX	IGC_WUFC_EX
40d0d8f2a5Srin #define IGC_WUS_MC	IGC_WUFC_MC
41d0d8f2a5Srin #define IGC_WUS_BC	IGC_WUFC_BC
42d0d8f2a5Srin 
43d0d8f2a5Srin /* Packet types that are enabled for wake packet delivery */
44d0d8f2a5Srin #define WAKE_PKT_WUS ( \
45d0d8f2a5Srin 	IGC_WUS_EX   | \
46d0d8f2a5Srin 	IGC_WUS_ARPD | \
47d0d8f2a5Srin 	IGC_WUS_IPV4 | \
48d0d8f2a5Srin 	IGC_WUS_IPV6 | \
49d0d8f2a5Srin 	IGC_WUS_NSD)
50d0d8f2a5Srin 
51d0d8f2a5Srin /* Wake Up Packet Length */
52d0d8f2a5Srin #define IGC_WUPL_MASK	0x00000FFF
53d0d8f2a5Srin 
54d0d8f2a5Srin /* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */
55d0d8f2a5Srin #define IGC_WUPM_BYTES	128
56d0d8f2a5Srin 
57d0d8f2a5Srin #define IGC_WUS_ARPD	0x00000020 /* Directed ARP Request */
58d0d8f2a5Srin #define IGC_WUS_IPV4	0x00000040 /* Directed IPv4 */
59d0d8f2a5Srin #define IGC_WUS_IPV6	0x00000080 /* Directed IPv6 */
60d0d8f2a5Srin #define IGC_WUS_NSD	0x00000400 /* Directed IPv6 Neighbor Solicitation */
61d0d8f2a5Srin 
62d0d8f2a5Srin /* Extended Device Control */
63d0d8f2a5Srin #define IGC_CTRL_EXT_LPCD	0x00000004 /* LCD Power Cycle Done */
64d0d8f2a5Srin #define IGC_CTRL_EXT_SDP4_DATA	0x00000010 /* SW Definable Pin 4 data */
65d0d8f2a5Srin #define IGC_CTRL_EXT_SDP6_DATA	0x00000040 /* SW Definable Pin 6 data */
66d0d8f2a5Srin #define IGC_CTRL_EXT_SDP3_DATA	0x00000080 /* SW Definable Pin 3 data */
67d0d8f2a5Srin #define IGC_CTRL_EXT_SDP6_DIR	0x00000400 /* Direction of SDP6 0=in 1=out */
68d0d8f2a5Srin #define IGC_CTRL_EXT_SDP3_DIR	0x00000800 /* Direction of SDP3 0=in 1=out */
69d0d8f2a5Srin #define IGC_CTRL_EXT_EE_RST	0x00002000 /* Reinitialize from EEPROM */
70d0d8f2a5Srin #define IGC_CTRL_EXT_SPD_BYPS	0x00008000 /* Speed Select Bypass */
71d0d8f2a5Srin #define IGC_CTRL_EXT_RO_DIS	0x00020000 /* Relaxed Ordering disable */
72d0d8f2a5Srin #define IGC_CTRL_EXT_DMA_DYN_CLK_EN	0x00080000 /* DMA Dynamic Clk Gating */
73d0d8f2a5Srin #define IGC_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
74d0d8f2a5Srin #define IGC_CTRL_EXT_EIAME	0x01000000
75d0d8f2a5Srin #define IGC_CTRL_EXT_DRV_LOAD	0x10000000 /* Drv loaded bit for FW */
76d0d8f2a5Srin #define IGC_CTRL_EXT_IAME	0x08000000 /* Int ACK Auto-mask */
77d0d8f2a5Srin #define IGC_CTRL_EXT_PBA_CLR	0x80000000 /* PBA Clear */
78d0d8f2a5Srin #define IGC_CTRL_EXT_PHYPDEN	0x00100000
79d0d8f2a5Srin #define IGC_IVAR_VALID		0x80
80d0d8f2a5Srin #define IGC_GPIE_NSICR		0x00000001
81d0d8f2a5Srin #define IGC_GPIE_MSIX_MODE	0x00000010
82d0d8f2a5Srin #define IGC_GPIE_EIAME		0x40000000
83d0d8f2a5Srin #define IGC_GPIE_PBA		0x80000000
84d0d8f2a5Srin 
85d0d8f2a5Srin /* Receive Descriptor bit definitions */
86d0d8f2a5Srin #define IGC_RXD_STAT_DD		0x01	/* Descriptor Done */
87d0d8f2a5Srin #define IGC_RXD_STAT_EOP	0x02	/* End of Packet */
88d0d8f2a5Srin #define IGC_RXD_STAT_IXSM	0x04	/* Ignore checksum */
89d0d8f2a5Srin #define IGC_RXD_STAT_VP		0x08	/* IEEE VLAN Packet */
90d0d8f2a5Srin #define IGC_RXD_STAT_UDPCS	0x10	/* UDP xsum calculated */
91d0d8f2a5Srin #define IGC_RXD_STAT_TCPCS	0x20	/* TCP xsum calculated */
92d0d8f2a5Srin #define IGC_RXD_STAT_IPCS	0x40	/* IP xsum calculated */
93d0d8f2a5Srin #define IGC_RXD_STAT_PIF	0x80	/* passed in-exact filter */
94d0d8f2a5Srin #define IGC_RXD_STAT_IPIDV	0x200	/* IP identification valid */
95d0d8f2a5Srin #define IGC_RXD_STAT_UDPV	0x400	/* Valid UDP checksum */
96d0d8f2a5Srin #define IGC_RXD_ERR_CE		0x01	/* CRC Error */
97d0d8f2a5Srin #define IGC_RXD_ERR_SE		0x02	/* Symbol Error */
98d0d8f2a5Srin #define IGC_RXD_ERR_SEQ		0x04	/* Sequence Error */
99d0d8f2a5Srin #define IGC_RXD_ERR_CXE		0x10	/* Carrier Extension Error */
100d0d8f2a5Srin #define IGC_RXD_ERR_TCPE	0x20	/* TCP/UDP Checksum Error */
101d0d8f2a5Srin #define IGC_RXD_ERR_IPE		0x40	/* IP Checksum Error */
102d0d8f2a5Srin #define IGC_RXD_ERR_RXE		0x80	/* Rx Data Error */
103d0d8f2a5Srin #define IGC_RXD_SPC_VLAN_MASK	0x0FFF	/* VLAN ID is in lower 12 bits */
104d0d8f2a5Srin 
105d0d8f2a5Srin #define IGC_RXDEXT_STATERR_TST	0x00000100 /* Time Stamp taken */
106d0d8f2a5Srin #define IGC_RXDEXT_STATERR_LB	0x00040000
107d0d8f2a5Srin #define IGC_RXDEXT_STATERR_L4E	0x20000000
108d0d8f2a5Srin #define IGC_RXDEXT_STATERR_IPE	0x40000000
109d0d8f2a5Srin #define IGC_RXDEXT_STATERR_RXE	0x80000000
110d0d8f2a5Srin 
111d0d8f2a5Srin /* Same mask, but for extended and packet split descriptors */
112d0d8f2a5Srin #define IGC_RXDEXT_ERR_FRAME_ERR_MASK ( \
113d0d8f2a5Srin 	IGC_RXDEXT_STATERR_CE  |	\
114d0d8f2a5Srin 	IGC_RXDEXT_STATERR_SE  |	\
115d0d8f2a5Srin 	IGC_RXDEXT_STATERR_SEQ |	\
116d0d8f2a5Srin 	IGC_RXDEXT_STATERR_CXE |	\
117d0d8f2a5Srin 	IGC_RXDEXT_STATERR_RXE)
118d0d8f2a5Srin 
119d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_MASK		0xFFFF0000
120d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_IPV4_TCP	0x00010000
121d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_IPV4		0x00020000
122d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_IPV6_TCP_EX	0x00040000
123d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_IPV6		0x00100000
124d0d8f2a5Srin #define IGC_MRQC_RSS_FIELD_IPV6_TCP	0x00200000
125d0d8f2a5Srin 
126d0d8f2a5Srin #define IGC_RXDPS_HDRSTAT_HDRSP		0x00008000
127d0d8f2a5Srin 
128d0d8f2a5Srin /* Management Control */
129d0d8f2a5Srin #define IGC_MANC_SMBUS_EN	0x00000001 /* SMBus Enabled - RO */
130d0d8f2a5Srin #define IGC_MANC_ASF_EN		0x00000002 /* ASF Enabled - RO */
131d0d8f2a5Srin #define IGC_MANC_ARP_EN		0x00002000 /* Enable ARP Request Filtering */
132d0d8f2a5Srin #define IGC_MANC_RCV_TCO_EN	0x00020000 /* Receive TCO Packets Enabled */
133d0d8f2a5Srin #define IGC_MANC_BLK_PHY_RST_ON_IDE	0x00040000 /* Block phy resets */
134d0d8f2a5Srin /* Enable MAC address filtering */
135d0d8f2a5Srin #define IGC_MANC_EN_MAC_ADDR_FILTER	0x00100000
136d0d8f2a5Srin /* Enable MNG packets to host memory */
137d0d8f2a5Srin #define IGC_MANC_EN_MNG2HOST	0x00200000
138d0d8f2a5Srin 
139d0d8f2a5Srin #define IGC_MANC2H_PORT_623	0x00000020 /* Port 0x26f */
140d0d8f2a5Srin #define IGC_MANC2H_PORT_664	0x00000040 /* Port 0x298 */
141d0d8f2a5Srin #define IGC_MDEF_PORT_623	0x00000800 /* Port 0x26f */
142d0d8f2a5Srin #define IGC_MDEF_PORT_664	0x00000400 /* Port 0x298 */
143d0d8f2a5Srin 
144d0d8f2a5Srin /* Receive Control */
145d0d8f2a5Srin #define IGC_RCTL_RST		0x00000001 /* Software reset */
146d0d8f2a5Srin #define IGC_RCTL_EN		0x00000002 /* enable */
147d0d8f2a5Srin #define IGC_RCTL_SBP		0x00000004 /* store bad packet */
148d0d8f2a5Srin #define IGC_RCTL_UPE		0x00000008 /* unicast promisc enable */
149d0d8f2a5Srin #define IGC_RCTL_MPE		0x00000010 /* multicast promisc enable */
150d0d8f2a5Srin #define IGC_RCTL_LPE		0x00000020 /* long packet enable */
151d0d8f2a5Srin #define IGC_RCTL_LBM_NO		0x00000000 /* no loopback mode */
152d0d8f2a5Srin #define IGC_RCTL_LBM_MAC	0x00000040 /* MAC loopback mode */
153d0d8f2a5Srin #define IGC_RCTL_LBM_TCVR	0x000000C0 /* tcvr loopback mode */
154d0d8f2a5Srin #define IGC_RCTL_DTYP_PS	0x00000400 /* Packet Split descriptor */
155d0d8f2a5Srin #define IGC_RCTL_RDMTS_HALF	0x00000000 /* Rx desc min thresh size */
156d0d8f2a5Srin #define IGC_RCTL_RDMTS_HEX	0x00010000
157d0d8f2a5Srin #define IGC_RCTL_RDMTS1_HEX	IGC_RCTL_RDMTS_HEX
158d0d8f2a5Srin #define IGC_RCTL_MO_SHIFT	12 /* multicast offset shift */
159d0d8f2a5Srin #define IGC_RCTL_MO_3		0x00003000 /* multicast offset 15:4 */
160d0d8f2a5Srin #define IGC_RCTL_BAM		0x00008000 /* broadcast enable */
161d0d8f2a5Srin /* these buffer sizes are valid if IGC_RCTL_BSEX is 0 */
162d0d8f2a5Srin #define IGC_RCTL_SZ_2048	0x00000000 /* Rx buffer size 2048 */
163d0d8f2a5Srin #define IGC_RCTL_SZ_1024	0x00010000 /* Rx buffer size 1024 */
164d0d8f2a5Srin #define IGC_RCTL_SZ_512		0x00020000 /* Rx buffer size 512 */
165d0d8f2a5Srin #define IGC_RCTL_SZ_256		0x00030000 /* Rx buffer size 256 */
166d0d8f2a5Srin /* these buffer sizes are valid if IGC_RCTL_BSEX is 1 */
167d0d8f2a5Srin #define IGC_RCTL_SZ_16384	0x00010000 /* Rx buffer size 16384 */
168d0d8f2a5Srin #define IGC_RCTL_SZ_8192	0x00020000 /* Rx buffer size 8192 */
169d0d8f2a5Srin #define IGC_RCTL_SZ_4096	0x00030000 /* Rx buffer size 4096 */
170d0d8f2a5Srin #define IGC_RCTL_VFE		0x00040000 /* vlan filter enable */
171d0d8f2a5Srin #define IGC_RCTL_CFIEN		0x00080000 /* canonical form enable */
172d0d8f2a5Srin #define IGC_RCTL_CFI		0x00100000 /* canonical form indicator */
173d0d8f2a5Srin #define IGC_RCTL_DPF		0x00400000 /* discard pause frames */
174d0d8f2a5Srin #define IGC_RCTL_PMCF		0x00800000 /* pass MAC control frames */
175d0d8f2a5Srin #define IGC_RCTL_BSEX		0x02000000 /* Buffer size extension */
176d0d8f2a5Srin #define IGC_RCTL_SECRC		0x04000000 /* Strip Ethernet CRC */
177d0d8f2a5Srin 
178d0d8f2a5Srin /* Use byte values for the following shift parameters
179d0d8f2a5Srin  * Usage:
180d0d8f2a5Srin  *     psrctl |= (((ROUNDUP(value0, 128) >> IGC_PSRCTL_BSIZE0_SHIFT) &
181d0d8f2a5Srin  *		  IGC_PSRCTL_BSIZE0_MASK) |
182d0d8f2a5Srin  *		((ROUNDUP(value1, 1024) >> IGC_PSRCTL_BSIZE1_SHIFT) &
183d0d8f2a5Srin  *		  IGC_PSRCTL_BSIZE1_MASK) |
184d0d8f2a5Srin  *		((ROUNDUP(value2, 1024) << IGC_PSRCTL_BSIZE2_SHIFT) &
185d0d8f2a5Srin  *		  IGC_PSRCTL_BSIZE2_MASK) |
186d0d8f2a5Srin  *		((ROUNDUP(value3, 1024) << IGC_PSRCTL_BSIZE3_SHIFT) |;
187d0d8f2a5Srin  *		  IGC_PSRCTL_BSIZE3_MASK))
188d0d8f2a5Srin  * where value0 = [128..16256],  default=256
189d0d8f2a5Srin  *       value1 = [1024..64512], default=4096
190d0d8f2a5Srin  *       value2 = [0..64512],    default=4096
191d0d8f2a5Srin  *       value3 = [0..64512],    default=0
192d0d8f2a5Srin  */
193d0d8f2a5Srin 
194d0d8f2a5Srin #define IGC_PSRCTL_BSIZE0_MASK	0x0000007F
195d0d8f2a5Srin #define IGC_PSRCTL_BSIZE1_MASK	0x00003F00
196d0d8f2a5Srin #define IGC_PSRCTL_BSIZE2_MASK	0x003F0000
197d0d8f2a5Srin #define IGC_PSRCTL_BSIZE3_MASK	0x3F000000
198d0d8f2a5Srin 
199d0d8f2a5Srin #define IGC_PSRCTL_BSIZE0_SHIFT	7	/* Shift _right_ 7 */
200d0d8f2a5Srin #define IGC_PSRCTL_BSIZE1_SHIFT	2	/* Shift _right_ 2 */
201d0d8f2a5Srin #define IGC_PSRCTL_BSIZE2_SHIFT	6	/* Shift _left_ 6 */
202d0d8f2a5Srin #define IGC_PSRCTL_BSIZE3_SHIFT	14	/* Shift _left_ 14 */
203d0d8f2a5Srin 
204d0d8f2a5Srin /* SWFW_SYNC Definitions */
205d0d8f2a5Srin #define IGC_SWFW_EEP_SM		0x01
206d0d8f2a5Srin #define IGC_SWFW_PHY0_SM	0x02
207d0d8f2a5Srin #define IGC_SWFW_PHY1_SM	0x04
208d0d8f2a5Srin #define IGC_SWFW_CSR_SM		0x08
209d0d8f2a5Srin #define IGC_SWFW_SW_MNG_SM	0x400
210d0d8f2a5Srin 
211d0d8f2a5Srin /* Device Control */
212d0d8f2a5Srin #define IGC_CTRL_FD		0x00000001 /* Full duplex.0=half; 1=full */
213d0d8f2a5Srin #define IGC_CTRL_PRIOR		0x00000004 /* Priority on PCI. 0=rx,1=fair */
214d0d8f2a5Srin #define IGC_CTRL_GIO_MASTER_DISABLE	0x00000004 /*Blocks new Master reqs */
215d0d8f2a5Srin #define IGC_CTRL_LRST		0x00000008 /* Link reset. 0=normal,1=reset */
216d0d8f2a5Srin #define IGC_CTRL_ASDE		0x00000020 /* Auto-speed detect enable */
217d0d8f2a5Srin #define IGC_CTRL_SLU		0x00000040 /* Set link up (Force Link) */
218d0d8f2a5Srin #define IGC_CTRL_ILOS		0x00000080 /* Invert Loss-Of Signal */
219d0d8f2a5Srin #define IGC_CTRL_SPD_SEL	0x00000300 /* Speed Select Mask */
220d0d8f2a5Srin #define IGC_CTRL_SPD_10		0x00000000 /* Force 10Mb */
221d0d8f2a5Srin #define IGC_CTRL_SPD_100	0x00000100 /* Force 100Mb */
222d0d8f2a5Srin #define IGC_CTRL_SPD_1000	0x00000200 /* Force 1Gb */
223d0d8f2a5Srin #define IGC_CTRL_FRCSPD		0x00000800 /* Force Speed */
224d0d8f2a5Srin #define IGC_CTRL_FRCDPX		0x00001000 /* Force Duplex */
225d0d8f2a5Srin #define IGC_CTRL_SWDPIN0	0x00040000 /* SWDPIN 0 value */
226d0d8f2a5Srin #define IGC_CTRL_SWDPIN1	0x00080000 /* SWDPIN 1 value */
227d0d8f2a5Srin #define IGC_CTRL_SWDPIN2	0x00100000 /* SWDPIN 2 value */
228d0d8f2a5Srin #define IGC_CTRL_ADVD3WUC	0x00100000 /* D3 WUC */
229d0d8f2a5Srin #define IGC_CTRL_SWDPIN3	0x00200000 /* SWDPIN 3 value */
230d0d8f2a5Srin #define IGC_CTRL_SWDPIO0	0x00400000 /* SWDPIN 0 Input or output */
231d0d8f2a5Srin #define IGC_CTRL_DEV_RST	0x20000000 /* Device reset */
232d0d8f2a5Srin #define IGC_CTRL_RST		0x04000000 /* Global reset */
233d0d8f2a5Srin #define IGC_CTRL_RFCE		0x08000000 /* Receive Flow Control enable */
234d0d8f2a5Srin #define IGC_CTRL_TFCE		0x10000000 /* Transmit flow control enable */
235d0d8f2a5Srin #define IGC_CTRL_VME		0x40000000 /* IEEE VLAN mode enable */
236d0d8f2a5Srin #define IGC_CTRL_PHY_RST	0x80000000 /* PHY Reset */
237d0d8f2a5Srin 
238d0d8f2a5Srin 
239d0d8f2a5Srin #define IGC_CONNSW_AUTOSENSE_EN		0x01
240d0d8f2a5Srin #define IGC_PCS_LCTL_FORCE_FCTRL	0x80
241d0d8f2a5Srin 
242d0d8f2a5Srin #define IGC_PCS_LSTS_AN_COMPLETE	0x10000
243d0d8f2a5Srin 
244d0d8f2a5Srin /* Device Status */
245d0d8f2a5Srin #define IGC_STATUS_FD			0x00000001 /* Duplex 0=half 1=full */
246d0d8f2a5Srin #define IGC_STATUS_LU			0x00000002 /* Link up.0=no,1=link */
247d0d8f2a5Srin #define IGC_STATUS_FUNC_MASK		0x0000000C /* PCI Function Mask */
248d0d8f2a5Srin #define IGC_STATUS_FUNC_SHIFT		2
249d0d8f2a5Srin #define IGC_STATUS_FUNC_1		0x00000004 /* Function 1 */
250d0d8f2a5Srin #define IGC_STATUS_TXOFF		0x00000010 /* transmission paused */
251d0d8f2a5Srin #define IGC_STATUS_SPEED_MASK		0x000000C0
252d0d8f2a5Srin #define IGC_STATUS_SPEED_10		0x00000000 /* Speed 10Mb/s */
253d0d8f2a5Srin #define IGC_STATUS_SPEED_100		0x00000040 /* Speed 100Mb/s */
254d0d8f2a5Srin #define IGC_STATUS_SPEED_1000		0x00000080 /* Speed 1000Mb/s */
255d0d8f2a5Srin #define IGC_STATUS_SPEED_2500		0x00400000 /* Speed 2.5Gb/s */
256d0d8f2a5Srin #define IGC_STATUS_LAN_INIT_DONE	0x00000200 /* Lan Init Compltn by NVM */
257d0d8f2a5Srin #define IGC_STATUS_PHYRA		0x00000400 /* PHY Reset Asserted */
258d0d8f2a5Srin #define IGC_STATUS_GIO_MASTER_ENABLE	0x00080000 /* Master request status */
259d0d8f2a5Srin #define IGC_STATUS_2P5_SKU		0x00001000 /* Val of 2.5GBE SKU strap */
260d0d8f2a5Srin #define IGC_STATUS_2P5_SKU_OVER		0x00002000 /* Val of 2.5GBE SKU Over */
261d0d8f2a5Srin #define IGC_STATUS_PCIM_STATE		0x40000000 /* PCIm function state */
262d0d8f2a5Srin 
263d0d8f2a5Srin #define SPEED_10	10
264d0d8f2a5Srin #define SPEED_100	100
265d0d8f2a5Srin #define SPEED_1000	1000
266d0d8f2a5Srin #define SPEED_2500	2500
267d0d8f2a5Srin #define HALF_DUPLEX	1
268d0d8f2a5Srin #define FULL_DUPLEX	2
269d0d8f2a5Srin 
270d0d8f2a5Srin #define ADVERTISE_10_HALF	0x0001
271d0d8f2a5Srin #define ADVERTISE_10_FULL	0x0002
272d0d8f2a5Srin #define ADVERTISE_100_HALF	0x0004
273d0d8f2a5Srin #define ADVERTISE_100_FULL	0x0008
274d0d8f2a5Srin #define ADVERTISE_1000_HALF	0x0010 /* Not used, just FYI */
275d0d8f2a5Srin #define ADVERTISE_1000_FULL	0x0020
276d0d8f2a5Srin #define ADVERTISE_2500_HALF	0x0040 /* NOT used, just FYI */
277d0d8f2a5Srin #define ADVERTISE_2500_FULL	0x0080
278d0d8f2a5Srin 
279d0d8f2a5Srin /* 1000/H is not supported, nor spec-compliant. */
280d0d8f2a5Srin #define IGC_ALL_SPEED_DUPLEX	( \
281d0d8f2a5Srin 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
282d0d8f2a5Srin 	ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
283d0d8f2a5Srin #define IGC_ALL_SPEED_DUPLEX_2500 ( \
284d0d8f2a5Srin 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
285d0d8f2a5Srin 	ADVERTISE_100_FULL | ADVERTISE_1000_FULL | ADVERTISE_2500_FULL)
286d0d8f2a5Srin #define IGC_ALL_NOT_GIG	( \
287d0d8f2a5Srin 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
288d0d8f2a5Srin 	ADVERTISE_100_FULL)
289d0d8f2a5Srin #define IGC_ALL_100_SPEED	(ADVERTISE_100_HALF | ADVERTISE_100_FULL)
290d0d8f2a5Srin #define IGC_ALL_10_SPEED	(ADVERTISE_10_HALF | ADVERTISE_10_FULL)
291d0d8f2a5Srin #define IGC_ALL_HALF_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_100_HALF)
292d0d8f2a5Srin 
293d0d8f2a5Srin #define AUTONEG_ADVERTISE_SPEED_DEFAULT		IGC_ALL_SPEED_DUPLEX
294d0d8f2a5Srin #define AUTONEG_ADVERTISE_SPEED_DEFAULT_2500	IGC_ALL_SPEED_DUPLEX_2500
295d0d8f2a5Srin 
296d0d8f2a5Srin /* LED Control */
297d0d8f2a5Srin #define IGC_LEDCTL_LED0_MODE_MASK	0x0000000F
298d0d8f2a5Srin #define IGC_LEDCTL_LED0_MODE_SHIFT	0
299d0d8f2a5Srin #define IGC_LEDCTL_LED0_IVRT		0x00000040
300d0d8f2a5Srin #define IGC_LEDCTL_LED0_BLINK		0x00000080
301d0d8f2a5Srin 
302d0d8f2a5Srin #define IGC_LEDCTL_MODE_LED_ON	0x0E
303d0d8f2a5Srin #define IGC_LEDCTL_MODE_LED_OFF	0x0F
304d0d8f2a5Srin 
305d0d8f2a5Srin /* Transmit Descriptor bit definitions */
306d0d8f2a5Srin #define IGC_TXD_DTYP_D		0x00100000 /* Data Descriptor */
307d0d8f2a5Srin #define IGC_TXD_DTYP_C		0x00000000 /* Context Descriptor */
308d0d8f2a5Srin #define IGC_TXD_POPTS_IXSM	0x01       /* Insert IP checksum */
309d0d8f2a5Srin #define IGC_TXD_POPTS_TXSM	0x02       /* Insert TCP/UDP checksum */
310d0d8f2a5Srin #define IGC_TXD_CMD_EOP		0x01000000 /* End of Packet */
311d0d8f2a5Srin #define IGC_TXD_CMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
312d0d8f2a5Srin #define IGC_TXD_CMD_IC		0x04000000 /* Insert Checksum */
313d0d8f2a5Srin #define IGC_TXD_CMD_RS		0x08000000 /* Report Status */
314d0d8f2a5Srin #define IGC_TXD_CMD_RPS		0x10000000 /* Report Packet Sent */
315d0d8f2a5Srin #define IGC_TXD_CMD_DEXT	0x20000000 /* Desc extension (0 = legacy) */
316d0d8f2a5Srin #define IGC_TXD_CMD_VLE		0x40000000 /* Add VLAN tag */
317d0d8f2a5Srin #define IGC_TXD_CMD_IDE		0x80000000 /* Enable Tidv register */
318d0d8f2a5Srin #define IGC_TXD_STAT_DD		0x00000001 /* Descriptor Done */
319d0d8f2a5Srin #define IGC_TXD_CMD_TCP		0x01000000 /* TCP packet */
320d0d8f2a5Srin #define IGC_TXD_CMD_IP		0x02000000 /* IP packet */
321d0d8f2a5Srin #define IGC_TXD_CMD_TSE		0x04000000 /* TCP Seg enable */
322d0d8f2a5Srin #define IGC_TXD_EXTCMD_TSTAMP	0x00000010 /* IEEE1588 Timestamp packet */
323d0d8f2a5Srin 
324d0d8f2a5Srin /* Transmit Control */
325d0d8f2a5Srin #define IGC_TCTL_EN		0x00000002 /* enable Tx */
326d0d8f2a5Srin #define IGC_TCTL_PSP		0x00000008 /* pad short packets */
327d0d8f2a5Srin #define IGC_TCTL_CT		0x00000ff0 /* collision threshold */
328d0d8f2a5Srin #define IGC_TCTL_COLD		0x003ff000 /* collision distance */
329d0d8f2a5Srin #define IGC_TCTL_RTLC		0x01000000 /* Re-transmit on late collision */
330d0d8f2a5Srin #define IGC_TCTL_MULR		0x10000000 /* Multiple request support */
331d0d8f2a5Srin 
332d0d8f2a5Srin /* Transmit Arbitration Count */
333d0d8f2a5Srin #define IGC_TARC0_ENABLE	0x00000400 /* Enable Tx Queue 0 */
334d0d8f2a5Srin 
335d0d8f2a5Srin /* SerDes Control */
336d0d8f2a5Srin #define IGC_SCTL_DISABLE_SERDES_LOOPBACK	0x0400
337d0d8f2a5Srin #define IGC_SCTL_ENABLE_SERDES_LOOPBACK		0x0410
338d0d8f2a5Srin 
339d0d8f2a5Srin /* Receive Checksum Control */
340d0d8f2a5Srin #define IGC_RXCSUM_IPOFL	0x00000100 /* IPv4 checksum offload */
341d0d8f2a5Srin #define IGC_RXCSUM_TUOFL	0x00000200 /* TCP / UDP checksum offload */
342d0d8f2a5Srin #define IGC_RXCSUM_CRCOFL	0x00000800 /* CRC32 offload enable */
343d0d8f2a5Srin #define IGC_RXCSUM_IPPCSE	0x00001000 /* IP payload checksum enable */
344d0d8f2a5Srin #define IGC_RXCSUM_PCSD		0x00002000 /* packet checksum disabled */
345d0d8f2a5Srin 
346d0d8f2a5Srin /* GPY211 - I225 defines */
347d0d8f2a5Srin #define GPY_MMD_MASK		0xFFFF0000
348d0d8f2a5Srin #define GPY_MMD_SHIFT		16
349d0d8f2a5Srin #define GPY_REG_MASK		0x0000FFFF
350d0d8f2a5Srin /* Header split receive */
351d0d8f2a5Srin #define IGC_RFCTL_NFSW_DIS		0x00000040
352d0d8f2a5Srin #define IGC_RFCTL_NFSR_DIS		0x00000080
353d0d8f2a5Srin #define IGC_RFCTL_ACK_DIS		0x00001000
354d0d8f2a5Srin #define IGC_RFCTL_EXTEN			0x00008000
355d0d8f2a5Srin #define IGC_RFCTL_IPV6_EX_DIS		0x00010000
356d0d8f2a5Srin #define IGC_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
357d0d8f2a5Srin #define IGC_RFCTL_LEF			0x00040000
358d0d8f2a5Srin 
359d0d8f2a5Srin /* Collision related configuration parameters */
360d0d8f2a5Srin #define IGC_CT_SHIFT			4
361d0d8f2a5Srin #define IGC_COLLISION_THRESHOLD		15
362d0d8f2a5Srin #define IGC_COLLISION_DISTANCE		63
363d0d8f2a5Srin #define IGC_COLD_SHIFT			12
364d0d8f2a5Srin 
365d0d8f2a5Srin /* Default values for the transmit IPG register */
366d0d8f2a5Srin #define DEFAULT_82543_TIPG_IPGT_FIBER	9
367d0d8f2a5Srin #define DEFAULT_82543_TIPG_IPGT_COPPER	8
368d0d8f2a5Srin 
369d0d8f2a5Srin #define IGC_TIPG_IPGT_MASK		0x000003FF
370d0d8f2a5Srin 
371d0d8f2a5Srin #define DEFAULT_82543_TIPG_IPGR1	8
372d0d8f2a5Srin #define IGC_TIPG_IPGR1_SHIFT		10
373d0d8f2a5Srin 
374d0d8f2a5Srin #define DEFAULT_82543_TIPG_IPGR2	6
375d0d8f2a5Srin #define DEFAULT_80003ES2LAN_TIPG_IPGR2	7
376d0d8f2a5Srin #define IGC_TIPG_IPGR2_SHIFT		20
377d0d8f2a5Srin 
378d0d8f2a5Srin /* Ethertype field values */
379d0d8f2a5Srin #define ETHERNET_IEEE_VLAN_TYPE		0x8100	/* 802.3ac packet */
380d0d8f2a5Srin 
381d0d8f2a5Srin #define ETHERNET_FCS_SIZE		4
382d0d8f2a5Srin #define MAX_JUMBO_FRAME_SIZE		9216
383d0d8f2a5Srin #define IGC_TX_PTR_GAP			0x1F
384d0d8f2a5Srin 
385d0d8f2a5Srin /* Extended Configuration Control and Size */
386d0d8f2a5Srin #define IGC_EXTCNF_CTRL_MDIO_SW_OWNERSHIP	0x00000020
387d0d8f2a5Srin #define IGC_EXTCNF_CTRL_LCD_WRITE_ENABLE	0x00000001
388d0d8f2a5Srin #define IGC_EXTCNF_CTRL_OEM_WRITE_ENABLE	0x00000008
389d0d8f2a5Srin #define IGC_EXTCNF_CTRL_SWFLAG			0x00000020
390d0d8f2a5Srin #define IGC_EXTCNF_CTRL_GATE_PHY_CFG		0x00000080
391d0d8f2a5Srin #define IGC_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK	0x00FF0000
392d0d8f2a5Srin #define IGC_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT	16
393d0d8f2a5Srin #define IGC_EXTCNF_CTRL_EXT_CNF_POINTER_MASK	0x0FFF0000
394d0d8f2a5Srin #define IGC_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT	16
395d0d8f2a5Srin 
396d0d8f2a5Srin #define IGC_PHY_CTRL_D0A_LPLU			0x00000002
397d0d8f2a5Srin #define IGC_PHY_CTRL_NOND0A_LPLU		0x00000004
398d0d8f2a5Srin #define IGC_PHY_CTRL_NOND0A_GBE_DISABLE		0x00000008
399d0d8f2a5Srin #define IGC_PHY_CTRL_GBE_DISABLE		0x00000040
400d0d8f2a5Srin 
401d0d8f2a5Srin #define IGC_KABGTXD_BGSQLBIAS			0x00050000
402d0d8f2a5Srin 
403d0d8f2a5Srin /* PBA constants */
404d0d8f2a5Srin #define IGC_PBA_8K		0x0008	/* 8KB */
405d0d8f2a5Srin #define IGC_PBA_10K		0x000A	/* 10KB */
406d0d8f2a5Srin #define IGC_PBA_12K		0x000C	/* 12KB */
407d0d8f2a5Srin #define IGC_PBA_14K		0x000E	/* 14KB */
408d0d8f2a5Srin #define IGC_PBA_16K		0x0010	/* 16KB */
409d0d8f2a5Srin #define IGC_PBA_18K		0x0012
410d0d8f2a5Srin #define IGC_PBA_20K		0x0014
411d0d8f2a5Srin #define IGC_PBA_22K		0x0016
412d0d8f2a5Srin #define IGC_PBA_24K		0x0018
413d0d8f2a5Srin #define IGC_PBA_26K		0x001A
414d0d8f2a5Srin #define IGC_PBA_30K		0x001E
415d0d8f2a5Srin #define IGC_PBA_32K		0x0020
416d0d8f2a5Srin #define IGC_PBA_34K		0x0022
417d0d8f2a5Srin #define IGC_PBA_35K		0x0023
418d0d8f2a5Srin #define IGC_PBA_38K		0x0026
419d0d8f2a5Srin #define IGC_PBA_40K		0x0028
420d0d8f2a5Srin #define IGC_PBA_48K		0x0030	/* 48KB */
421d0d8f2a5Srin #define IGC_PBA_64K		0x0040	/* 64KB */
422d0d8f2a5Srin 
423d0d8f2a5Srin #define IGC_PBA_RXA_MASK	0xFFFF
424d0d8f2a5Srin 
425d0d8f2a5Srin #define IGC_PBS_16K		IGC_PBA_16K
426d0d8f2a5Srin 
427d0d8f2a5Srin /* Uncorrectable/correctable ECC Error counts and enable bits */
428d0d8f2a5Srin #define IGC_PBECCSTS_CORR_ERR_CNT_MASK		0x000000FF
429d0d8f2a5Srin #define IGC_PBECCSTS_UNCORR_ERR_CNT_MASK	0x0000FF00
430d0d8f2a5Srin #define IGC_PBECCSTS_UNCORR_ERR_CNT_SHIFT	8
431d0d8f2a5Srin #define IGC_PBECCSTS_ECC_ENABLE			0x00010000
432d0d8f2a5Srin 
433d0d8f2a5Srin #define IFS_MAX			80
434d0d8f2a5Srin #define IFS_MIN			40
435d0d8f2a5Srin #define IFS_RATIO		4
436d0d8f2a5Srin #define IFS_STEP		10
437d0d8f2a5Srin #define MIN_NUM_XMITS		1000
438d0d8f2a5Srin 
439d0d8f2a5Srin /* SW Semaphore Register */
440d0d8f2a5Srin #define IGC_SWSM_SMBI		0x00000001 /* Driver Semaphore bit */
441d0d8f2a5Srin #define IGC_SWSM_SWESMBI	0x00000002 /* FW Semaphore bit */
442d0d8f2a5Srin #define IGC_SWSM_DRV_LOAD	0x00000008 /* Driver Loaded Bit */
443d0d8f2a5Srin 
444d0d8f2a5Srin #define IGC_SWSM2_LOCK		0x00000002 /* Secondary driver semaphore bit */
445d0d8f2a5Srin 
446d0d8f2a5Srin /* Interrupt Cause Read */
447d0d8f2a5Srin #define IGC_ICR_TXDW		0x00000001 /* Transmit desc written back */
448d0d8f2a5Srin #define IGC_ICR_TXQE		0x00000002 /* Transmit Queue empty */
449d0d8f2a5Srin #define IGC_ICR_LSC		0x00000004 /* Link Status Change */
450d0d8f2a5Srin #define IGC_ICR_RXSEQ		0x00000008 /* Rx sequence error */
451d0d8f2a5Srin #define IGC_ICR_RXDMT0		0x00000010 /* Rx desc min. threshold (0) */
452d0d8f2a5Srin #define IGC_ICR_RXO		0x00000040 /* Rx overrun */
453d0d8f2a5Srin #define IGC_ICR_RXT0		0x00000080 /* Rx timer intr (ring 0) */
454d0d8f2a5Srin #define IGC_ICR_RXCFG		0x00000400 /* Rx /c/ ordered set */
455d0d8f2a5Srin #define IGC_ICR_GPI_EN0		0x00000800 /* GP Int 0 */
456d0d8f2a5Srin #define IGC_ICR_GPI_EN1		0x00001000 /* GP Int 1 */
457d0d8f2a5Srin #define IGC_ICR_GPI_EN2		0x00002000 /* GP Int 2 */
458d0d8f2a5Srin #define IGC_ICR_GPI_EN3		0x00004000 /* GP Int 3 */
459d0d8f2a5Srin #define IGC_ICR_TXD_LOW		0x00008000
460d0d8f2a5Srin #define IGC_ICR_ECCER		0x00400000 /* Uncorrectable ECC Error */
461d0d8f2a5Srin #define IGC_ICR_TS		0x00080000 /* Time Sync Interrupt */
462d0d8f2a5Srin #define IGC_ICR_DRSTA		0x40000000 /* Device Reset Asserted */
463d0d8f2a5Srin /* If this bit asserted, the driver should claim the interrupt */
464d0d8f2a5Srin #define IGC_ICR_INT_ASSERTED	0x80000000
465d0d8f2a5Srin #define IGC_ICR_DOUTSYNC	0x10000000 /* NIC DMA out of sync */
466d0d8f2a5Srin #define IGC_ICR_FER		0x00400000 /* Fatal Error */
467d0d8f2a5Srin 
468d0d8f2a5Srin 
469d0d8f2a5Srin 
470d0d8f2a5Srin /* Extended Interrupt Cause Read */
471d0d8f2a5Srin #define IGC_EICR_RX_QUEUE0	0x00000001 /* Rx Queue 0 Interrupt */
472d0d8f2a5Srin #define IGC_EICR_RX_QUEUE1	0x00000002 /* Rx Queue 1 Interrupt */
473d0d8f2a5Srin #define IGC_EICR_RX_QUEUE2	0x00000004 /* Rx Queue 2 Interrupt */
474d0d8f2a5Srin #define IGC_EICR_RX_QUEUE3	0x00000008 /* Rx Queue 3 Interrupt */
475d0d8f2a5Srin #define IGC_EICR_TX_QUEUE0	0x00000100 /* Tx Queue 0 Interrupt */
476d0d8f2a5Srin #define IGC_EICR_TX_QUEUE1	0x00000200 /* Tx Queue 1 Interrupt */
477d0d8f2a5Srin #define IGC_EICR_TX_QUEUE2	0x00000400 /* Tx Queue 2 Interrupt */
478d0d8f2a5Srin #define IGC_EICR_TX_QUEUE3	0x00000800 /* Tx Queue 3 Interrupt */
479d0d8f2a5Srin #define IGC_EICR_TCP_TIMER	0x40000000 /* TCP Timer */
480d0d8f2a5Srin #define IGC_EICR_OTHER		0x80000000 /* Interrupt Cause Active */
481d0d8f2a5Srin /* TCP Timer */
482d0d8f2a5Srin #define IGC_TCPTIMER_KS			0x00000100 /* KickStart */
483d0d8f2a5Srin #define IGC_TCPTIMER_COUNT_ENABLE	0x00000200 /* Count Enable */
484d0d8f2a5Srin #define IGC_TCPTIMER_COUNT_FINISH	0x00000400 /* Count finish */
485d0d8f2a5Srin #define IGC_TCPTIMER_LOOP		0x00000800 /* Loop */
486d0d8f2a5Srin 
487d0d8f2a5Srin /* This defines the bits that are set in the Interrupt Mask
488d0d8f2a5Srin  * Set/Read Register.  Each bit is documented below:
489d0d8f2a5Srin  *   o RXT0   = Receiver Timer Interrupt (ring 0)
490d0d8f2a5Srin  *   o TXDW   = Transmit Descriptor Written Back
491d0d8f2a5Srin  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
492d0d8f2a5Srin  *   o RXSEQ  = Receive Sequence Error
493d0d8f2a5Srin  *   o LSC    = Link Status Change
494d0d8f2a5Srin  */
495d0d8f2a5Srin #define IMS_ENABLE_MASK ( \
496d0d8f2a5Srin 	IGC_IMS_RXT0   |    \
497d0d8f2a5Srin 	IGC_IMS_TXDW   |    \
498d0d8f2a5Srin 	IGC_IMS_RXDMT0 |    \
499d0d8f2a5Srin 	IGC_IMS_RXSEQ  |    \
500d0d8f2a5Srin 	IGC_IMS_LSC)
501d0d8f2a5Srin 
502d0d8f2a5Srin /* Interrupt Mask Set */
503d0d8f2a5Srin #define IGC_IMS_TXDW		IGC_ICR_TXDW    /* Tx desc written back */
504d0d8f2a5Srin #define IGC_IMS_LSC		IGC_ICR_LSC     /* Link Status Change */
505d0d8f2a5Srin #define IGC_IMS_RXSEQ		IGC_ICR_RXSEQ   /* Rx sequence error */
506d0d8f2a5Srin #define IGC_IMS_RXDMT0		IGC_ICR_RXDMT0	/* Rx desc min. threshold */
507d0d8f2a5Srin #define IGC_QVECTOR_MASK	0x7FFC		/* Q-vector mask */
508d0d8f2a5Srin #define IGC_ITR_VAL_MASK	0x04		/* ITR value mask */
509d0d8f2a5Srin #define IGC_IMS_RXO		IGC_ICR_RXO     /* Rx overrun */
510d0d8f2a5Srin #define IGC_IMS_RXT0		IGC_ICR_RXT0    /* Rx timer intr */
511d0d8f2a5Srin #define IGC_IMS_TXD_LOW		IGC_ICR_TXD_LOW
512d0d8f2a5Srin #define IGC_IMS_ECCER		IGC_ICR_ECCER   /* Uncorrectable ECC Error */
513d0d8f2a5Srin #define IGC_IMS_TS		IGC_ICR_TS      /* Time Sync Interrupt */
514d0d8f2a5Srin #define IGC_IMS_DRSTA		IGC_ICR_DRSTA   /* Device Reset Asserted */
515d0d8f2a5Srin #define IGC_IMS_DOUTSYNC	IGC_ICR_DOUTSYNC /* NIC DMA out of sync */
516d0d8f2a5Srin #define IGC_IMS_FER		IGC_ICR_FER     /* Fatal Error */
517d0d8f2a5Srin 
518d0d8f2a5Srin #define IGC_IMS_THS		IGC_ICR_THS   /* ICR.TS: Thermal Sensor Event*/
519d0d8f2a5Srin #define IGC_IMS_MDDET		IGC_ICR_MDDET /* Malicious Driver Detect */
520d0d8f2a5Srin /* Extended Interrupt Mask Set */
521d0d8f2a5Srin #define IGC_EIMS_RX_QUEUE0	IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
522d0d8f2a5Srin #define IGC_EIMS_RX_QUEUE1	IGC_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
523d0d8f2a5Srin #define IGC_EIMS_RX_QUEUE2	IGC_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
524d0d8f2a5Srin #define IGC_EIMS_RX_QUEUE3	IGC_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
525d0d8f2a5Srin #define IGC_EIMS_TX_QUEUE0	IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
526d0d8f2a5Srin #define IGC_EIMS_TX_QUEUE1	IGC_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
527d0d8f2a5Srin #define IGC_EIMS_TX_QUEUE2	IGC_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
528d0d8f2a5Srin #define IGC_EIMS_TX_QUEUE3	IGC_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
529d0d8f2a5Srin #define IGC_EIMS_TCP_TIMER	IGC_EICR_TCP_TIMER /* TCP Timer */
530d0d8f2a5Srin #define IGC_EIMS_OTHER		IGC_EICR_OTHER     /* Interrupt Cause Active */
531d0d8f2a5Srin 
532d0d8f2a5Srin /* Interrupt Cause Set */
533d0d8f2a5Srin #define IGC_ICS_LSC		IGC_ICR_LSC       /* Link Status Change */
534d0d8f2a5Srin #define IGC_ICS_RXSEQ		IGC_ICR_RXSEQ     /* Rx sequence error */
535d0d8f2a5Srin #define IGC_ICS_RXDMT0		IGC_ICR_RXDMT0    /* Rx desc min. threshold */
536d0d8f2a5Srin 
537d0d8f2a5Srin /* Extended Interrupt Cause Set */
538d0d8f2a5Srin #define IGC_EICS_RX_QUEUE0	IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
539d0d8f2a5Srin #define IGC_EICS_RX_QUEUE1	IGC_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
540d0d8f2a5Srin #define IGC_EICS_RX_QUEUE2	IGC_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
541d0d8f2a5Srin #define IGC_EICS_RX_QUEUE3	IGC_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
542d0d8f2a5Srin #define IGC_EICS_TX_QUEUE0	IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
543d0d8f2a5Srin #define IGC_EICS_TX_QUEUE1	IGC_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
544d0d8f2a5Srin #define IGC_EICS_TX_QUEUE2	IGC_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
545d0d8f2a5Srin #define IGC_EICS_TX_QUEUE3	IGC_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
546d0d8f2a5Srin #define IGC_EICS_TCP_TIMER	IGC_EICR_TCP_TIMER /* TCP Timer */
547d0d8f2a5Srin #define IGC_EICS_OTHER		IGC_EICR_OTHER     /* Interrupt Cause Active */
548d0d8f2a5Srin 
549d0d8f2a5Srin #define IGC_EITR_ITR_INT_MASK	0x0000FFFF
550d0d8f2a5Srin #define IGC_EITR_INTERVAL 	0x00007FFC
551d0d8f2a5Srin /* IGC_EITR_CNT_IGNR is only for 82576 and newer */
552d0d8f2a5Srin #define IGC_EITR_CNT_IGNR	0x80000000 /* Don't reset counters on write */
553d0d8f2a5Srin 
554d0d8f2a5Srin /* Transmit Descriptor Control */
555d0d8f2a5Srin #define IGC_TXDCTL_PTHRESH	0x0000003F /* TXDCTL Prefetch Threshold */
556d0d8f2a5Srin #define IGC_TXDCTL_HTHRESH	0x00003F00 /* TXDCTL Host Threshold */
557d0d8f2a5Srin #define IGC_TXDCTL_WTHRESH	0x003F0000 /* TXDCTL Writeback Threshold */
558d0d8f2a5Srin #define IGC_TXDCTL_GRAN		0x01000000 /* TXDCTL Granularity */
559d0d8f2a5Srin #define IGC_TXDCTL_FULL_TX_DESC_WB	0x01010000 /* GRAN=1, WTHRESH=1 */
560d0d8f2a5Srin #define IGC_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
561d0d8f2a5Srin /* Enable the counting of descriptors still to be processed. */
562d0d8f2a5Srin #define IGC_TXDCTL_COUNT_DESC	0x00400000
563d0d8f2a5Srin 
564d0d8f2a5Srin /* Flow Control Constants */
565d0d8f2a5Srin #define FLOW_CONTROL_ADDRESS_LOW	0x00C28001
566d0d8f2a5Srin #define FLOW_CONTROL_ADDRESS_HIGH	0x00000100
567d0d8f2a5Srin #define FLOW_CONTROL_TYPE		0x8808
568d0d8f2a5Srin 
569d0d8f2a5Srin /* 802.1q VLAN Packet Size */
570d0d8f2a5Srin #define VLAN_TAG_SIZE			4    /* 802.3ac tag (not DMA'd) */
571d0d8f2a5Srin #define IGC_VLAN_FILTER_TBL_SIZE	128  /* VLAN Filter Table (4096 bits) */
572d0d8f2a5Srin 
573d0d8f2a5Srin /* Receive Address
574d0d8f2a5Srin  * Number of high/low register pairs in the RAR. The RAR (Receive Address
575d0d8f2a5Srin  * Registers) holds the directed and multicast addresses that we monitor.
576d0d8f2a5Srin  * Technically, we have 16 spots.  However, we reserve one of these spots
577d0d8f2a5Srin  * (RAR[15]) for our directed address used by controllers with
578d0d8f2a5Srin  * manageability enabled, allowing us room for 15 multicast addresses.
579d0d8f2a5Srin  */
580d0d8f2a5Srin #define IGC_RAR_ENTRIES		15
581d0d8f2a5Srin #define IGC_RAH_AV		0x80000000 /* Receive descriptor valid */
582d0d8f2a5Srin #define IGC_RAL_MAC_ADDR_LEN	4
583d0d8f2a5Srin #define IGC_RAH_MAC_ADDR_LEN	2
584d0d8f2a5Srin 
585d0d8f2a5Srin /* Error Codes */
586d0d8f2a5Srin #define IGC_SUCCESS			0
587d0d8f2a5Srin #define IGC_ERR_NVM			1
588d0d8f2a5Srin #define IGC_ERR_PHY			2
589d0d8f2a5Srin #define IGC_ERR_CONFIG			3
590d0d8f2a5Srin #define IGC_ERR_PARAM			4
591d0d8f2a5Srin #define IGC_ERR_MAC_INIT		5
592d0d8f2a5Srin #define IGC_ERR_PHY_TYPE		6
593d0d8f2a5Srin #define IGC_ERR_RESET			9
594d0d8f2a5Srin #define IGC_ERR_MASTER_REQUESTS_PENDING	10
595d0d8f2a5Srin #define IGC_ERR_HOST_INTERFACE_COMMAND	11
596d0d8f2a5Srin #define IGC_BLK_PHY_RESET		12
597d0d8f2a5Srin #define IGC_ERR_SWFW_SYNC		13
598d0d8f2a5Srin #define IGC_NOT_IMPLEMENTED		14
599d0d8f2a5Srin #define IGC_ERR_MBX			15
600d0d8f2a5Srin #define IGC_ERR_INVALID_ARGUMENT	16
601d0d8f2a5Srin #define IGC_ERR_NO_SPACE		17
602d0d8f2a5Srin #define IGC_ERR_NVM_PBA_SECTION		18
603d0d8f2a5Srin #define IGC_ERR_INVM_VALUE_NOT_FOUND	20
604d0d8f2a5Srin 
605d0d8f2a5Srin /* Loop limit on how long we wait for auto-negotiation to complete */
606d0d8f2a5Srin #define COPPER_LINK_UP_LIMIT		10
607d0d8f2a5Srin #define PHY_AUTO_NEG_LIMIT		45
608d0d8f2a5Srin /* Number of 100 microseconds we wait for PCI Express master disable */
609d0d8f2a5Srin #define MASTER_DISABLE_TIMEOUT		800
610d0d8f2a5Srin /* Number of milliseconds we wait for PHY configuration done after MAC reset */
611d0d8f2a5Srin #define PHY_CFG_TIMEOUT			100
612d0d8f2a5Srin /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
613d0d8f2a5Srin #define MDIO_OWNERSHIP_TIMEOUT		10
614d0d8f2a5Srin /* Number of milliseconds for NVM auto read done after MAC reset. */
615d0d8f2a5Srin #define AUTO_READ_DONE_TIMEOUT		10
616d0d8f2a5Srin 
617d0d8f2a5Srin /* Flow Control */
618d0d8f2a5Srin #define IGC_FCRTH_RTH		0x0000FFF8 /* Mask Bits[15:3] for RTH */
619d0d8f2a5Srin #define IGC_FCRTL_RTL		0x0000FFF8 /* Mask Bits[15:3] for RTL */
620d0d8f2a5Srin #define IGC_FCRTL_XONE		0x80000000 /* Enable XON frame transmission */
621d0d8f2a5Srin 
622d0d8f2a5Srin /* Transmit Configuration Word */
623d0d8f2a5Srin #define IGC_TXCW_FD		0x00000020 /* TXCW full duplex */
624d0d8f2a5Srin #define IGC_TXCW_PAUSE		0x00000080 /* TXCW sym pause request */
625d0d8f2a5Srin #define IGC_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
626d0d8f2a5Srin #define IGC_TXCW_PAUSE_MASK	0x00000180 /* TXCW pause request mask */
627d0d8f2a5Srin #define IGC_TXCW_ANE		0x80000000 /* Auto-neg enable */
628d0d8f2a5Srin 
629d0d8f2a5Srin /* Receive Configuration Word */
630d0d8f2a5Srin #define IGC_RXCW_CW		0x0000ffff /* RxConfigWord mask */
631d0d8f2a5Srin #define IGC_RXCW_IV		0x08000000 /* Receive config invalid */
632d0d8f2a5Srin #define IGC_RXCW_C		0x20000000 /* Receive config */
633d0d8f2a5Srin #define IGC_RXCW_SYNCH		0x40000000 /* Receive config synch */
634d0d8f2a5Srin 
635d0d8f2a5Srin #define IGC_TSYNCTXCTL_TXTT_0	0x00000001 /* Tx timestamp reg 0 valid */
636d0d8f2a5Srin #define IGC_TSYNCTXCTL_ENABLED	0x00000010 /* enable Tx timestamping */
637d0d8f2a5Srin 
638d0d8f2a5Srin #define IGC_TSYNCRXCTL_VALID		0x00000001 /* Rx timestamp valid */
639d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_MASK	0x0000000E /* Rx type mask */
640d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_L2_V2	0x00
641d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_L4_V1	0x02
642d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_L2_L4_V2	0x04
643d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_ALL		0x08
644d0d8f2a5Srin #define IGC_TSYNCRXCTL_TYPE_EVENT_V2	0x0A
645d0d8f2a5Srin #define IGC_TSYNCRXCTL_ENABLED		0x00000010 /* enable Rx timestamping */
646d0d8f2a5Srin #define IGC_TSYNCRXCTL_SYSCFI		0x00000020 /* Sys clock frequency */
647d0d8f2a5Srin 
648d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_CTRLT_MASK		0x000000FF
649d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE		0x00
650d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE		0x01
651d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE		0x02
652d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE	0x03
653d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE	0x04
654d0d8f2a5Srin 
655d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_MSGID_MASK			0x00000F00
656d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE			0x0000
657d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE			0x0100
658d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE		0x0200
659d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE		0x0300
660d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE			0x0800
661d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE		0x0900
662d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE	0x0A00
663d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE			0x0B00
664d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE		0x0C00
665d0d8f2a5Srin #define IGC_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE		0x0D00
666d0d8f2a5Srin 
667d0d8f2a5Srin #define IGC_TIMINCA_16NS_SHIFT		24
668d0d8f2a5Srin #define IGC_TIMINCA_INCPERIOD_SHIFT	24
669d0d8f2a5Srin #define IGC_TIMINCA_INCVALUE_MASK	0x00FFFFFF
670d0d8f2a5Srin 
671d0d8f2a5Srin /* Time Sync Interrupt Cause/Mask Register Bits */
672d0d8f2a5Srin #define TSINTR_SYS_WRAP	(1 << 0) /* SYSTIM Wrap around. */
673d0d8f2a5Srin #define TSINTR_TXTS	(1 << 1) /* Transmit Timestamp. */
674d0d8f2a5Srin #define TSINTR_TT0	(1 << 3) /* Target Time 0 Trigger. */
675d0d8f2a5Srin #define TSINTR_TT1	(1 << 4) /* Target Time 1 Trigger. */
676d0d8f2a5Srin #define TSINTR_AUTT0	(1 << 5) /* Auxiliary Timestamp 0 Taken. */
677d0d8f2a5Srin #define TSINTR_AUTT1	(1 << 6) /* Auxiliary Timestamp 1 Taken. */
678d0d8f2a5Srin 
679d0d8f2a5Srin #define TSYNC_INTERRUPTS	TSINTR_TXTS
680d0d8f2a5Srin 
681d0d8f2a5Srin /* TSAUXC Configuration Bits */
682d0d8f2a5Srin #define TSAUXC_EN_TT0	(1 << 0)  /* Enable target time 0. */
683d0d8f2a5Srin #define TSAUXC_EN_TT1	(1 << 1)  /* Enable target time 1. */
684d0d8f2a5Srin #define TSAUXC_EN_CLK0	(1 << 2)  /* Enable Configurable Frequency Clock 0. */
685d0d8f2a5Srin #define TSAUXC_ST0	(1 << 4)  /* Start Clock 0 Toggle on Target Time 0. */
686d0d8f2a5Srin #define TSAUXC_EN_CLK1	(1 << 5)  /* Enable Configurable Frequency Clock 1. */
687d0d8f2a5Srin #define TSAUXC_ST1	(1 << 7)  /* Start Clock 1 Toggle on Target Time 1. */
688d0d8f2a5Srin #define TSAUXC_EN_TS0	(1 << 8)  /* Enable hardware timestamp 0. */
689d0d8f2a5Srin #define TSAUXC_EN_TS1	(1 << 10) /* Enable hardware timestamp 0. */
690d0d8f2a5Srin 
691d0d8f2a5Srin /* SDP Configuration Bits */
692d0d8f2a5Srin #define AUX0_SEL_SDP0	(0u << 0)  /* Assign SDP0 to auxiliary time stamp 0. */
693d0d8f2a5Srin #define AUX0_SEL_SDP1	(1u << 0)  /* Assign SDP1 to auxiliary time stamp 0. */
694d0d8f2a5Srin #define AUX0_SEL_SDP2	(2u << 0)  /* Assign SDP2 to auxiliary time stamp 0. */
695d0d8f2a5Srin #define AUX0_SEL_SDP3	(3u << 0)  /* Assign SDP3 to auxiliary time stamp 0. */
696d0d8f2a5Srin #define AUX0_TS_SDP_EN	(1u << 2)  /* Enable auxiliary time stamp trigger 0. */
697d0d8f2a5Srin #define AUX1_SEL_SDP0	(0u << 3)  /* Assign SDP0 to auxiliary time stamp 1. */
698d0d8f2a5Srin #define AUX1_SEL_SDP1	(1u << 3)  /* Assign SDP1 to auxiliary time stamp 1. */
699d0d8f2a5Srin #define AUX1_SEL_SDP2	(2u << 3)  /* Assign SDP2 to auxiliary time stamp 1. */
700d0d8f2a5Srin #define AUX1_SEL_SDP3	(3u << 3)  /* Assign SDP3 to auxiliary time stamp 1. */
701d0d8f2a5Srin #define AUX1_TS_SDP_EN	(1u << 5)  /* Enable auxiliary time stamp trigger 1. */
702d0d8f2a5Srin #define TS_SDP0_EN	(1u << 8)  /* SDP0 is assigned to Tsync. */
703d0d8f2a5Srin #define TS_SDP1_EN	(1u << 11) /* SDP1 is assigned to Tsync. */
704d0d8f2a5Srin #define TS_SDP2_EN	(1u << 14) /* SDP2 is assigned to Tsync. */
705d0d8f2a5Srin #define TS_SDP3_EN	(1u << 17) /* SDP3 is assigned to Tsync. */
706d0d8f2a5Srin #define TS_SDP0_SEL_TT0	(0u << 6)  /* Target time 0 is output on SDP0. */
707d0d8f2a5Srin #define TS_SDP0_SEL_TT1	(1u << 6)  /* Target time 1 is output on SDP0. */
708d0d8f2a5Srin #define TS_SDP1_SEL_TT0	(0u << 9)  /* Target time 0 is output on SDP1. */
709d0d8f2a5Srin #define TS_SDP1_SEL_TT1	(1u << 9)  /* Target time 1 is output on SDP1. */
710d0d8f2a5Srin #define TS_SDP0_SEL_FC0	(2u << 6)  /* Freq clock  0 is output on SDP0. */
711d0d8f2a5Srin #define TS_SDP0_SEL_FC1	(3u << 6)  /* Freq clock  1 is output on SDP0. */
712d0d8f2a5Srin #define TS_SDP1_SEL_FC0	(2u << 9)  /* Freq clock  0 is output on SDP1. */
713d0d8f2a5Srin #define TS_SDP1_SEL_FC1	(3u << 9)  /* Freq clock  1 is output on SDP1. */
714d0d8f2a5Srin #define TS_SDP2_SEL_TT0	(0u << 12) /* Target time 0 is output on SDP2. */
715d0d8f2a5Srin #define TS_SDP2_SEL_TT1	(1u << 12) /* Target time 1 is output on SDP2. */
716d0d8f2a5Srin #define TS_SDP2_SEL_FC0	(2u << 12) /* Freq clock  0 is output on SDP2. */
717d0d8f2a5Srin #define TS_SDP2_SEL_FC1	(3u << 12) /* Freq clock  1 is output on SDP2. */
718d0d8f2a5Srin #define TS_SDP3_SEL_TT0	(0u << 15) /* Target time 0 is output on SDP3. */
719d0d8f2a5Srin #define TS_SDP3_SEL_TT1	(1u << 15) /* Target time 1 is output on SDP3. */
720d0d8f2a5Srin #define TS_SDP3_SEL_FC0	(2u << 15) /* Freq clock  0 is output on SDP3. */
721d0d8f2a5Srin #define TS_SDP3_SEL_FC1	(3u << 15) /* Freq clock  1 is output on SDP3. */
722d0d8f2a5Srin 
723d0d8f2a5Srin #define IGC_CTRL_SDP0_DIR	0x00400000  /* SDP0 Data direction */
724d0d8f2a5Srin #define IGC_CTRL_SDP1_DIR	0x00800000  /* SDP1 Data direction */
725d0d8f2a5Srin 
726d0d8f2a5Srin /* Extended Device Control */
727d0d8f2a5Srin #define IGC_CTRL_EXT_SDP2_DIR	0x00000400 /* SDP2 Data direction */
728d0d8f2a5Srin 
729d0d8f2a5Srin /* ETQF register bit definitions */
730d0d8f2a5Srin #define IGC_ETQF_1588			(1 << 30)
731d0d8f2a5Srin #define IGC_FTQF_VF_BP			0x00008000
732d0d8f2a5Srin #define IGC_FTQF_1588_TIME_STAMP	0x08000000
733d0d8f2a5Srin #define IGC_FTQF_MASK			0xF0000000
734d0d8f2a5Srin #define IGC_FTQF_MASK_PROTO_BP		0x10000000
735d0d8f2a5Srin /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
736d0d8f2a5Srin #define IGC_IMIREXT_CTRL_BP	0x00080000  /* Bypass check of ctrl bits */
737d0d8f2a5Srin #define IGC_IMIREXT_SIZE_BP	0x00001000  /* Packet size bypass */
738d0d8f2a5Srin 
739d0d8f2a5Srin #define IGC_RXDADV_STAT_TSIP		0x08000 /* timestamp in packet */
740d0d8f2a5Srin #define IGC_TSICR_TXTS			0x00000002
741d0d8f2a5Srin #define IGC_TSIM_TXTS			0x00000002
742d0d8f2a5Srin /* TUPLE Filtering Configuration */
743d0d8f2a5Srin #define IGC_TTQF_DISABLE_MASK		0xF0008000 /* TTQF Disable Mask */
744d0d8f2a5Srin #define IGC_TTQF_QUEUE_ENABLE		0x100   /* TTQF Queue Enable Bit */
745d0d8f2a5Srin #define IGC_TTQF_PROTOCOL_MASK		0xFF    /* TTQF Protocol Mask */
746d0d8f2a5Srin /* TTQF TCP Bit, shift with IGC_TTQF_PROTOCOL SHIFT */
747d0d8f2a5Srin #define IGC_TTQF_PROTOCOL_TCP		0x0
748d0d8f2a5Srin /* TTQF UDP Bit, shift with IGC_TTQF_PROTOCOL_SHIFT */
749d0d8f2a5Srin #define IGC_TTQF_PROTOCOL_UDP		0x1
750d0d8f2a5Srin /* TTQF SCTP Bit, shift with IGC_TTQF_PROTOCOL_SHIFT */
751d0d8f2a5Srin #define IGC_TTQF_PROTOCOL_SCTP		0x2
752d0d8f2a5Srin #define IGC_TTQF_PROTOCOL_SHIFT		5       /* TTQF Protocol Shift */
753*456dc424Sandvar #define IGC_TTQF_QUEUE_SHIFT		16      /* TTQF Queue Shift */
754d0d8f2a5Srin #define IGC_TTQF_RX_QUEUE_MASK		0x70000 /* TTQF Queue Mask */
755d0d8f2a5Srin #define IGC_TTQF_MASK_ENABLE		0x10000000 /* TTQF Mask Enable Bit */
756d0d8f2a5Srin #define IGC_IMIR_CLEAR_MASK		0xF001FFFF /* IMIR Reg Clear Mask */
757d0d8f2a5Srin #define IGC_IMIR_PORT_BYPASS		0x20000 /* IMIR Port Bypass Bit */
758d0d8f2a5Srin #define IGC_IMIR_PRIORITY_SHIFT		29 /* IMIR Priority Shift */
759d0d8f2a5Srin #define IGC_IMIREXT_CLEAR_MASK		0x7FFFF /* IMIREXT Reg Clear Mask */
760d0d8f2a5Srin 
761d0d8f2a5Srin #define IGC_MDICNFG_EXT_MDIO		0x80000000 /* MDI ext/int destination */
762d0d8f2a5Srin #define IGC_MDICNFG_COM_MDIO		0x40000000 /* MDI shared w/ lan 0 */
763d0d8f2a5Srin #define IGC_MDICNFG_PHY_MASK		0x03E00000
764d0d8f2a5Srin #define IGC_MDICNFG_PHY_SHIFT		21
765d0d8f2a5Srin 
766d0d8f2a5Srin #define IGC_MEDIA_PORT_COPPER			1
767d0d8f2a5Srin #define IGC_MEDIA_PORT_OTHER			2
768d0d8f2a5Srin #define IGC_M88E1112_AUTO_COPPER_SGMII		0x2
769d0d8f2a5Srin #define IGC_M88E1112_AUTO_COPPER_BASEX		0x3
770d0d8f2a5Srin #define IGC_M88E1112_STATUS_LINK		0x0004 /* Interface Link Bit */
771d0d8f2a5Srin #define IGC_M88E1112_MAC_CTRL_1			0x10
772d0d8f2a5Srin #define IGC_M88E1112_MAC_CTRL_1_MODE_MASK	0x0380 /* Mode Select */
773d0d8f2a5Srin #define IGC_M88E1112_MAC_CTRL_1_MODE_SHIFT	7
774d0d8f2a5Srin #define IGC_M88E1112_PAGE_ADDR			0x16
775d0d8f2a5Srin #define IGC_M88E1112_STATUS			0x01
776d0d8f2a5Srin 
777d0d8f2a5Srin #define IGC_THSTAT_LOW_EVENT		0x20000000 /* Low thermal threshold */
778d0d8f2a5Srin #define IGC_THSTAT_MID_EVENT		0x00200000 /* Mid thermal threshold */
779d0d8f2a5Srin #define IGC_THSTAT_HIGH_EVENT		0x00002000 /* High thermal threshold */
780d0d8f2a5Srin #define IGC_THSTAT_PWR_DOWN		0x00000001 /* Power Down Event */
781d0d8f2a5Srin #define IGC_THSTAT_LINK_THROTTLE	0x00000002 /* Link Spd Throttle Event */
782d0d8f2a5Srin 
783d0d8f2a5Srin /* EEE defines */
784d0d8f2a5Srin #define IGC_IPCNFG_EEE_2_5G_AN		0x00000010 /* IPCNFG EEE Ena 2.5G AN */
785d0d8f2a5Srin #define IGC_IPCNFG_EEE_1G_AN		0x00000008 /* IPCNFG EEE Ena 1G AN */
786d0d8f2a5Srin #define IGC_IPCNFG_EEE_100M_AN		0x00000004 /* IPCNFG EEE Ena 100M AN */
787d0d8f2a5Srin #define IGC_EEER_TX_LPI_EN		0x00010000 /* EEER Tx LPI Enable */
788d0d8f2a5Srin #define IGC_EEER_RX_LPI_EN		0x00020000 /* EEER Rx LPI Enable */
789d0d8f2a5Srin #define IGC_EEER_LPI_FC			0x00040000 /* EEER Ena on Flow Cntrl */
790d0d8f2a5Srin /* EEE status */
791d0d8f2a5Srin #define IGC_EEER_EEE_NEG		0x20000000 /* EEE capability nego */
792d0d8f2a5Srin #define IGC_EEER_RX_LPI_STATUS		0x40000000 /* Rx in LPI state */
793d0d8f2a5Srin #define IGC_EEER_TX_LPI_STATUS		0x80000000 /* Tx in LPI state */
794d0d8f2a5Srin #define IGC_EEE_LP_ADV_ADDR_I350	0x040F     /* EEE LP Advertisement */
795d0d8f2a5Srin #define IGC_M88E1543_PAGE_ADDR		0x16       /* Page Offset Register */
796d0d8f2a5Srin #define IGC_M88E1543_EEE_CTRL_1		0x0
797d0d8f2a5Srin #define IGC_M88E1543_EEE_CTRL_1_MS	0x0001     /* EEE Master/Slave */
798d0d8f2a5Srin #define IGC_M88E1543_FIBER_CTRL		0x0        /* Fiber Control Register */
799d0d8f2a5Srin #define IGC_EEE_ADV_DEV_I354		7
800d0d8f2a5Srin #define IGC_EEE_ADV_ADDR_I354		60
801d0d8f2a5Srin #define IGC_EEE_ADV_100_SUPPORTED	(1 << 1)   /* 100BaseTx EEE Supported */
802d0d8f2a5Srin #define IGC_EEE_ADV_1000_SUPPORTED	(1 << 2)   /* 1000BaseT EEE Supported */
803d0d8f2a5Srin #define IGC_PCS_STATUS_DEV_I354		3
804d0d8f2a5Srin #define IGC_PCS_STATUS_ADDR_I354	1
805d0d8f2a5Srin #define IGC_PCS_STATUS_RX_LPI_RCVD	0x0400
806d0d8f2a5Srin #define IGC_PCS_STATUS_TX_LPI_RCVD	0x0800
807d0d8f2a5Srin #define IGC_M88E1512_CFG_REG_1		0x0010
808d0d8f2a5Srin #define IGC_M88E1512_CFG_REG_2		0x0011
809d0d8f2a5Srin #define IGC_M88E1512_CFG_REG_3		0x0007
810d0d8f2a5Srin #define IGC_M88E1512_MODE		0x0014
811d0d8f2a5Srin #define IGC_EEE_SU_LPI_CLK_STP		0x00800000 /* EEE LPI Clock Stop */
812d0d8f2a5Srin #define IGC_EEE_LP_ADV_DEV_I225		7          /* EEE LP Adv Device */
813d0d8f2a5Srin #define IGC_EEE_LP_ADV_ADDR_I225	61         /* EEE LP Adv Register */
814d0d8f2a5Srin 
815d0d8f2a5Srin #define IGC_MMDAC_FUNC_DATA		0x4000 /* Data, no post increment */
816d0d8f2a5Srin 
817d0d8f2a5Srin /* PHY Control Register */
818d0d8f2a5Srin #define MII_CR_SPEED_SELECT_MSB	0x0040  /* bits 6,13: 10=1000, 01=100, 00=10 */
819d0d8f2a5Srin #define MII_CR_COLL_TEST_ENABLE	0x0080  /* Collision test enable */
820d0d8f2a5Srin #define MII_CR_FULL_DUPLEX	0x0100  /* FDX =1, half duplex =0 */
821d0d8f2a5Srin #define MII_CR_RESTART_AUTO_NEG	0x0200  /* Restart auto negotiation */
822d0d8f2a5Srin #define MII_CR_ISOLATE		0x0400  /* Isolate PHY from MII */
823d0d8f2a5Srin #define MII_CR_POWER_DOWN	0x0800  /* Power down */
824d0d8f2a5Srin #define MII_CR_AUTO_NEG_EN	0x1000  /* Auto Neg Enable */
825d0d8f2a5Srin #define MII_CR_SPEED_SELECT_LSB	0x2000  /* bits 6,13: 10=1000, 01=100, 00=10 */
826d0d8f2a5Srin #define MII_CR_LOOPBACK		0x4000  /* 0 = normal, 1 = loopback */
827d0d8f2a5Srin #define MII_CR_RESET		0x8000  /* 0 = normal, 1 = PHY reset */
828d0d8f2a5Srin #define MII_CR_SPEED_1000	0x0040
829d0d8f2a5Srin #define MII_CR_SPEED_100	0x2000
830d0d8f2a5Srin #define MII_CR_SPEED_10		0x0000
831d0d8f2a5Srin 
832d0d8f2a5Srin /* PHY Status Register */
833d0d8f2a5Srin #define MII_SR_EXTENDED_CAPS	0x0001 /* Extended register capabilities */
834d0d8f2a5Srin #define MII_SR_JABBER_DETECT	0x0002 /* Jabber Detected */
835d0d8f2a5Srin #define MII_SR_LINK_STATUS	0x0004 /* Link Status 1 = link */
836d0d8f2a5Srin #define MII_SR_AUTONEG_CAPS	0x0008 /* Auto Neg Capable */
837d0d8f2a5Srin #define MII_SR_REMOTE_FAULT	0x0010 /* Remote Fault Detect */
838d0d8f2a5Srin #define MII_SR_AUTONEG_COMPLETE	0x0020 /* Auto Neg Complete */
839d0d8f2a5Srin #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
840d0d8f2a5Srin #define MII_SR_EXTENDED_STATUS	0x0100 /* Ext. status info in Reg 0x0F */
841d0d8f2a5Srin #define MII_SR_100T2_HD_CAPS	0x0200 /* 100T2 Half Duplex Capable */
842d0d8f2a5Srin #define MII_SR_100T2_FD_CAPS	0x0400 /* 100T2 Full Duplex Capable */
843d0d8f2a5Srin #define MII_SR_10T_HD_CAPS	0x0800 /* 10T   Half Duplex Capable */
844d0d8f2a5Srin #define MII_SR_10T_FD_CAPS	0x1000 /* 10T   Full Duplex Capable */
845d0d8f2a5Srin #define MII_SR_100X_HD_CAPS	0x2000 /* 100X  Half Duplex Capable */
846d0d8f2a5Srin #define MII_SR_100X_FD_CAPS	0x4000 /* 100X  Full Duplex Capable */
847d0d8f2a5Srin #define MII_SR_100T4_CAPS	0x8000 /* 100T4 Capable */
848d0d8f2a5Srin 
849d0d8f2a5Srin /* Autoneg Advertisement Register */
850d0d8f2a5Srin #define NWAY_AR_SELECTOR_FIELD	0x0001   /* indicates IEEE 802.3 CSMA/CD */
851d0d8f2a5Srin #define NWAY_AR_10T_HD_CAPS	0x0020   /* 10T   Half Duplex Capable */
852d0d8f2a5Srin #define NWAY_AR_10T_FD_CAPS	0x0040   /* 10T   Full Duplex Capable */
853d0d8f2a5Srin #define NWAY_AR_100TX_HD_CAPS	0x0080   /* 100TX Half Duplex Capable */
854d0d8f2a5Srin #define NWAY_AR_100TX_FD_CAPS	0x0100   /* 100TX Full Duplex Capable */
855d0d8f2a5Srin #define NWAY_AR_100T4_CAPS	0x0200   /* 100T4 Capable */
856d0d8f2a5Srin #define NWAY_AR_PAUSE		0x0400   /* Pause operation desired */
857d0d8f2a5Srin #define NWAY_AR_ASM_DIR		0x0800   /* Asymmetric Pause Direction bit */
858d0d8f2a5Srin #define NWAY_AR_REMOTE_FAULT	0x2000   /* Remote Fault detected */
859d0d8f2a5Srin #define NWAY_AR_NEXT_PAGE	0x8000   /* Next Page ability supported */
860d0d8f2a5Srin 
861d0d8f2a5Srin /* Link Partner Ability Register (Base Page) */
862d0d8f2a5Srin #define NWAY_LPAR_SELECTOR_FIELD	0x0000 /* LP protocol selector field */
863d0d8f2a5Srin #define NWAY_LPAR_10T_HD_CAPS		0x0020 /* LP 10T Half Dplx Capable */
864d0d8f2a5Srin #define NWAY_LPAR_10T_FD_CAPS		0x0040 /* LP 10T Full Dplx Capable */
865d0d8f2a5Srin #define NWAY_LPAR_100TX_HD_CAPS		0x0080 /* LP 100TX Half Dplx Capable */
866d0d8f2a5Srin #define NWAY_LPAR_100TX_FD_CAPS		0x0100 /* LP 100TX Full Dplx Capable */
867d0d8f2a5Srin #define NWAY_LPAR_100T4_CAPS		0x0200 /* LP is 100T4 Capable */
868d0d8f2a5Srin #define NWAY_LPAR_PAUSE			0x0400 /* LP Pause operation desired */
869d0d8f2a5Srin #define NWAY_LPAR_ASM_DIR		0x0800 /* LP Asym Pause Direction bit */
870d0d8f2a5Srin #define NWAY_LPAR_REMOTE_FAULT		0x2000 /* LP detected Remote Fault */
871d0d8f2a5Srin #define NWAY_LPAR_ACKNOWLEDGE		0x4000 /* LP rx'd link code word */
872d0d8f2a5Srin #define NWAY_LPAR_NEXT_PAGE		0x8000 /* Next Page ability supported */
873d0d8f2a5Srin 
874d0d8f2a5Srin /* Autoneg Expansion Register */
875d0d8f2a5Srin #define NWAY_ER_LP_NWAY_CAPS		0x0001 /* LP has Auto Neg Capability */
876d0d8f2a5Srin #define NWAY_ER_PAGE_RXD		0x0002 /* LP 10T Half Dplx Capable */
877d0d8f2a5Srin #define NWAY_ER_NEXT_PAGE_CAPS		0x0004 /* LP 10T Full Dplx Capable */
878d0d8f2a5Srin #define NWAY_ER_LP_NEXT_PAGE_CAPS	0x0008 /* LP 100TX Half Dplx Capable */
879d0d8f2a5Srin #define NWAY_ER_PAR_DETECT_FAULT	0x0010 /* LP 100TX Full Dplx Capable */
880d0d8f2a5Srin 
881d0d8f2a5Srin /* 1000BASE-T Control Register */
882d0d8f2a5Srin #define CR_1000T_ASYM_PAUSE	0x0080 /* Advertise asymmetric pause bit */
883d0d8f2a5Srin #define CR_1000T_HD_CAPS	0x0100 /* Advertise 1000T HD capability */
884d0d8f2a5Srin #define CR_1000T_FD_CAPS	0x0200 /* Advertise 1000T FD capability  */
885d0d8f2a5Srin /* 1=Repeater/switch device port 0=DTE device */
886d0d8f2a5Srin #define CR_1000T_REPEATER_DTE	0x0400
887d0d8f2a5Srin /* 1=Configure PHY as Master 0=Configure PHY as Slave */
888d0d8f2a5Srin #define CR_1000T_MS_VALUE	0x0800
889d0d8f2a5Srin /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
890d0d8f2a5Srin #define CR_1000T_MS_ENABLE	0x1000
891d0d8f2a5Srin #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
892d0d8f2a5Srin #define CR_1000T_TEST_MODE_1	0x2000 /* Transmit Waveform test */
893d0d8f2a5Srin #define CR_1000T_TEST_MODE_2	0x4000 /* Master Transmit Jitter test */
894d0d8f2a5Srin #define CR_1000T_TEST_MODE_3	0x6000 /* Slave Transmit Jitter test */
895d0d8f2a5Srin #define CR_1000T_TEST_MODE_4	0x8000 /* Transmitter Distortion test */
896d0d8f2a5Srin 
897d0d8f2a5Srin /* 1000BASE-T Status Register */
898d0d8f2a5Srin #define SR_1000T_IDLE_ERROR_CNT		0x00FF /* Num idle err since last rd */
899d0d8f2a5Srin #define SR_1000T_ASYM_PAUSE_DIR		0x0100 /* LP asym pause direction bit */
900d0d8f2a5Srin #define SR_1000T_LP_HD_CAPS		0x0400 /* LP is 1000T HD capable */
901d0d8f2a5Srin #define SR_1000T_LP_FD_CAPS		0x0800 /* LP is 1000T FD capable */
902d0d8f2a5Srin #define SR_1000T_REMOTE_RX_STATUS	0x1000 /* Remote receiver OK */
903d0d8f2a5Srin #define SR_1000T_LOCAL_RX_STATUS	0x2000 /* Local receiver OK */
904d0d8f2a5Srin #define SR_1000T_MS_CONFIG_RES		0x4000 /* 1=Local Tx Master, 0=Slave */
905d0d8f2a5Srin #define SR_1000T_MS_CONFIG_FAULT	0x8000 /* Master/Slave config fault */
906d0d8f2a5Srin 
907d0d8f2a5Srin #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT	5
908d0d8f2a5Srin 
909d0d8f2a5Srin /* PHY 1000 MII Register/Bit Definitions */
910d0d8f2a5Srin /* PHY Registers defined by IEEE */
911d0d8f2a5Srin #define PHY_CONTROL		0x00 /* Control Register */
912fb38d839Srin /*  PHY_STATUS is removed to avoid conflict the same definition in miivar.h */
913d0d8f2a5Srin #define PHY_ID1			0x02 /* Phy Id Reg (word 1) */
914d0d8f2a5Srin #define PHY_ID2			0x03 /* Phy Id Reg (word 2) */
915d0d8f2a5Srin #define PHY_AUTONEG_ADV		0x04 /* Autoneg Advertisement */
916d0d8f2a5Srin #define PHY_LP_ABILITY		0x05 /* Link Partner Ability (Base Page) */
917d0d8f2a5Srin #define PHY_AUTONEG_EXP		0x06 /* Autoneg Expansion Reg */
918d0d8f2a5Srin #define PHY_NEXT_PAGE_TX	0x07 /* Next Page Tx */
919d0d8f2a5Srin #define PHY_LP_NEXT_PAGE	0x08 /* Link Partner Next Page */
920d0d8f2a5Srin #define PHY_1000T_CTRL		0x09 /* 1000Base-T Control Reg */
921d0d8f2a5Srin #define PHY_1000T_STATUS	0x0A /* 1000Base-T Status Reg */
922d0d8f2a5Srin #define PHY_EXT_STATUS		0x0F /* Extended Status Reg */
923d0d8f2a5Srin 
924d0d8f2a5Srin /* PHY GPY 211 registers */
925d0d8f2a5Srin #define STANDARD_AN_REG_MASK	0x0007 /* MMD */
926d0d8f2a5Srin #define ANEG_MULTIGBT_AN_CTRL	0x0020 /* MULTI GBT AN Control Register */
927d0d8f2a5Srin #define MMD_DEVADDR_SHIFT	16     /* Shift MMD to higher bits */
928d0d8f2a5Srin #define CR_2500T_FD_CAPS	0x0080 /* Advertise 2500T FD capability */
929d0d8f2a5Srin 
930d0d8f2a5Srin #define PHY_CONTROL_LB		0x4000 /* PHY Loopback bit */
931d0d8f2a5Srin 
932d0d8f2a5Srin /* NVM Control */
933d0d8f2a5Srin #define IGC_EECD_SK		0x00000001 /* NVM Clock */
934d0d8f2a5Srin #define IGC_EECD_CS		0x00000002 /* NVM Chip Select */
935d0d8f2a5Srin #define IGC_EECD_DI		0x00000004 /* NVM Data In */
936d0d8f2a5Srin #define IGC_EECD_DO		0x00000008 /* NVM Data Out */
937d0d8f2a5Srin #define IGC_EECD_REQ		0x00000040 /* NVM Access Request */
938d0d8f2a5Srin #define IGC_EECD_GNT		0x00000080 /* NVM Access Grant */
939d0d8f2a5Srin #define IGC_EECD_PRES		0x00000100 /* NVM Present */
940d0d8f2a5Srin #define IGC_EECD_SIZE		0x00000200 /* NVM Size (0=64 word 1=256 word) */
941d0d8f2a5Srin /* NVM Addressing bits based on type 0=small, 1=large */
942d0d8f2a5Srin #define IGC_EECD_ADDR_BITS	0x00000400
943d0d8f2a5Srin #define IGC_NVM_GRANT_ATTEMPTS	1000 /* NVM # attempts to gain grant */
944d0d8f2a5Srin #define IGC_EECD_AUTO_RD	0x00000200  /* NVM Auto Read done */
945d0d8f2a5Srin #define IGC_EECD_SIZE_EX_MASK	0x00007800  /* NVM Size */
946d0d8f2a5Srin #define IGC_EECD_SIZE_EX_SHIFT	11
947d0d8f2a5Srin #define IGC_EECD_FLUPD		0x00080000 /* Update FLASH */
948d0d8f2a5Srin #define IGC_EECD_AUPDEN		0x00100000 /* Ena Auto FLASH update */
949d0d8f2a5Srin #define IGC_EECD_SEC1VAL	0x00400000 /* Sector One Valid */
950d0d8f2a5Srin #define IGC_EECD_SEC1VAL_VALID_MASK	(IGC_EECD_AUTO_RD | IGC_EECD_PRES)
951d0d8f2a5Srin 
952d0d8f2a5Srin #define IGC_EECD_FLUPD_I225		0x00800000 /* Update FLASH */
953d0d8f2a5Srin #define IGC_EECD_FLUDONE_I225		0x04000000 /* Update FLASH done */
954d0d8f2a5Srin #define IGC_EECD_FLASH_DETECTED_I225	0x00080000 /* FLASH detected */
955d0d8f2a5Srin #define IGC_FLUDONE_ATTEMPTS		20000
956d0d8f2a5Srin #define IGC_EERD_EEWR_MAX_COUNT		512 /* buffered EEPROM words rw */
957d0d8f2a5Srin #define IGC_EECD_SEC1VAL_I225		0x02000000 /* Sector One Valid */
958d0d8f2a5Srin #define IGC_FLSECU_BLK_SW_ACCESS_I225	0x00000004 /* Block SW access */
959d0d8f2a5Srin #define IGC_FWSM_FW_VALID_I225		0x8000 /* FW valid bit */
960d0d8f2a5Srin 
961d0d8f2a5Srin #define IGC_NVM_RW_REG_DATA	16  /* Offset to data in NVM read/write regs */
962d0d8f2a5Srin #define IGC_NVM_RW_REG_DONE	2   /* Offset to READ/WRITE done bit */
963d0d8f2a5Srin #define IGC_NVM_RW_REG_START	1   /* Start operation */
964d0d8f2a5Srin #define IGC_NVM_RW_ADDR_SHIFT	2   /* Shift to the address bits */
965d0d8f2a5Srin #define IGC_NVM_POLL_WRITE	1   /* Flag for polling for write complete */
966d0d8f2a5Srin #define IGC_NVM_POLL_READ	0   /* Flag for polling for read complete */
967d0d8f2a5Srin #define IGC_FLASH_UPDATES	2000
968d0d8f2a5Srin 
969d0d8f2a5Srin /* NVM Word Offsets */
970d0d8f2a5Srin #define NVM_COMPAT			0x0003
971d0d8f2a5Srin #define NVM_ID_LED_SETTINGS		0x0004
972fb38d839Srin #define NVM_VERSION			0x0005
973d0d8f2a5Srin #define NVM_FUTURE_INIT_WORD1		0x0019
974d0d8f2a5Srin #define NVM_COMPAT_VALID_CSUM		0x0001
975d0d8f2a5Srin #define NVM_FUTURE_INIT_WORD1_VALID_CSUM	0x0040
976d0d8f2a5Srin 
977d0d8f2a5Srin #define NVM_INIT_CONTROL2_REG		0x000F
978d0d8f2a5Srin #define NVM_INIT_CONTROL3_PORT_B	0x0014
979d0d8f2a5Srin #define NVM_INIT_3GIO_3			0x001A
980d0d8f2a5Srin #define NVM_SWDEF_PINS_CTRL_PORT_0	0x0020
981d0d8f2a5Srin #define NVM_INIT_CONTROL3_PORT_A	0x0024
982d0d8f2a5Srin #define NVM_CFG				0x0012
983d0d8f2a5Srin #define NVM_ALT_MAC_ADDR_PTR		0x0037
984d0d8f2a5Srin #define NVM_CHECKSUM_REG		0x003F
9851be67e82Smsaitoh #define NVM_ETKID_LO			0x0042
9861be67e82Smsaitoh #define NVM_ETKID_HI			0x0043
987d0d8f2a5Srin 
988d0d8f2a5Srin #define IGC_NVM_CFG_DONE_PORT_0	0x040000 /* MNG config cycle done */
989d0d8f2a5Srin #define IGC_NVM_CFG_DONE_PORT_1	0x080000 /* ...for second port */
990d0d8f2a5Srin 
991d0d8f2a5Srin /* Mask bits for fields in Word 0x0f of the NVM */
992d0d8f2a5Srin #define NVM_WORD0F_PAUSE_MASK		0x3000
993d0d8f2a5Srin #define NVM_WORD0F_PAUSE		0x1000
994d0d8f2a5Srin #define NVM_WORD0F_ASM_DIR		0x2000
995d0d8f2a5Srin 
996d0d8f2a5Srin /* Mask bits for fields in Word 0x1a of the NVM */
997d0d8f2a5Srin #define NVM_WORD1A_ASPM_MASK		0x000C
998d0d8f2a5Srin 
999d0d8f2a5Srin /* Mask bits for fields in Word 0x03 of the EEPROM */
1000d0d8f2a5Srin #define NVM_COMPAT_LOM			0x0800
1001d0d8f2a5Srin 
1002fb38d839Srin /* NVM Version field (in 0x05) */
1003fb38d839Srin #define NVM_VERSION_MAJOR		0xf000
1004fb38d839Srin #define NVM_VERSION_MAJOR_SHIFT		12
1005fb38d839Srin #define NVM_VERSION_MINOR		0x00ff
1006fb38d839Srin 
1007d0d8f2a5Srin /* length of string needed to store PBA number */
1008d0d8f2a5Srin #define IGC_PBANUM_LENGTH		11
1009d0d8f2a5Srin 
1010d0d8f2a5Srin /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
1011d0d8f2a5Srin #define NVM_SUM				0xBABA
1012d0d8f2a5Srin 
1013d0d8f2a5Srin /* PBA (printed board assembly) number words */
1014d0d8f2a5Srin #define NVM_PBA_OFFSET_0		8
1015d0d8f2a5Srin #define NVM_PBA_OFFSET_1		9
1016d0d8f2a5Srin #define NVM_PBA_PTR_GUARD		0xFAFA
1017d0d8f2a5Srin #define NVM_WORD_SIZE_BASE_SHIFT	6
1018d0d8f2a5Srin 
1019d0d8f2a5Srin /* NVM Commands - Microwire */
1020d0d8f2a5Srin #define NVM_READ_OPCODE_MICROWIRE	0x6  /* NVM read opcode */
1021d0d8f2a5Srin #define NVM_WRITE_OPCODE_MICROWIRE	0x5  /* NVM write opcode */
1022d0d8f2a5Srin #define NVM_ERASE_OPCODE_MICROWIRE	0x7  /* NVM erase opcode */
1023d0d8f2a5Srin #define NVM_EWEN_OPCODE_MICROWIRE	0x13 /* NVM erase/write enable */
1024d0d8f2a5Srin #define NVM_EWDS_OPCODE_MICROWIRE	0x10 /* NVM erase/write disable */
1025d0d8f2a5Srin 
1026d0d8f2a5Srin /* NVM Commands - SPI */
1027d0d8f2a5Srin #define NVM_MAX_RETRY_SPI	5000 /* Max wait of 5ms, for RDY signal */
1028d0d8f2a5Srin #define NVM_READ_OPCODE_SPI	0x03 /* NVM read opcode */
1029d0d8f2a5Srin #define NVM_WRITE_OPCODE_SPI	0x02 /* NVM write opcode */
1030d0d8f2a5Srin #define NVM_A8_OPCODE_SPI	0x08 /* opcode bit-3 = address bit-8 */
1031d0d8f2a5Srin #define NVM_WREN_OPCODE_SPI	0x06 /* NVM set Write Enable latch */
1032d0d8f2a5Srin #define NVM_RDSR_OPCODE_SPI	0x05 /* NVM read Status register */
1033d0d8f2a5Srin 
1034d0d8f2a5Srin /* SPI NVM Status Register */
1035d0d8f2a5Srin #define NVM_STATUS_RDY_SPI	0x01
1036d0d8f2a5Srin 
1037d0d8f2a5Srin /* Word definitions for ID LED Settings */
1038d0d8f2a5Srin #define ID_LED_RESERVED_0000	0x0000
1039d0d8f2a5Srin #define ID_LED_RESERVED_FFFF	0xFFFF
1040d0d8f2a5Srin #define ID_LED_DEFAULT		((ID_LED_OFF1_ON2  << 12) | \
1041d0d8f2a5Srin 				 (ID_LED_OFF1_OFF2 <<  8) | \
1042d0d8f2a5Srin 				 (ID_LED_DEF1_DEF2 <<  4) | \
1043d0d8f2a5Srin 				 (ID_LED_DEF1_DEF2))
1044d0d8f2a5Srin #define ID_LED_DEF1_DEF2	0x1
1045d0d8f2a5Srin #define ID_LED_DEF1_ON2		0x2
1046d0d8f2a5Srin #define ID_LED_DEF1_OFF2	0x3
1047d0d8f2a5Srin #define ID_LED_ON1_DEF2		0x4
1048d0d8f2a5Srin #define ID_LED_ON1_ON2		0x5
1049d0d8f2a5Srin #define ID_LED_ON1_OFF2		0x6
1050d0d8f2a5Srin #define ID_LED_OFF1_DEF2	0x7
1051d0d8f2a5Srin #define ID_LED_OFF1_ON2		0x8
1052d0d8f2a5Srin #define ID_LED_OFF1_OFF2	0x9
1053d0d8f2a5Srin 
1054d0d8f2a5Srin #define IGP_ACTIVITY_LED_MASK	0xFFFFF0FF
1055d0d8f2a5Srin #define IGP_ACTIVITY_LED_ENABLE	0x0300
1056d0d8f2a5Srin #define IGP_LED3_MODE		0x07000000
1057d0d8f2a5Srin 
1058d0d8f2a5Srin /* PCI/PCI-X/PCI-EX Config space */
1059d0d8f2a5Srin #define PCIX_COMMAND_REGISTER		0xE6
1060d0d8f2a5Srin #define PCIX_STATUS_REGISTER_LO		0xE8
1061d0d8f2a5Srin #define PCIX_STATUS_REGISTER_HI		0xEA
1062d0d8f2a5Srin #define PCI_HEADER_TYPE_REGISTER	0x0E
1063d0d8f2a5Srin #define PCIE_LINK_STATUS		0x12
1064d0d8f2a5Srin 
1065d0d8f2a5Srin #define PCIX_COMMAND_MMRBC_MASK		0x000C
1066d0d8f2a5Srin #define PCIX_COMMAND_MMRBC_SHIFT	0x2
1067d0d8f2a5Srin #define PCIX_STATUS_HI_MMRBC_MASK	0x0060
1068d0d8f2a5Srin #define PCIX_STATUS_HI_MMRBC_SHIFT	0x5
1069d0d8f2a5Srin #define PCIX_STATUS_HI_MMRBC_4K		0x3
1070d0d8f2a5Srin #define PCIX_STATUS_HI_MMRBC_2K		0x2
1071d0d8f2a5Srin #define PCIX_STATUS_LO_FUNC_MASK	0x7
1072d0d8f2a5Srin #define PCI_HEADER_TYPE_MULTIFUNC	0x80
1073d0d8f2a5Srin #define PCIE_LINK_WIDTH_MASK		0x3F0
1074d0d8f2a5Srin #define PCIE_LINK_WIDTH_SHIFT		4
1075d0d8f2a5Srin #define PCIE_LINK_SPEED_MASK		0x0F
1076d0d8f2a5Srin #define PCIE_LINK_SPEED_2500		0x01
1077d0d8f2a5Srin #define PCIE_LINK_SPEED_5000		0x02
1078d0d8f2a5Srin 
1079d0d8f2a5Srin #define PHY_REVISION_MASK		0xFFFFFFF0
1080d0d8f2a5Srin #define MAX_PHY_REG_ADDRESS		0x1F  /* 5 bit address bus (0-0x1F) */
1081d0d8f2a5Srin #define MAX_PHY_MULTI_PAGE_REG		0xF
1082d0d8f2a5Srin 
1083d0d8f2a5Srin /* Bit definitions for valid PHY IDs.
1084d0d8f2a5Srin  * I = Integrated
1085d0d8f2a5Srin  * E = External
1086d0d8f2a5Srin  */
1087d0d8f2a5Srin #define M88IGC_E_PHY_ID		0x01410C50
1088d0d8f2a5Srin #define M88IGC_I_PHY_ID		0x01410C30
1089d0d8f2a5Srin #define M88E1011_I_PHY_ID	0x01410C20
1090d0d8f2a5Srin #define IGP01IGC_I_PHY_ID	0x02A80380
1091d0d8f2a5Srin #define M88E1111_I_PHY_ID	0x01410CC0
1092d0d8f2a5Srin #define GG82563_E_PHY_ID	0x01410CA0
1093d0d8f2a5Srin #define IGP03IGC_E_PHY_ID	0x02A80390
1094d0d8f2a5Srin #define IFE_E_PHY_ID		0x02A80330
1095d0d8f2a5Srin #define IFE_PLUS_E_PHY_ID	0x02A80320
1096d0d8f2a5Srin #define IFE_C_E_PHY_ID		0x02A80310
1097d0d8f2a5Srin #define I225_I_PHY_ID		0x67C9DC00
1098fb38d839Srin #define I226_LM_PHY_ID		0x67C9DC10
1099d0d8f2a5Srin 
1100d0d8f2a5Srin /* M88IGC Specific Registers */
1101d0d8f2a5Srin #define M88IGC_PHY_SPEC_CTRL		0x10  /* PHY Specific Control Reg */
1102d0d8f2a5Srin #define M88IGC_PHY_SPEC_STATUS		0x11  /* PHY Specific Status Reg */
1103d0d8f2a5Srin #define M88IGC_EXT_PHY_SPEC_CTRL	0x14  /* Extended PHY Specific Cntrl */
1104d0d8f2a5Srin #define M88IGC_RX_ERR_CNTR		0x15  /* Receive Error Counter */
1105d0d8f2a5Srin 
1106d0d8f2a5Srin #define M88IGC_PHY_PAGE_SELECT	0x1D  /* Reg 29 for pg number setting */
1107d0d8f2a5Srin #define M88IGC_PHY_GEN_CONTROL	0x1E  /* meaning depends on reg 29 */
1108d0d8f2a5Srin 
1109d0d8f2a5Srin /* M88IGC PHY Specific Control Register */
1110d0d8f2a5Srin #define M88IGC_PSCR_POLARITY_REVERSAL	0x0002 /* 1=Polarity Reverse enabled */
1111d0d8f2a5Srin /* MDI Crossover Mode bits 6:5 Manual MDI configuration */
1112d0d8f2a5Srin #define M88IGC_PSCR_MDI_MANUAL_MODE	0x0000
1113d0d8f2a5Srin #define M88IGC_PSCR_MDIX_MANUAL_MODE	0x0020  /* Manual MDIX configuration */
1114d0d8f2a5Srin /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
1115d0d8f2a5Srin #define M88IGC_PSCR_AUTO_X_1000T	0x0040
1116d0d8f2a5Srin /* Auto crossover enabled all speeds */
1117d0d8f2a5Srin #define M88IGC_PSCR_AUTO_X_MODE		0x0060
1118d0d8f2a5Srin #define M88IGC_PSCR_ASSERT_CRS_ON_TX	0x0800 /* 1=Assert CRS on Tx */
1119d0d8f2a5Srin 
1120d0d8f2a5Srin /* M88IGC PHY Specific Status Register */
1121d0d8f2a5Srin #define M88IGC_PSSR_REV_POLARITY	0x0002 /* 1=Polarity reversed */
1122d0d8f2a5Srin #define M88IGC_PSSR_DOWNSHIFT		0x0020 /* 1=Downshifted */
1123d0d8f2a5Srin #define M88IGC_PSSR_MDIX		0x0040 /* 1=MDIX; 0=MDI */
1124d0d8f2a5Srin /* 0 = <50M
1125d0d8f2a5Srin  * 1 = 50-80M
1126d0d8f2a5Srin  * 2 = 80-110M
1127d0d8f2a5Srin  * 3 = 110-140M
1128d0d8f2a5Srin  * 4 = >140M
1129d0d8f2a5Srin  */
1130d0d8f2a5Srin #define M88IGC_PSSR_CABLE_LENGTH	0x0380
1131d0d8f2a5Srin #define M88IGC_PSSR_LINK		0x0400 /* 1=Link up, 0=Link down */
1132d0d8f2a5Srin #define M88IGC_PSSR_SPD_DPLX_RESOLVED	0x0800 /* 1=Speed & Duplex resolved */
1133d0d8f2a5Srin #define M88IGC_PSSR_SPEED		0xC000 /* Speed, bits 14:15 */
1134d0d8f2a5Srin #define M88IGC_PSSR_1000MBS		0x8000 /* 10=1000Mbs */
1135d0d8f2a5Srin 
1136d0d8f2a5Srin #define M88IGC_PSSR_CABLE_LENGTH_SHIFT	7
1137d0d8f2a5Srin 
1138d0d8f2a5Srin /* Number of times we will attempt to autonegotiate before downshifting if we
1139d0d8f2a5Srin  * are the master
1140d0d8f2a5Srin  */
1141d0d8f2a5Srin #define M88IGC_EPSCR_MASTER_DOWNSHIFT_MASK	0x0C00
1142d0d8f2a5Srin #define M88IGC_EPSCR_MASTER_DOWNSHIFT_1X	0x0000
1143d0d8f2a5Srin /* Number of times we will attempt to autonegotiate before downshifting if we
1144d0d8f2a5Srin  * are the slave
1145d0d8f2a5Srin  */
1146d0d8f2a5Srin #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_MASK	0x0300
1147d0d8f2a5Srin #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_1X		0x0100
1148d0d8f2a5Srin #define M88IGC_EPSCR_TX_CLK_25			0x0070 /* 25  MHz TX_CLK */
1149d0d8f2a5Srin 
1150d0d8f2a5Srin 
1151d0d8f2a5Srin /* M88EC018 Rev 2 specific DownShift settings */
1152d0d8f2a5Srin #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK	0x0E00
1153d0d8f2a5Srin #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X	0x0800
1154d0d8f2a5Srin 
1155d0d8f2a5Srin /* Bits...
1156d0d8f2a5Srin  * 15-5: page
1157d0d8f2a5Srin  * 4-0: register offset
1158d0d8f2a5Srin  */
1159d0d8f2a5Srin #define GG82563_PAGE_SHIFT	5
1160d0d8f2a5Srin #define GG82563_REG(page, reg)	\
1161d0d8f2a5Srin 	(((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
1162d0d8f2a5Srin #define GG82563_MIN_ALT_REG	30
1163d0d8f2a5Srin 
1164d0d8f2a5Srin /* GG82563 Specific Registers */
1165d0d8f2a5Srin #define GG82563_PHY_SPEC_CTRL		GG82563_REG(0, 16) /* PHY Spec Cntrl */
1166d0d8f2a5Srin #define GG82563_PHY_PAGE_SELECT		GG82563_REG(0, 22) /* Page Select */
1167d0d8f2a5Srin #define GG82563_PHY_SPEC_CTRL_2		GG82563_REG(0, 26) /* PHY Spec Cntrl2 */
1168d0d8f2a5Srin #define GG82563_PHY_PAGE_SELECT_ALT	GG82563_REG(0, 29) /* Alt Page Select */
1169d0d8f2a5Srin 
1170d0d8f2a5Srin /* MAC Specific Control Register */
1171d0d8f2a5Srin #define GG82563_PHY_MAC_SPEC_CTRL	GG82563_REG(2, 21)
1172d0d8f2a5Srin 
1173d0d8f2a5Srin #define GG82563_PHY_DSP_DISTANCE	GG82563_REG(5, 26) /* DSP Distance */
1174d0d8f2a5Srin 
1175d0d8f2a5Srin /* Page 193 - Port Control Registers */
1176d0d8f2a5Srin /* Kumeran Mode Control */
1177d0d8f2a5Srin #define GG82563_PHY_KMRN_MODE_CTRL	GG82563_REG(193, 16)
1178d0d8f2a5Srin #define GG82563_PHY_PWR_MGMT_CTRL	GG82563_REG(193, 20) /* Pwr Mgt Ctrl */
1179d0d8f2a5Srin 
1180d0d8f2a5Srin /* Page 194 - KMRN Registers */
1181d0d8f2a5Srin #define GG82563_PHY_INBAND_CTRL		GG82563_REG(194, 18) /* Inband Ctrl */
1182d0d8f2a5Srin 
1183d0d8f2a5Srin /* MDI Control */
1184d0d8f2a5Srin #define IGC_MDIC_DATA_MASK	0x0000FFFF
1185d0d8f2a5Srin #define IGC_MDIC_INT_EN		0x20000000
1186d0d8f2a5Srin #define IGC_MDIC_REG_MASK	0x001F0000
1187d0d8f2a5Srin #define IGC_MDIC_REG_SHIFT	16
1188d0d8f2a5Srin #define IGC_MDIC_PHY_SHIFT	21
1189d0d8f2a5Srin #define IGC_MDIC_OP_WRITE	0x04000000
1190d0d8f2a5Srin #define IGC_MDIC_OP_READ	0x08000000
1191d0d8f2a5Srin #define IGC_MDIC_READY		0x10000000
1192d0d8f2a5Srin #define IGC_MDIC_ERROR		0x40000000
1193d0d8f2a5Srin 
1194d0d8f2a5Srin #define IGC_N0_QUEUE 		-1
1195d0d8f2a5Srin 
1196d0d8f2a5Srin #define IGC_MAX_MAC_HDR_LEN	127
1197d0d8f2a5Srin #define IGC_MAX_NETWORK_HDR_LEN	511
1198d0d8f2a5Srin 
1199d0d8f2a5Srin #define IGC_VLANPQF_QUEUE_SEL(_n, q_idx) ((q_idx) << ((_n) * 4))
1200d0d8f2a5Srin #define IGC_VLANPQF_P_VALID(_n)	(0x1 << (3 + (_n) * 4))
1201d0d8f2a5Srin #define IGC_VLANPQF_QUEUE_MASK	0x03
1202d0d8f2a5Srin #define IGC_VFTA_BLOCK_SIZE	8
1203d0d8f2a5Srin /* SerDes Control */
1204d0d8f2a5Srin #define IGC_GEN_POLL_TIMEOUT	640
1205d0d8f2a5Srin 
1206d0d8f2a5Srin /* DMA Coalescing register fields */
1207d0d8f2a5Srin /* DMA Coalescing Watchdog Timer */
1208d0d8f2a5Srin #define IGC_DMACR_DMACWT_MASK	0x00003FFF
1209d0d8f2a5Srin /* DMA Coalescing Rx Threshold */
1210d0d8f2a5Srin #define IGC_DMACR_DMACTHR_MASK	0x00FF0000
1211d0d8f2a5Srin #define IGC_DMACR_DMACTHR_SHIFT	16
1212d0d8f2a5Srin /* Lx when no PCIe transactions */
1213d0d8f2a5Srin #define IGC_DMACR_DMAC_LX_MASK	0x30000000
1214d0d8f2a5Srin #define IGC_DMACR_DMAC_LX_SHIFT	28
1215d0d8f2a5Srin #define IGC_DMACR_DMAC_EN	0x80000000 /* Enable DMA Coalescing */
1216d0d8f2a5Srin /* DMA Coalescing BMC-to-OS Watchdog Enable */
1217d0d8f2a5Srin #define IGC_DMACR_DC_BMC2OSW_EN	0x00008000
1218d0d8f2a5Srin 
1219d0d8f2a5Srin /* DMA Coalescing Transmit Threshold */
1220d0d8f2a5Srin #define IGC_DMCTXTH_DMCTTHR_MASK	0x00000FFF
1221d0d8f2a5Srin 
1222d0d8f2a5Srin #define IGC_DMCTLX_TTLX_MASK		0x00000FFF /* Time to LX request */
1223d0d8f2a5Srin 
1224d0d8f2a5Srin /* Rx Traffic Rate Threshold */
1225d0d8f2a5Srin #define IGC_DMCRTRH_UTRESH_MASK		0x0007FFFF
1226d0d8f2a5Srin /* Rx packet rate in current window */
1227d0d8f2a5Srin #define IGC_DMCRTRH_LRPRCW		0x80000000
1228d0d8f2a5Srin 
1229d0d8f2a5Srin /* DMA Coal Rx Traffic Current Count */
1230d0d8f2a5Srin #define IGC_DMCCNT_CCOUNT_MASK		0x01FFFFFF
1231d0d8f2a5Srin 
1232d0d8f2a5Srin /* Flow ctrl Rx Threshold High val */
1233d0d8f2a5Srin #define IGC_FCRTC_RTH_COAL_MASK		0x0003FFF0
1234d0d8f2a5Srin #define IGC_FCRTC_RTH_COAL_SHIFT	4
1235d0d8f2a5Srin /* Lx power decision based on DMA coal */
1236d0d8f2a5Srin #define IGC_PCIEMISC_LX_DECISION	0x00000080
1237d0d8f2a5Srin 
1238d0d8f2a5Srin #define IGC_RXPBS_CFG_TS_EN		0x80000000 /* Timestamp in Rx buffer */
1239d0d8f2a5Srin #define IGC_RXPBS_SIZE_I210_MASK	0x0000003F /* Rx packet buffer size */
1240d0d8f2a5Srin #define IGC_TXPB0S_SIZE_I210_MASK	0x0000003F /* Tx packet buffer 0 size */
1241d0d8f2a5Srin #define I210_RXPBSIZE_DEFAULT		0x000000A2 /* RXPBSIZE default */
1242d0d8f2a5Srin #define I210_TXPBSIZE_DEFAULT		0x04000014 /* TXPBSIZE default */
1243d0d8f2a5Srin 
1244d0d8f2a5Srin #define IGC_LTRC_EEEMS_EN		0x00000020 /* Enable EEE LTR max send */
1245d0d8f2a5Srin /* Minimum time for 1000BASE-T where no data will be transmit following move out
1246d0d8f2a5Srin  * of EEE LPI Tx state
1247d0d8f2a5Srin  */
1248d0d8f2a5Srin #define IGC_TW_SYSTEM_1000_MASK		0x000000FF
1249d0d8f2a5Srin /* Minimum time for 100BASE-T where no data will be transmit following move out
1250d0d8f2a5Srin  * of EEE LPI Tx state
1251d0d8f2a5Srin  */
1252d0d8f2a5Srin #define IGC_TW_SYSTEM_100_MASK		0x0000FF00
1253d0d8f2a5Srin #define IGC_TW_SYSTEM_100_SHIFT		8
1254d0d8f2a5Srin #define IGC_LTRMINV_LTRV_MASK		0x000003FF /* LTR minimum value */
1255d0d8f2a5Srin #define IGC_LTRMAXV_LTRV_MASK		0x000003FF /* LTR maximum value */
1256d0d8f2a5Srin #define IGC_LTRMINV_SCALE_MASK		0x00001C00 /* LTR minimum scale */
1257d0d8f2a5Srin #define IGC_LTRMINV_SCALE_SHIFT		10
1258d0d8f2a5Srin /* Reg val to set scale to 1024 nsec */
1259d0d8f2a5Srin #define IGC_LTRMINV_SCALE_1024		2
1260d0d8f2a5Srin /* Reg val to set scale to 32768 nsec */
1261d0d8f2a5Srin #define IGC_LTRMINV_SCALE_32768		3
1262d0d8f2a5Srin #define IGC_LTRMINV_LSNP_REQ		0x00008000 /* LTR Snoop Requirement */
1263d0d8f2a5Srin #define IGC_LTRMAXV_SCALE_MASK		0x00001C00 /* LTR maximum scale */
1264d0d8f2a5Srin #define IGC_LTRMAXV_SCALE_SHIFT		10
1265d0d8f2a5Srin /* Reg val to set scale to 1024 nsec */
1266d0d8f2a5Srin #define IGC_LTRMAXV_SCALE_1024		2
1267d0d8f2a5Srin /* Reg val to set scale to 32768 nsec */
1268d0d8f2a5Srin #define IGC_LTRMAXV_SCALE_32768		3
1269d0d8f2a5Srin #define IGC_LTRMAXV_LSNP_REQ		0x00008000 /* LTR Snoop Requirement */
1270d0d8f2a5Srin 
1271d0d8f2a5Srin #define I225_RXPBSIZE_DEFAULT		0x000000A2 /* RXPBSIZE default */
1272d0d8f2a5Srin #define I225_TXPBSIZE_DEFAULT		0x04000014 /* TXPBSIZE default */
1273d0d8f2a5Srin #define IGC_RXPBS_SIZE_I225_MASK	0x0000003F /* Rx packet buffer size */
1274d0d8f2a5Srin #define IGC_TXPB0S_SIZE_I225_MASK	0x0000003F /* Tx packet buffer 0 size */
1275d0d8f2a5Srin #define IGC_STM_OPCODE			0xDB00
1276d0d8f2a5Srin #define IGC_EEPROM_FLASH_SIZE_WORD	0x11
1277d0d8f2a5Srin #define INVM_DWORD_TO_RECORD_TYPE(invm_dword) \
1278d0d8f2a5Srin 	(u8)((invm_dword) & 0x7)
1279d0d8f2a5Srin #define INVM_DWORD_TO_WORD_ADDRESS(invm_dword) \
1280d0d8f2a5Srin 	(u8)(((invm_dword) & 0x0000FE00) >> 9)
1281d0d8f2a5Srin #define INVM_DWORD_TO_WORD_DATA(invm_dword) \
1282d0d8f2a5Srin 	(u16)(((invm_dword) & 0xFFFF0000) >> 16)
1283d0d8f2a5Srin #define IGC_INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS	8
1284d0d8f2a5Srin #define IGC_INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS	1
1285d0d8f2a5Srin #define IGC_INVM_ULT_BYTES_SIZE		8
1286d0d8f2a5Srin #define IGC_INVM_RECORD_SIZE_IN_BYTES	4
1287d0d8f2a5Srin #define IGC_INVM_VER_FIELD_ONE		0x1FF8
1288d0d8f2a5Srin #define IGC_INVM_VER_FIELD_TWO		0x7FE000
1289d0d8f2a5Srin #define IGC_INVM_IMGTYPE_FIELD		0x1F800000
1290d0d8f2a5Srin 
1291d0d8f2a5Srin #define IGC_INVM_MAJOR_MASK		0x3F0
1292d0d8f2a5Srin #define IGC_INVM_MINOR_MASK		0xF
1293d0d8f2a5Srin #define IGC_INVM_MAJOR_SHIFT		4
1294d0d8f2a5Srin 
1295d0d8f2a5Srin /* PLL Defines */
1296d0d8f2a5Srin #define IGC_PCI_PMCSR			0x44
1297d0d8f2a5Srin #define IGC_PCI_PMCSR_D3		0x03
1298d0d8f2a5Srin #define IGC_MAX_PLL_TRIES		5
1299d0d8f2a5Srin #define IGC_PHY_PLL_UNCONF		0xFF
1300d0d8f2a5Srin #define IGC_PHY_PLL_FREQ_PAGE		0xFC0000
1301d0d8f2a5Srin #define IGC_PHY_PLL_FREQ_REG		0x000E
1302d0d8f2a5Srin #define IGC_INVM_DEFAULT_AL		0x202F
1303d0d8f2a5Srin #define IGC_INVM_AUTOLOAD		0x0A
1304d0d8f2a5Srin #define IGC_INVM_PLL_WO_VAL		0x0010
1305d0d8f2a5Srin 
1306d0d8f2a5Srin /* Proxy Filter Control Extended */
1307d0d8f2a5Srin #define IGC_PROXYFCEX_MDNS		0x00000001 /* mDNS */
1308d0d8f2a5Srin #define IGC_PROXYFCEX_MDNS_M		0x00000002 /* mDNS Multicast */
1309d0d8f2a5Srin #define IGC_PROXYFCEX_MDNS_U		0x00000004 /* mDNS Unicast */
1310d0d8f2a5Srin #define IGC_PROXYFCEX_IPV4_M		0x00000008 /* IPv4 Multicast */
1311d0d8f2a5Srin #define IGC_PROXYFCEX_IPV6_M		0x00000010 /* IPv6 Multicast */
1312d0d8f2a5Srin #define IGC_PROXYFCEX_IGMP		0x00000020 /* IGMP */
1313d0d8f2a5Srin #define IGC_PROXYFCEX_IGMP_M		0x00000040 /* IGMP Multicast */
1314d0d8f2a5Srin #define IGC_PROXYFCEX_ARPRES		0x00000080 /* ARP Response */
1315d0d8f2a5Srin #define IGC_PROXYFCEX_ARPRES_D		0x00000100 /* ARP Response Directed */
1316d0d8f2a5Srin #define IGC_PROXYFCEX_ICMPV4		0x00000200 /* ICMPv4 */
1317d0d8f2a5Srin #define IGC_PROXYFCEX_ICMPV4_D		0x00000400 /* ICMPv4 Directed */
1318d0d8f2a5Srin #define IGC_PROXYFCEX_ICMPV6		0x00000800 /* ICMPv6 */
1319d0d8f2a5Srin #define IGC_PROXYFCEX_ICMPV6_D		0x00001000 /* ICMPv6 Directed */
1320d0d8f2a5Srin #define IGC_PROXYFCEX_DNS		0x00002000 /* DNS */
1321d0d8f2a5Srin 
1322d0d8f2a5Srin /* Proxy Filter Control */
1323d0d8f2a5Srin #define IGC_PROXYFC_D0			0x00000001 /* Enable offload in D0 */
1324d0d8f2a5Srin #define IGC_PROXYFC_EX			0x00000004 /* Directed exact proxy */
1325d0d8f2a5Srin #define IGC_PROXYFC_MC			0x00000008 /* Directed MC Proxy */
1326d0d8f2a5Srin #define IGC_PROXYFC_BC			0x00000010 /* Broadcast Proxy Enable */
1327d0d8f2a5Srin #define IGC_PROXYFC_ARP_DIRECTED	0x00000020 /* Directed ARP Proxy Ena */
1328d0d8f2a5Srin #define IGC_PROXYFC_IPV4		0x00000040 /* Directed IPv4 Enable */
1329d0d8f2a5Srin #define IGC_PROXYFC_IPV6		0x00000080 /* Directed IPv6 Enable */
1330d0d8f2a5Srin #define IGC_PROXYFC_NS			0x00000200 /* IPv6 Neighbor Solicitation */
1331d0d8f2a5Srin #define IGC_PROXYFC_NS_DIRECTED		0x00000400 /* Directed NS Proxy Ena */
1332d0d8f2a5Srin #define IGC_PROXYFC_ARP			0x00000800 /* ARP Request Proxy Ena */
1333d0d8f2a5Srin /* Proxy Status */
1334d0d8f2a5Srin #define IGC_PROXYS_CLEAR		0xFFFFFFFF /* Clear */
1335d0d8f2a5Srin 
1336d0d8f2a5Srin /* Firmware Status */
1337d0d8f2a5Srin #define IGC_FWSTS_FWRI			0x80000000 /* FW Reset Indication */
1338d0d8f2a5Srin /* VF Control */
1339d0d8f2a5Srin #define IGC_VTCTRL_RST			0x04000000 /* Reset VF */
1340d0d8f2a5Srin 
1341d0d8f2a5Srin #define IGC_STATUS_LAN_ID_MASK		0x00000000C /* Mask for Lan ID field */
1342d0d8f2a5Srin /* Lan ID bit field offset in status register */
1343d0d8f2a5Srin #define IGC_STATUS_LAN_ID_OFFSET	2
1344d0d8f2a5Srin #define IGC_VFTA_ENTRIES		128
1345d0d8f2a5Srin 
1346d0d8f2a5Srin #define IGC_UNUSEDARG
1347d0d8f2a5Srin 
1348d0d8f2a5Srin #endif /* _IGC_DEFINES_H_ */
1349