xref: /netbsd-src/sys/dev/pci/if_wmreg.h (revision aaf4ece63a859a04e37cf3a7229b5fab0157cc06)
1 /*	$NetBSD: if_wmreg.h,v 1.16 2005/12/11 12:22:50 christos Exp $	*/
2 
3 /*
4  * Copyright (c) 2001 Wasabi Systems, Inc.
5  * All rights reserved.
6  *
7  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8  *
9  * Redistribution and use in source and binary forms, with or without
10  * modification, are permitted provided that the following conditions
11  * are met:
12  * 1. Redistributions of source code must retain the above copyright
13  *    notice, this list of conditions and the following disclaimer.
14  * 2. Redistributions in binary form must reproduce the above copyright
15  *    notice, this list of conditions and the following disclaimer in the
16  *    documentation and/or other materials provided with the distribution.
17  * 3. All advertising materials mentioning features or use of this software
18  *    must display the following acknowledgement:
19  *	This product includes software developed for the NetBSD Project by
20  *	Wasabi Systems, Inc.
21  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22  *    or promote products derived from this software without specific prior
23  *    written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
29  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35  * POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 /*
39  * Register description for the Intel i82542 (``Wiseman''),
40  * i82543 (``Livengood''), and i82544 (``Cordova'') Gigabit
41  * Ethernet chips.
42  */
43 
44 /*
45  * The wiseman supports 64-bit PCI addressing.  This structure
46  * describes the address in descriptors.
47  */
48 typedef struct wiseman_addr {
49 	uint32_t	wa_low;		/* low-order 32 bits */
50 	uint32_t	wa_high;	/* high-order 32 bits */
51 } __attribute__((__packed__)) wiseman_addr_t;
52 
53 /*
54  * The Wiseman receive descriptor.
55  *
56  * The receive descriptor ring must be aligned to a 4K boundary,
57  * and there must be an even multiple of 8 descriptors in the ring.
58  */
59 typedef struct wiseman_rxdesc {
60 	wiseman_addr_t	wrx_addr;	/* buffer address */
61 
62 	uint16_t	wrx_len;	/* buffer length */
63 	uint16_t	wrx_cksum;	/* checksum (starting at PCSS) */
64 
65 	uint8_t		wrx_status;	/* Rx status */
66 	uint8_t		wrx_errors;	/* Rx errors */
67 	uint16_t	wrx_special;	/* special field (VLAN, etc.) */
68 } __attribute__((__packed__)) wiseman_rxdesc_t;
69 
70 /* wrx_status bits */
71 #define	WRX_ST_DD	(1U << 0)	/* descriptor done */
72 #define	WRX_ST_EOP	(1U << 1)	/* end of packet */
73 #define	WRX_ST_IXSM	(1U << 2)	/* ignore checksum indication */
74 #define	WRX_ST_VP	(1U << 3)	/* VLAN packet */
75 #define	WRX_ST_BPDU	(1U << 4)	/* ??? */
76 #define	WRX_ST_TCPCS	(1U << 5)	/* TCP checksum performed */
77 #define	WRX_ST_IPCS	(1U << 6)	/* IP checksum performed */
78 #define	WRX_ST_PIF	(1U << 7)	/* passed in-exact filter */
79 
80 /* wrx_error bits */
81 #define	WRX_ER_CE	(1U << 0)	/* CRC error */
82 #define	WRX_ER_SE	(1U << 1)	/* symbol error */
83 #define	WRX_ER_SEQ	(1U << 2)	/* sequence error */
84 #define	WRX_ER_ICE	(1U << 3)	/* ??? */
85 #define	WRX_ER_CXE	(1U << 4)	/* carrier extension error */
86 #define	WRX_ER_TCPE	(1U << 5)	/* TCP checksum error */
87 #define	WRX_ER_IPE	(1U << 6)	/* IP checksum error */
88 #define	WRX_ER_RXE	(1U << 7)	/* Rx data error */
89 
90 /* wrx_special field for VLAN packets */
91 #define	WRX_VLAN_ID(x)	((x) & 0x0fff)	/* VLAN identifier */
92 #define	WRX_VLAN_CFI	(1U << 12)	/* Canonical Form Indicator */
93 #define	WRX_VLAN_PRI(x)	(((x) >> 13) & 7)/* VLAN priority field */
94 
95 /*
96  * The Wiseman transmit descriptor.
97  *
98  * The transmit descriptor ring must be aligned to a 4K boundary,
99  * and there must be an even multiple of 8 descriptors in the ring.
100  */
101 typedef struct wiseman_tx_fields {
102 	uint8_t wtxu_status;		/* Tx status */
103 	uint8_t wtxu_options;		/* options */
104 	uint16_t wtxu_vlan;		/* VLAN info */
105 } __attribute__((__packed__)) wiseman_txfields_t;
106 typedef struct wiseman_txdesc {
107 	wiseman_addr_t	wtx_addr;	/* buffer address */
108 	uint32_t	wtx_cmdlen;	/* command and length */
109 	wiseman_txfields_t wtx_fields;	/* fields; see below */
110 } __attribute__((__packed__)) wiseman_txdesc_t;
111 
112 /* Commands for wtx_cmdlen */
113 #define	WTX_CMD_EOP	(1U << 24)	/* end of packet */
114 #define	WTX_CMD_IFCS	(1U << 25)	/* insert FCS */
115 #define	WTX_CMD_RS	(1U << 27)	/* report status */
116 #define	WTX_CMD_RPS	(1U << 28)	/* report packet sent */
117 #define	WTX_CMD_DEXT	(1U << 29)	/* descriptor extension */
118 #define	WTX_CMD_VLE	(1U << 30)	/* VLAN enable */
119 #define	WTX_CMD_IDE	(1U << 31)	/* interrupt delay enable */
120 
121 /* Descriptor types (if DEXT is set) */
122 #define	WTX_DTYP_C	(0U << 20)	/* context */
123 #define	WTX_DTYP_D	(1U << 20)	/* data */
124 
125 /* wtx_fields status bits */
126 #define	WTX_ST_DD	(1U << 0)	/* descriptor done */
127 #define	WTX_ST_EC	(1U << 1)	/* excessive collisions */
128 #define	WTX_ST_LC	(1U << 2)	/* late collision */
129 #define	WTX_ST_TU	(1U << 3)	/* transmit underrun */
130 
131 /* wtx_fields option bits for IP/TCP/UDP checksum offload */
132 #define	WTX_IXSM	(1U << 0)	/* IP checksum offload */
133 #define	WTX_TXSM	(1U << 1)	/* TCP/UDP checksum offload */
134 
135 /* Maximum payload per Tx descriptor */
136 #define	WTX_MAX_LEN	4096
137 
138 /*
139  * The Livengood TCP/IP context descriptor.
140  */
141 struct livengood_tcpip_ctxdesc {
142 	uint32_t	tcpip_ipcs;	/* IP checksum context */
143 	uint32_t	tcpip_tucs;	/* TCP/UDP checksum context */
144 	uint32_t	tcpip_cmdlen;
145 	uint32_t	tcpip_seg;	/* TCP segmentation context */
146 };
147 
148 /* commands for context descriptors */
149 #define	WTX_TCPIP_CMD_TCP	(1U << 24)	/* 1 = TCP, 0 = UDP */
150 #define	WTX_TCPIP_CMD_IP	(1U << 25)	/* 1 = IPv4, 0 = IPv6 */
151 #define	WTX_TCPIP_CMD_TSE	(1U << 26)	/* segmentation context valid */
152 
153 #define	WTX_TCPIP_IPCSS(x)	((x) << 0)	/* checksum start */
154 #define	WTX_TCPIP_IPCSO(x)	((x) << 8)	/* checksum value offset */
155 #define	WTX_TCPIP_IPCSE(x)	((x) << 16)	/* checksum end */
156 
157 #define	WTX_TCPIP_TUCSS(x)	((x) << 0)	/* checksum start */
158 #define	WTX_TCPIP_TUCSO(x)	((x) << 8)	/* checksum value offset */
159 #define	WTX_TCPIP_TUCSE(x)	((x) << 16)	/* checksum end */
160 
161 #define	WTX_TCPIP_SEG_STATUS(x)	((x) << 0)
162 #define	WTX_TCPIP_SEG_HDRLEN(x)	((x) << 8)
163 #define	WTX_TCPIP_SEG_MSS(x)	((x) << 16)
164 
165 /*
166  * PCI config registers used by the Wiseman.
167  */
168 #define	WM_PCI_MMBA	PCI_MAPREG_START
169 
170 /*
171  * Wiseman Control/Status Registers.
172  */
173 #define	WMREG_CTRL	0x0000	/* Device Control Register */
174 #define	CTRL_FD		(1U << 0)	/* full duplex */
175 #define	CTRL_BEM	(1U << 1)	/* big-endian mode */
176 #define	CTRL_PRIOR	(1U << 2)	/* 0 = receive, 1 = fair */
177 #define	CTRL_LRST	(1U << 3)	/* link reset */
178 #define	CTRL_ASDE	(1U << 5)	/* auto speed detect enable */
179 #define	CTRL_SLU	(1U << 6)	/* set link up */
180 #define	CTRL_ILOS	(1U << 7)	/* invert loss of signal */
181 #define	CTRL_SPEED(x)	((x) << 8)	/* speed (Livengood) */
182 #define	CTRL_SPEED_10	CTRL_SPEED(0)
183 #define	CTRL_SPEED_100	CTRL_SPEED(1)
184 #define	CTRL_SPEED_1000	CTRL_SPEED(2)
185 #define	CTRL_SPEED_MASK	CTRL_SPEED(3)
186 #define	CTRL_FRCSPD	(1U << 11)	/* force speed (Livengood) */
187 #define	CTRL_FRCFDX	(1U << 12)	/* force full-duplex (Livengood) */
188 #define	CTRL_SWDPINS_SHIFT	18
189 #define	CTRL_SWDPINS_MASK	0x0f
190 #define	CTRL_SWDPIN(x)		(1U << (CTRL_SWDPINS_SHIFT + (x)))
191 #define	CTRL_SWDPIO_SHIFT	22
192 #define	CTRL_SWDPIO_MASK	0x0f
193 #define	CTRL_SWDPIO(x)		(1U << (CTRL_SWDPIO_SHIFT + (x)))
194 #define	CTRL_RST	(1U << 26)	/* device reset */
195 #define	CTRL_RFCE	(1U << 27)	/* Rx flow control enable */
196 #define	CTRL_TFCE	(1U << 28)	/* Tx flow control enable */
197 #define	CTRL_VME	(1U << 30)	/* VLAN Mode Enable */
198 #define	CTRL_PHY_RESET	(1U << 31)	/* PHY reset (Cordova) */
199 
200 #define	WMREG_CTRL_SHADOW 0x0004	/* Device Control Register (shadow) */
201 
202 #define	WMREG_STATUS	0x0008	/* Device Status Register */
203 #define	STATUS_FD	(1U << 0)	/* full duplex */
204 #define	STATUS_LU	(1U << 1)	/* link up */
205 #define	STATUS_TCKOK	(1U << 2)	/* Tx clock running */
206 #define	STATUS_RBCOK	(1U << 3)	/* Rx clock running */
207 #define	STATUS_FUNCID_SHIFT 2		/* 82546 function ID */
208 #define	STATUS_FUNCID_MASK  3		/* ... */
209 #define	STATUS_TXOFF	(1U << 4)	/* Tx paused */
210 #define	STATUS_TBIMODE	(1U << 5)	/* fiber mode (Livengood) */
211 #define	STATUS_SPEED(x)	((x) << 6)	/* speed indication */
212 #define	STATUS_SPEED_10	  STATUS_SPEED(0)
213 #define	STATUS_SPEED_100  STATUS_SPEED(1)
214 #define	STATUS_SPEED_1000 STATUS_SPEED(2)
215 #define	STATUS_ASDV(x)	((x) << 8)	/* auto speed det. val. (Livengood) */
216 #define	STATUS_MTXCKOK	(1U << 10)	/* MTXD clock running */
217 #define	STATUS_PCI66	(1U << 11)	/* 66MHz bus (Livengood) */
218 #define	STATUS_BUS64	(1U << 12)	/* 64-bit bus (Livengood) */
219 #define	STATUS_PCIX_MODE (1U << 13)	/* PCIX mode (Cordova) */
220 #define	STATUS_PCIXSPD(x) ((x) << 14)	/* PCIX speed indication (Cordova) */
221 #define	STATUS_PCIXSPD_50_66   STATUS_PCIXSPD(0)
222 #define	STATUS_PCIXSPD_66_100  STATUS_PCIXSPD(1)
223 #define	STATUS_PCIXSPD_100_133 STATUS_PCIXSPD(2)
224 #define	STATUS_PCIXSPD_MASK    STATUS_PCIXSPD(3)
225 
226 #define	WMREG_EECD	0x0010	/* EEPROM Control Register */
227 #define	EECD_SK		(1U << 0)	/* clock */
228 #define	EECD_CS		(1U << 1)	/* chip select */
229 #define	EECD_DI		(1U << 2)	/* data in */
230 #define	EECD_DO		(1U << 3)	/* data out */
231 #define	EECD_FWE(x)	((x) << 4)	/* flash write enable control */
232 #define	EECD_FWE_DISABLED EECD_FWE(1)
233 #define	EECD_FWE_ENABLED  EECD_FWE(2)
234 #define	EECD_EE_REQ	(1U << 6)	/* (shared) EEPROM request */
235 #define	EECD_EE_GNT	(1U << 7)	/* (shared) EEPROM grant */
236 #define	EECD_EE_PRES	(1U << 8)	/* EEPROM present */
237 #define	EECD_EE_SIZE	(1U << 9)	/* EEPROM size
238 					   (0 = 64 word, 1 = 256 word) */
239 #define	EECD_EE_ABITS	(1U << 10)	/* EEPROM address bits
240 					   (based on type) */
241 #define	EECD_EE_TYPE	(1U << 13)	/* EEPROM type
242 					   (0 = Microwire, 1 = SPI) */
243 
244 #define	UWIRE_OPC_ERASE	0x04		/* MicroWire "erase" opcode */
245 #define	UWIRE_OPC_WRITE	0x05		/* MicroWire "write" opcode */
246 #define	UWIRE_OPC_READ	0x06		/* MicroWire "read" opcode */
247 
248 #define	SPI_OPC_WRITE	0x02		/* SPI "write" opcode */
249 #define	SPI_OPC_READ	0x03		/* SPI "read" opcode */
250 #define	SPI_OPC_A8	0x08		/* opcode bit 3 == address bit 8 */
251 #define	SPI_OPC_WREN	0x06		/* SPI "set write enable" opcode */
252 #define	SPI_OPC_WRDI	0x04		/* SPI "clear write enable" opcode */
253 #define	SPI_OPC_RDSR	0x05		/* SPI "read status" opcode */
254 #define	SPI_OPC_WRSR	0x01		/* SPI "write status" opcode */
255 #define	SPI_MAX_RETRIES	5000		/* max wait of 5ms for RDY signal */
256 
257 #define	SPI_SR_RDY	0x01
258 #define	SPI_SR_WEN	0x02
259 #define	SPI_SR_BP0	0x04
260 #define	SPI_SR_BP1	0x08
261 #define	SPI_SR_WPEN	0x80
262 
263 #define	EEPROM_OFF_MACADDR	0x00	/* MAC address offset */
264 #define	EEPROM_OFF_CFG1		0x0a	/* config word 1 */
265 #define	EEPROM_OFF_CFG2		0x0f	/* config word 2 */
266 #define	EEPROM_OFF_SWDPIN	0x20	/* SWD Pins (Cordova) */
267 
268 #define	EEPROM_CFG1_LVDID	(1U << 0)
269 #define	EEPROM_CFG1_LSSID	(1U << 1)
270 #define	EEPROM_CFG1_PME_CLOCK	(1U << 2)
271 #define	EEPROM_CFG1_PM		(1U << 3)
272 #define	EEPROM_CFG1_ILOS	(1U << 4)
273 #define	EEPROM_CFG1_SWDPIO_SHIFT 5
274 #define	EEPROM_CFG1_SWDPIO_MASK	(0xf << EEPROM_CFG1_SWDPIO_SHIFT)
275 #define	EEPROM_CFG1_IPS1	(1U << 8)
276 #define	EEPROM_CFG1_LRST	(1U << 9)
277 #define	EEPROM_CFG1_FD		(1U << 10)
278 #define	EEPROM_CFG1_FRCSPD	(1U << 11)
279 #define	EEPROM_CFG1_IPS0	(1U << 12)
280 #define	EEPROM_CFG1_64_32_BAR	(1U << 13)
281 
282 #define	EEPROM_CFG2_CSR_RD_SPLIT (1U << 1)
283 #define	EEPROM_CFG2_APM_EN	(1U << 2)
284 #define	EEPROM_CFG2_64_BIT	(1U << 3)
285 #define	EEPROM_CFG2_MAX_READ	(1U << 4)
286 #define	EEPROM_CFG2_DMCR_MAP	(1U << 5)
287 #define	EEPROM_CFG2_133_CAP	(1U << 6)
288 #define	EEPROM_CFG2_MSI_DIS	(1U << 7)
289 #define	EEPROM_CFG2_FLASH_DIS	(1U << 8)
290 #define	EEPROM_CFG2_FLASH_SIZE(x) (((x) & 3) >> 9)
291 #define	EEPROM_CFG2_ANE		(1U << 11)
292 #define	EEPROM_CFG2_PAUSE(x)	(((x) & 3) >> 12)
293 #define	EEPROM_CFG2_ASDE	(1U << 14)
294 #define	EEPROM_CFG2_APM_PME	(1U << 15)
295 #define	EEPROM_CFG2_SWDPIO_SHIFT 4
296 #define	EEPROM_CFG2_SWDPIO_MASK	(0xf << EEPROM_CFG2_SWDPIO_SHIFT)
297 
298 #define	EEPROM_SWDPIN_MASK	0xdf
299 #define	EEPROM_SWDPIN_SWDPIN_SHIFT 0
300 #define	EEPROM_SWDPIN_SWDPIO_SHIFT 8
301 
302 #define	WMREG_CTRL_EXT	0x0018	/* Extended Device Control Register */
303 #define	CTRL_EXT_GPI_EN(x)	(1U << (x)) /* gpin interrupt enable */
304 #define	CTRL_EXT_SWDPINS_SHIFT	4
305 #define	CTRL_EXT_SWDPINS_MASK	0x0d
306 #define	CTRL_EXT_SWDPIN(x)	(1U << (CTRL_EXT_SWDPINS_SHIFT + (x) - 4))
307 #define	CTRL_EXT_SWDPIO_SHIFT	8
308 #define	CTRL_EXT_SWDPIO_MASK	0x0d
309 #define	CTRL_EXT_SWDPIO(x)	(1U << (CTRL_EXT_SWDPIO_SHIFT + (x) - 4))
310 #define	CTRL_EXT_ASDCHK		(1U << 12) /* ASD check */
311 #define	CTRL_EXT_EE_RST		(1U << 13) /* EEPROM reset */
312 #define	CTRL_EXT_IPS		(1U << 14) /* invert power state bit 0 */
313 #define	CTRL_EXT_SPD_BYPS	(1U << 15) /* speed select bypass */
314 #define	CTRL_EXT_IPS1		(1U << 16) /* invert power state bit 1 */
315 #define	CTRL_EXT_RO_DIS		(1U << 17) /* relaxed ordering disabled */
316 
317 #define	WMREG_MDIC	0x0020	/* MDI Control Register */
318 #define	MDIC_DATA(x)	((x) & 0xffff)
319 #define	MDIC_REGADD(x)	((x) << 16)
320 #define	MDIC_PHYADD(x)	((x) << 21)
321 #define	MDIC_OP_WRITE	(1U << 26)
322 #define	MDIC_OP_READ	(2U << 26)
323 #define	MDIC_READY	(1U << 28)
324 #define	MDIC_I		(1U << 29)	/* interrupt on MDI complete */
325 #define	MDIC_E		(1U << 30)	/* MDI error */
326 
327 #define	WMREG_FCAL	0x0028	/* Flow Control Address Low */
328 #define	FCAL_CONST	0x00c28001	/* Flow Control MAC addr low */
329 
330 #define	WMREG_FCAH	0x002c	/* Flow Control Address High */
331 #define	FCAH_CONST	0x00000100	/* Flow Control MAC addr high */
332 
333 #define	WMREG_FCT	0x0030	/* Flow Control Type */
334 
335 #define	WMREG_VET	0x0038	/* VLAN Ethertype */
336 
337 #define	WMREG_RAL_BASE	0x0040	/* Receive Address List */
338 #define	WMREG_CORDOVA_RAL_BASE 0x5400
339 #define	WMREG_RAL_LO(b, x) ((b) + ((x) << 3))
340 #define	WMREG_RAL_HI(b, x) (WMREG_RAL_LO(b, x) + 4)
341 	/*
342 	 * Receive Address List: The LO part is the low-order 32-bits
343 	 * of the MAC address.  The HI part is the high-order 16-bits
344 	 * along with a few control bits.
345 	 */
346 #define	RAL_AS(x)	((x) << 16)	/* address select */
347 #define	RAL_AS_DEST	RAL_AS(0)	/* (cordova?) */
348 #define	RAL_AS_SOURCE	RAL_AS(1)	/* (cordova?) */
349 #define	RAL_RDR1	(1U << 30)	/* put packet in alt. rx ring */
350 #define	RAL_AV		(1U << 31)	/* entry is valid */
351 
352 #define	WM_RAL_TABSIZE	16
353 
354 #define	WMREG_ICR	0x00c0	/* Interrupt Cause Register */
355 #define	ICR_TXDW	(1U << 0)	/* Tx desc written back */
356 #define	ICR_TXQE	(1U << 1)	/* Tx queue empty */
357 #define	ICR_LSC		(1U << 2)	/* link status change */
358 #define	ICR_RXSEQ	(1U << 3)	/* receive sequence error */
359 #define	ICR_RXDMT0	(1U << 4)	/* Rx ring 0 nearly empty */
360 #define	ICR_RXO		(1U << 6)	/* Rx overrun */
361 #define	ICR_RXT0	(1U << 7)	/* Rx ring 0 timer */
362 #define	ICR_MDAC	(1U << 9)	/* MDIO access complete */
363 #define	ICR_RXCFG	(1U << 10)	/* Receiving /C/ */
364 #define	ICR_GPI(x)	(1U << (x))	/* general purpose interrupts */
365 
366 #define WMREG_ITR	0x00c4	/* Interrupt Throttling Register */
367 #define ITR_IVAL_MASK	0xffff		/* Interval mask */
368 #define ITR_IVAL_SHIFT	0		/* Interval shift */
369 
370 #define	WMREG_ICS	0x00c8	/* Interrupt Cause Set Register */
371 	/* See ICR bits. */
372 
373 #define	WMREG_IMS	0x00d0	/* Interrupt Mask Set Register */
374 	/* See ICR bits. */
375 
376 #define	WMREG_IMC	0x00d8	/* Interrupt Mask Clear Register */
377 	/* See ICR bits. */
378 
379 #define	WMREG_RCTL	0x0100	/* Receive Control */
380 #define	RCTL_EN		(1U << 1)	/* receiver enable */
381 #define	RCTL_SBP	(1U << 2)	/* store bad packets */
382 #define	RCTL_UPE	(1U << 3)	/* unicast promisc. enable */
383 #define	RCTL_MPE	(1U << 4)	/* multicast promisc. enable */
384 #define	RCTL_LPE	(1U << 5)	/* large packet enable */
385 #define	RCTL_LBM(x)	((x) << 6)	/* loopback mode */
386 #define	RCTL_LBM_NONE	RCTL_LBM(0)
387 #define	RCTL_LBM_PHY	RCTL_LBM(3)
388 #define	RCTL_RDMTS(x)	((x) << 8)	/* receive desc. min thresh size */
389 #define	RCTL_RDMTS_1_2	RCTL_RDMTS(0)
390 #define	RCTL_RDMTS_1_4	RCTL_RDMTS(1)
391 #define	RCTL_RDMTS_1_8	RCTL_RDMTS(2)
392 #define	RCTL_RDMTS_MASK	RCTL_RDMTS(3)
393 #define	RCTL_MO(x)	((x) << 12)	/* multicast offset */
394 #define	RCTL_BAM	(1U << 15)	/* broadcast accept mode */
395 #define	RCTL_2k		(0 << 16)	/* 2k Rx buffers */
396 #define	RCTL_1k		(1 << 16)	/* 1k Rx buffers */
397 #define	RCTL_512	(2 << 16)	/* 512 byte Rx buffers */
398 #define	RCTL_256	(3 << 16)	/* 256 byte Rx buffers */
399 #define	RCTL_BSEX_16k	(1 << 16)	/* 16k Rx buffers (BSEX) */
400 #define	RCTL_BSEX_8k	(2 << 16)	/* 8k Rx buffers (BSEX) */
401 #define	RCTL_BSEX_4k	(3 << 16)	/* 4k Rx buffers (BSEX) */
402 #define	RCTL_DPF	(1U << 22)	/* discard pause frames */
403 #define	RCTL_PMCF	(1U << 23)	/* pass MAC control frames */
404 #define	RCTL_BSEX	(1U << 25)	/* buffer size extension (Livengood) */
405 #define	RCTL_SECRC	(1U << 26)	/* strip Ethernet CRC */
406 
407 #define	WMREG_OLD_RDTR0	0x0108	/* Receive Delay Timer (ring 0) */
408 #define	WMREG_RDTR	0x2820
409 #define	RDTR_FPD	(1U << 31)	/* flush partial descriptor */
410 
411 #define	WMREG_RADV	0x282c	/* Receive Interrupt Absolute Delay Timer */
412 
413 #define	WMREG_OLD_RDBAL0 0x0110	/* Receive Descriptor Base Low (ring 0) */
414 #define	WMREG_RDBAL	0x2800
415 
416 #define	WMREG_OLD_RDBAH0 0x0114	/* Receive Descriptor Base High (ring 0) */
417 #define	WMREG_RDBAH	0x2804
418 
419 #define	WMREG_OLD_RDLEN0 0x0118	/* Receive Descriptor Length (ring 0) */
420 #define	WMREG_RDLEN	0x2808
421 
422 #define	WMREG_OLD_RDH0	0x0120	/* Receive Descriptor Head (ring 0) */
423 #define	WMREG_RDH	0x2810
424 
425 #define	WMREG_OLD_RDT0	0x0128	/* Receive Descriptor Tail (ring 0) */
426 #define	WMREG_RDT	0x2818
427 
428 #define	WMREG_RXDCTL	0x2828	/* Receive Descriptor Control */
429 #define	RXDCTL_PTHRESH(x) ((x) << 0)	/* prefetch threshold */
430 #define	RXDCTL_HTHRESH(x) ((x) << 8)	/* host threshold */
431 #define	RXDCTL_WTHRESH(x) ((x) << 16)	/* write back threshold */
432 #define	RXDCTL_GRAN	(1U << 24)	/* 0 = cacheline, 1 = descriptor */
433 
434 #define	WMREG_OLD_RDTR1	0x0130	/* Receive Delay Timer (ring 1) */
435 
436 #define	WMREG_OLD_RDBA1_LO 0x0138 /* Receive Descriptor Base Low (ring 1) */
437 
438 #define	WMREG_OLD_RDBA1_HI 0x013c /* Receive Descriptor Base High (ring 1) */
439 
440 #define	WMREG_OLD_RDLEN1 0x0140	/* Receive Drscriptor Length (ring 1) */
441 
442 #define	WMREG_OLD_RDH1	0x0148
443 
444 #define	WMREG_OLD_RDT1	0x0150
445 
446 #define	WMREG_OLD_FCRTH 0x0160	/* Flow Control Rx Threshold Hi (OLD) */
447 #define	WMREG_FCRTL	0x2160	/* Flow Control Rx Threshold Lo */
448 #define	FCRTH_DFLT	0x00008000
449 
450 #define	WMREG_OLD_FCRTL 0x0168	/* Flow Control Rx Threshold Lo (OLD) */
451 #define	WMREG_FCRTH	0x2168	/* Flow Control Rx Threhsold Hi */
452 #define	FCRTL_DFLT	0x00004000
453 #define	FCRTL_XONE	0x80000000	/* Enable XON frame transmission */
454 
455 #define	WMREG_FCTTV	0x0170	/* Flow Control Transmit Timer Value */
456 #define	FCTTV_DFLT	0x00000600
457 
458 #define	WMREG_TXCW	0x0178	/* Transmit Configuration Word (TBI mode) */
459 	/* See MII ANAR_X bits. */
460 #define	TXCW_TxConfig	(1U << 30)	/* Tx Config */
461 #define	TXCW_ANE	(1U << 31)	/* Autonegotiate */
462 
463 #define	WMREG_RXCW	0x0180	/* Receive Configuration Word (TBI mode) */
464 	/* See MII ANLPAR_X bits. */
465 #define	RXCW_NC		(1U << 26)	/* no carrier */
466 #define	RXCW_IV		(1U << 27)	/* config invalid */
467 #define	RXCW_CC		(1U << 28)	/* config change */
468 #define	RXCW_C		(1U << 29)	/* /C/ reception */
469 #define	RXCW_SYNCH	(1U << 30)	/* synchronized */
470 #define	RXCW_ANC	(1U << 31)	/* autonegotiation complete */
471 
472 #define	WMREG_MTA	0x0200	/* Multicast Table Array */
473 #define	WMREG_CORDOVA_MTA 0x5200
474 
475 #define	WMREG_TCTL	0x0400	/* Transmit Control Register */
476 #define	TCTL_EN		(1U << 1)	/* transmitter enable */
477 #define	TCTL_PSP	(1U << 3)	/* pad short packets */
478 #define	TCTL_CT(x)	(((x) & 0xff) << 4)   /* 4:11 - collision threshold */
479 #define	TCTL_COLD(x)	(((x) & 0x3ff) << 12) /* 12:21 - collision distance */
480 #define	TCTL_SWXOFF	(1U << 22)	/* software XOFF */
481 #define	TCTL_RTLC	(1U << 24)	/* retransmit on late collision */
482 #define	TCTL_NRTU	(1U << 25)	/* no retransmit on underrun */
483 
484 #define	TX_COLLISION_THRESHOLD		15
485 #define	TX_COLLISION_DISTANCE_HDX	64
486 #define	TX_COLLISION_DISTANCE_FDX	512
487 
488 #define	WMREG_TQSA_LO	0x0408
489 
490 #define	WMREG_TQSA_HI	0x040c
491 
492 #define	WMREG_TIPG	0x0410	/* Transmit IPG Register */
493 #define	TIPG_IPGT(x)	(x)		/* IPG transmit time */
494 #define	TIPG_IPGR1(x)	((x) << 10)	/* IPG receive time 1 */
495 #define	TIPG_IPGR2(x)	((x) << 20)	/* IPG receive time 2 */
496 
497 #define	TIPG_WM_DFLT	(TIPG_IPGT(0x0a) | TIPG_IPGR1(0x02) | TIPG_IPGR2(0x0a))
498 #define	TIPG_LG_DFLT	(TIPG_IPGT(0x06) | TIPG_IPGR1(0x08) | TIPG_IPGR2(0x06))
499 #define	TIPG_1000T_DFLT	(TIPG_IPGT(0x08) | TIPG_IPGR1(0x08) | TIPG_IPGR2(0x06))
500 
501 #define	WMREG_TQC	0x0418
502 
503 #define	WMREG_RDFH	0x2410	/* Receive Data FIFO Head */
504 
505 #define	WMREG_RDFT	0x2418	/* Receive Data FIFO Tail */
506 
507 #define	WMREG_RDFHS	0x2420	/* Receive Data FIFO Head Saved */
508 
509 #define	WMREG_RDFTS	0x2428	/* Receive Data FIFO Tail Saved */
510 
511 #define	WMREG_TDFH	0x3410	/* Transmit Data FIFO Head */
512 
513 #define	WMREG_TDFT	0x3418	/* Transmit Data FIFO Tail */
514 
515 #define	WMREG_TDFHS	0x3420	/* Transmit Data FIFO Head Saved */
516 
517 #define	WMREG_TDFTS	0x3428	/* Transmit Data FIFO Tail Saved */
518 
519 #define	WMREG_TDFPC	0x3430	/* Transmit Data FIFO Packet Count */
520 
521 #define	WMREG_OLD_TBDAL	0x0420	/* Transmit Descriptor Base Lo */
522 #define	WMREG_TBDAL	0x3800
523 
524 #define	WMREG_OLD_TBDAH	0x0424	/* Transmit Descriptor Base Hi */
525 #define	WMREG_TBDAH	0x3804
526 
527 #define	WMREG_OLD_TDLEN	0x0428	/* Transmit Descriptor Length */
528 #define	WMREG_TDLEN	0x3808
529 
530 #define	WMREG_OLD_TDH	0x0430	/* Transmit Descriptor Head */
531 #define	WMREG_TDH	0x3810
532 
533 #define	WMREG_OLD_TDT	0x0438	/* Transmit Descriptor Tail */
534 #define	WMREG_TDT	0x3818
535 
536 #define	WMREG_OLD_TIDV	0x0440	/* Transmit Delay Interrupt Value */
537 #define	WMREG_TIDV	0x3820
538 
539 #define	WMREG_TXDCTL	0x3828	/* Trandmit Descriptor Control */
540 #define	TXDCTL_PTHRESH(x) ((x) << 0)	/* prefetch threshold */
541 #define	TXDCTL_HTHRESH(x) ((x) << 8)	/* host threshold */
542 #define	TXDCTL_WTHRESH(x) ((x) << 16)	/* write back threshold */
543 
544 #define	WMREG_TADV	0x382c	/* Transmit Absolute Interrupt Delay Timer */
545 
546 #define	WMREG_AIT	0x0458	/* Adaptive IFS Throttle */
547 
548 #define	WMREG_VFTA	0x0600
549 
550 #define	WM_MC_TABSIZE	128
551 #define	WM_VLAN_TABSIZE	128
552 
553 #define	WMREG_PBA	0x1000	/* Packet Buffer Allocation */
554 #define	PBA_BYTE_SHIFT	10		/* KB -> bytes */
555 #define	PBA_ADDR_SHIFT	7		/* KB -> quadwords */
556 #define	PBA_16K		0x0010		/* 16K, default Tx allocation */
557 #define	PBA_22K		0x0016
558 #define	PBA_24K		0x0018
559 #define	PBA_30K		0x001e
560 #define	PBA_40K		0x0028
561 #define	PBA_48K		0x0030		/* 48K, default Rx allocation */
562 
563 #define	WMREG_TXDMAC	0x3000	/* Transfer DMA Control */
564 #define	TXDMAC_DPP	(1U << 0)	/* disable packet prefetch */
565 
566 #define	WMREG_TSPMT	0x3830	/* TCP Segmentation Pad and Minimum
567 				   Threshold (Cordova) */
568 #define	TSPMT_TSMT(x)	(x)		/* TCP seg min transfer */
569 #define	TSPMT_TSPBP(x)	((x) << 16)	/* TCP seg pkt buf padding */
570 
571 #define	WMREG_RXCSUM	0x5000	/* Receive Checksum register */
572 #define	RXCSUM_PCSS	0x000000ff	/* Packet Checksum Start */
573 #define	RXCSUM_IPOFL	(1U << 8)	/* IP checksum offload */
574 #define	RXCSUM_TUOFL	(1U << 9)	/* TCP/UDP checksum offload */
575 
576 #define	WMREG_XONRXC	0x4048	/* XON Rx Count - R/clr */
577 #define	WMREG_XONTXC	0x404c	/* XON Tx Count - R/clr */
578 #define	WMREG_XOFFRXC	0x4050	/* XOFF Rx Count - R/clr */
579 #define	WMREG_XOFFTXC	0x4054	/* XOFF Tx Count - R/clr */
580 #define	WMREG_FCRUC	0x4058	/* Flow Control Rx Unsupported Count - R/clr */
581