1 /* $NetBSD: if_txp.c,v 1.14 2005/12/28 09:15:32 christos Exp $ */ 2 3 /* 4 * Copyright (c) 2001 5 * Jason L. Wright <jason@thought.net>, Theo de Raadt, and 6 * Aaron Campbell <aaron@monkey.org>. All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR 18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 19 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS OR THE VOICES IN THEIR HEADS 21 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 22 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 25 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27 * THE POSSIBILITY OF SUCH DAMAGE. 28 */ 29 30 /* 31 * Driver for 3c990 (Typhoon) Ethernet ASIC 32 */ 33 34 #include <sys/cdefs.h> 35 __KERNEL_RCSID(0, "$NetBSD: if_txp.c,v 1.14 2005/12/28 09:15:32 christos Exp $"); 36 37 #include "bpfilter.h" 38 #include "opt_inet.h" 39 40 #include <sys/param.h> 41 #include <sys/systm.h> 42 #include <sys/sockio.h> 43 #include <sys/mbuf.h> 44 #include <sys/malloc.h> 45 #include <sys/kernel.h> 46 #include <sys/socket.h> 47 #include <sys/device.h> 48 #include <sys/callout.h> 49 50 #include <net/if.h> 51 #include <net/if_dl.h> 52 #include <net/if_types.h> 53 #include <net/if_ether.h> 54 #include <net/if_arp.h> 55 56 #ifdef INET 57 #include <netinet/in.h> 58 #include <netinet/in_systm.h> 59 #include <netinet/in_var.h> 60 #include <netinet/ip.h> 61 #include <netinet/if_inarp.h> 62 #endif 63 64 #include <net/if_media.h> 65 66 #if NBPFILTER > 0 67 #include <net/bpf.h> 68 #endif 69 70 #include <uvm/uvm_extern.h> /* for vtophys */ 71 #include <machine/bus.h> 72 73 #include <dev/mii/mii.h> 74 #include <dev/mii/miivar.h> 75 #include <dev/pci/pcireg.h> 76 #include <dev/pci/pcivar.h> 77 #include <dev/pci/pcidevs.h> 78 79 #include <dev/pci/if_txpreg.h> 80 81 #include <dev/microcode/typhoon/3c990img.h> 82 83 /* 84 * These currently break the 3c990 firmware, hopefully will be resolved 85 * at some point. 86 */ 87 #undef TRY_TX_UDP_CSUM 88 #undef TRY_TX_TCP_CSUM 89 90 int txp_probe(struct device *, struct cfdata *, void *); 91 void txp_attach(struct device *, struct device *, void *); 92 int txp_intr(void *); 93 void txp_tick(void *); 94 void txp_shutdown(void *); 95 int txp_ioctl(struct ifnet *, u_long, caddr_t); 96 void txp_start(struct ifnet *); 97 void txp_stop(struct txp_softc *); 98 void txp_init(struct txp_softc *); 99 void txp_watchdog(struct ifnet *); 100 101 int txp_chip_init(struct txp_softc *); 102 int txp_reset_adapter(struct txp_softc *); 103 int txp_download_fw(struct txp_softc *); 104 int txp_download_fw_wait(struct txp_softc *); 105 int txp_download_fw_section(struct txp_softc *, 106 const struct txp_fw_section_header *, int); 107 int txp_alloc_rings(struct txp_softc *); 108 void txp_dma_free(struct txp_softc *, struct txp_dma_alloc *); 109 int txp_dma_malloc(struct txp_softc *, bus_size_t, struct txp_dma_alloc *, int); 110 void txp_set_filter(struct txp_softc *); 111 112 int txp_cmd_desc_numfree(struct txp_softc *); 113 int txp_command(struct txp_softc *, u_int16_t, u_int16_t, u_int32_t, 114 u_int32_t, u_int16_t *, u_int32_t *, u_int32_t *, int); 115 int txp_command2(struct txp_softc *, u_int16_t, u_int16_t, 116 u_int32_t, u_int32_t, struct txp_ext_desc *, u_int8_t, 117 struct txp_rsp_desc **, int); 118 int txp_response(struct txp_softc *, u_int32_t, u_int16_t, u_int16_t, 119 struct txp_rsp_desc **); 120 void txp_rsp_fixup(struct txp_softc *, struct txp_rsp_desc *, 121 struct txp_rsp_desc *); 122 void txp_capabilities(struct txp_softc *); 123 124 void txp_ifmedia_sts(struct ifnet *, struct ifmediareq *); 125 int txp_ifmedia_upd(struct ifnet *); 126 void txp_show_descriptor(void *); 127 void txp_tx_reclaim(struct txp_softc *, struct txp_tx_ring *, 128 struct txp_dma_alloc *); 129 void txp_rxbuf_reclaim(struct txp_softc *); 130 void txp_rx_reclaim(struct txp_softc *, struct txp_rx_ring *, 131 struct txp_dma_alloc *); 132 133 CFATTACH_DECL(txp, sizeof(struct txp_softc), txp_probe, txp_attach, 134 NULL, NULL); 135 136 const struct txp_pci_match { 137 int vid, did, flags; 138 } txp_devices[] = { 139 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990, 0 }, 140 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990TX95, 0 }, 141 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990TX97, 0 }, 142 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990SVR95, TXP_SERVERVERSION }, 143 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990SVR97, TXP_SERVERVERSION }, 144 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C990B, TXP_USESUBSYSTEM }, 145 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C990BSVR, TXP_SERVERVERSION }, 146 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990FX, TXP_USESUBSYSTEM }, 147 }; 148 149 static const struct txp_pci_match *txp_pcilookup(pcireg_t); 150 151 static const struct { 152 u_int16_t mask, value; 153 int flags; 154 } txp_subsysinfo[] = { 155 {0xf000, 0x2000, TXP_SERVERVERSION}, 156 {0x0100, 0x0100, TXP_FIBER}, 157 #if 0 /* information from 3com header, unused */ 158 {0x0010, 0x0010, /* secured firmware */}, 159 {0x0003, 0x0000, /* variable DES */}, 160 {0x0003, 0x0001, /* single DES - "95" */}, 161 {0x0003, 0x0002, /* triple DES - "97" */}, 162 #endif 163 }; 164 165 static const struct txp_pci_match * 166 txp_pcilookup(id) 167 pcireg_t id; 168 { 169 int i; 170 171 for (i = 0; i < sizeof(txp_devices) / sizeof(txp_devices[0]); i++) 172 if ((PCI_VENDOR(id) == txp_devices[i].vid) && 173 (PCI_PRODUCT(id) == txp_devices[i].did)) 174 return (&txp_devices[i]); 175 return (0); 176 } 177 178 int 179 txp_probe(parent, match, aux) 180 struct device *parent; 181 struct cfdata *match; 182 void *aux; 183 { 184 struct pci_attach_args *pa = aux; 185 186 if (txp_pcilookup(pa->pa_id)) 187 return (1); 188 return (0); 189 } 190 191 void 192 txp_attach(parent, self, aux) 193 struct device *parent, *self; 194 void *aux; 195 { 196 struct txp_softc *sc = (struct txp_softc *)self; 197 struct pci_attach_args *pa = aux; 198 pci_chipset_tag_t pc = pa->pa_pc; 199 pci_intr_handle_t ih; 200 const char *intrstr = NULL; 201 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 202 u_int32_t command; 203 u_int16_t p1; 204 u_int32_t p2; 205 u_char enaddr[6]; 206 const struct txp_pci_match *pcimatch; 207 u_int16_t subsys; 208 int i, flags; 209 char devinfo[256]; 210 211 sc->sc_cold = 1; 212 213 pcimatch = txp_pcilookup(pa->pa_id); 214 flags = pcimatch->flags; 215 if (pcimatch->flags & TXP_USESUBSYSTEM) { 216 subsys = PCI_PRODUCT(pci_conf_read(pc, pa->pa_tag, 217 PCI_SUBSYS_ID_REG)); 218 for (i = 0; 219 i < sizeof(txp_subsysinfo)/sizeof(txp_subsysinfo[0]); 220 i++) 221 if ((subsys & txp_subsysinfo[i].mask) == 222 txp_subsysinfo[i].value) 223 flags |= txp_subsysinfo[i].flags; 224 } 225 sc->sc_flags = flags; 226 227 pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo)); 228 #define TXP_EXTRAINFO ((flags & (TXP_USESUBSYSTEM|TXP_SERVERVERSION)) == \ 229 (TXP_USESUBSYSTEM|TXP_SERVERVERSION) ? " (SVR)" : "") 230 printf(": %s%s\n%s", devinfo, TXP_EXTRAINFO, sc->sc_dev.dv_xname); 231 232 command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG); 233 234 if (!(command & PCI_COMMAND_MASTER_ENABLE)) { 235 printf(": failed to enable bus mastering\n"); 236 return; 237 } 238 239 if (!(command & PCI_COMMAND_MEM_ENABLE)) { 240 printf(": failed to enable memory mapping\n"); 241 return; 242 } 243 if (pci_mapreg_map(pa, TXP_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0, 244 &sc->sc_bt, &sc->sc_bh, NULL, NULL)) { 245 printf(": can't map mem space %d\n", 0); 246 return; 247 } 248 249 sc->sc_dmat = pa->pa_dmat; 250 251 /* 252 * Allocate our interrupt. 253 */ 254 if (pci_intr_map(pa, &ih)) { 255 printf(": couldn't map interrupt\n"); 256 return; 257 } 258 259 intrstr = pci_intr_string(pc, ih); 260 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, txp_intr, sc); 261 if (sc->sc_ih == NULL) { 262 printf(": couldn't establish interrupt"); 263 if (intrstr != NULL) 264 printf(" at %s", intrstr); 265 printf("\n"); 266 return; 267 } 268 printf(": interrupting at %s\n", intrstr); 269 270 if (txp_chip_init(sc)) 271 goto cleanupintr; 272 273 if (txp_download_fw(sc)) 274 goto cleanupintr; 275 276 if (txp_alloc_rings(sc)) 277 goto cleanupintr; 278 279 if (txp_command(sc, TXP_CMD_MAX_PKT_SIZE_WRITE, TXP_MAX_PKTLEN, 0, 0, 280 NULL, NULL, NULL, 1)) 281 goto cleanupintr; 282 283 if (txp_command(sc, TXP_CMD_STATION_ADDRESS_READ, 0, 0, 0, 284 &p1, &p2, NULL, 1)) 285 goto cleanupintr; 286 287 txp_set_filter(sc); 288 289 p1 = htole16(p1); 290 enaddr[0] = ((u_int8_t *)&p1)[1]; 291 enaddr[1] = ((u_int8_t *)&p1)[0]; 292 p2 = htole32(p2); 293 enaddr[2] = ((u_int8_t *)&p2)[3]; 294 enaddr[3] = ((u_int8_t *)&p2)[2]; 295 enaddr[4] = ((u_int8_t *)&p2)[1]; 296 enaddr[5] = ((u_int8_t *)&p2)[0]; 297 298 printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname, 299 ether_sprintf(enaddr)); 300 sc->sc_cold = 0; 301 302 ifmedia_init(&sc->sc_ifmedia, 0, txp_ifmedia_upd, txp_ifmedia_sts); 303 if (flags & TXP_FIBER) { 304 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX, 305 0, NULL); 306 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX|IFM_HDX, 307 0, NULL); 308 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX|IFM_FDX, 309 0, NULL); 310 } else { 311 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T, 312 0, NULL); 313 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T|IFM_HDX, 314 0, NULL); 315 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T|IFM_FDX, 316 0, NULL); 317 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX, 318 0, NULL); 319 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX|IFM_HDX, 320 0, NULL); 321 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX|IFM_FDX, 322 0, NULL); 323 } 324 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 325 326 sc->sc_xcvr = TXP_XCVR_AUTO; 327 txp_command(sc, TXP_CMD_XCVR_SELECT, TXP_XCVR_AUTO, 0, 0, 328 NULL, NULL, NULL, 0); 329 ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO); 330 331 ifp->if_softc = sc; 332 ifp->if_mtu = ETHERMTU; 333 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 334 ifp->if_ioctl = txp_ioctl; 335 ifp->if_start = txp_start; 336 ifp->if_watchdog = txp_watchdog; 337 ifp->if_baudrate = 10000000; 338 IFQ_SET_MAXLEN(&ifp->if_snd, TX_ENTRIES); 339 IFQ_SET_READY(&ifp->if_snd); 340 ifp->if_capabilities = 0; 341 bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ); 342 343 txp_capabilities(sc); 344 345 callout_init(&sc->sc_tick); 346 callout_setfunc(&sc->sc_tick, txp_tick, sc); 347 348 /* 349 * Attach us everywhere 350 */ 351 if_attach(ifp); 352 ether_ifattach(ifp, enaddr); 353 354 shutdownhook_establish(txp_shutdown, sc); 355 356 357 return; 358 359 cleanupintr: 360 pci_intr_disestablish(pc,sc->sc_ih); 361 362 return; 363 364 } 365 366 int 367 txp_chip_init(sc) 368 struct txp_softc *sc; 369 { 370 /* disable interrupts */ 371 WRITE_REG(sc, TXP_IER, 0); 372 WRITE_REG(sc, TXP_IMR, 373 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | 374 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 375 TXP_INT_LATCH); 376 377 /* ack all interrupts */ 378 WRITE_REG(sc, TXP_ISR, TXP_INT_RESERVED | TXP_INT_LATCH | 379 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 | 380 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | 381 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 382 TXP_INT_A2H_3 | TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0); 383 384 if (txp_reset_adapter(sc)) 385 return (-1); 386 387 /* disable interrupts */ 388 WRITE_REG(sc, TXP_IER, 0); 389 WRITE_REG(sc, TXP_IMR, 390 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | 391 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 392 TXP_INT_LATCH); 393 394 /* ack all interrupts */ 395 WRITE_REG(sc, TXP_ISR, TXP_INT_RESERVED | TXP_INT_LATCH | 396 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 | 397 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | 398 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 399 TXP_INT_A2H_3 | TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0); 400 401 return (0); 402 } 403 404 int 405 txp_reset_adapter(sc) 406 struct txp_softc *sc; 407 { 408 u_int32_t r; 409 int i; 410 411 WRITE_REG(sc, TXP_SRR, TXP_SRR_ALL); 412 DELAY(1000); 413 WRITE_REG(sc, TXP_SRR, 0); 414 415 /* Should wait max 6 seconds */ 416 for (i = 0; i < 6000; i++) { 417 r = READ_REG(sc, TXP_A2H_0); 418 if (r == STAT_WAITING_FOR_HOST_REQUEST) 419 break; 420 DELAY(1000); 421 } 422 423 if (r != STAT_WAITING_FOR_HOST_REQUEST) { 424 printf("%s: reset hung\n", TXP_DEVNAME(sc)); 425 return (-1); 426 } 427 428 return (0); 429 } 430 431 int 432 txp_download_fw(sc) 433 struct txp_softc *sc; 434 { 435 const struct txp_fw_file_header *fileheader; 436 const struct txp_fw_section_header *secthead; 437 int sect; 438 u_int32_t r, i, ier, imr; 439 440 ier = READ_REG(sc, TXP_IER); 441 WRITE_REG(sc, TXP_IER, ier | TXP_INT_A2H_0); 442 443 imr = READ_REG(sc, TXP_IMR); 444 WRITE_REG(sc, TXP_IMR, imr | TXP_INT_A2H_0); 445 446 for (i = 0; i < 10000; i++) { 447 r = READ_REG(sc, TXP_A2H_0); 448 if (r == STAT_WAITING_FOR_HOST_REQUEST) 449 break; 450 DELAY(50); 451 } 452 if (r != STAT_WAITING_FOR_HOST_REQUEST) { 453 printf(": not waiting for host request\n"); 454 return (-1); 455 } 456 457 /* Ack the status */ 458 WRITE_REG(sc, TXP_ISR, TXP_INT_A2H_0); 459 460 fileheader = (const struct txp_fw_file_header *)tc990image; 461 if (bcmp("TYPHOON", fileheader->magicid, sizeof(fileheader->magicid))) { 462 printf(": fw invalid magic\n"); 463 return (-1); 464 } 465 466 /* Tell boot firmware to get ready for image */ 467 WRITE_REG(sc, TXP_H2A_1, le32toh(fileheader->addr)); 468 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_RUNTIME_IMAGE); 469 470 if (txp_download_fw_wait(sc)) { 471 printf("%s: fw wait failed, initial\n", sc->sc_dev.dv_xname); 472 return (-1); 473 } 474 475 secthead = (const struct txp_fw_section_header *) 476 (((const u_int8_t *)tc990image) + 477 sizeof(struct txp_fw_file_header)); 478 479 for (sect = 0; sect < le32toh(fileheader->nsections); sect++) { 480 if (txp_download_fw_section(sc, secthead, sect)) 481 return (-1); 482 secthead = (const struct txp_fw_section_header *) 483 (((const u_int8_t *)secthead) + le32toh(secthead->nbytes) + 484 sizeof(*secthead)); 485 } 486 487 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_DOWNLOAD_COMPLETE); 488 489 for (i = 0; i < 10000; i++) { 490 r = READ_REG(sc, TXP_A2H_0); 491 if (r == STAT_WAITING_FOR_BOOT) 492 break; 493 DELAY(50); 494 } 495 if (r != STAT_WAITING_FOR_BOOT) { 496 printf(": not waiting for boot\n"); 497 return (-1); 498 } 499 500 WRITE_REG(sc, TXP_IER, ier); 501 WRITE_REG(sc, TXP_IMR, imr); 502 503 return (0); 504 } 505 506 int 507 txp_download_fw_wait(sc) 508 struct txp_softc *sc; 509 { 510 u_int32_t i, r; 511 512 for (i = 0; i < 10000; i++) { 513 r = READ_REG(sc, TXP_ISR); 514 if (r & TXP_INT_A2H_0) 515 break; 516 DELAY(50); 517 } 518 519 if (!(r & TXP_INT_A2H_0)) { 520 printf(": fw wait failed comm0\n"); 521 return (-1); 522 } 523 524 WRITE_REG(sc, TXP_ISR, TXP_INT_A2H_0); 525 526 r = READ_REG(sc, TXP_A2H_0); 527 if (r != STAT_WAITING_FOR_SEGMENT) { 528 printf(": fw not waiting for segment\n"); 529 return (-1); 530 } 531 return (0); 532 } 533 534 int 535 txp_download_fw_section(sc, sect, sectnum) 536 struct txp_softc *sc; 537 const struct txp_fw_section_header *sect; 538 int sectnum; 539 { 540 struct txp_dma_alloc dma; 541 int rseg, err = 0; 542 struct mbuf m; 543 #ifdef INET 544 u_int16_t csum; 545 #endif 546 547 /* Skip zero length sections */ 548 if (sect->nbytes == 0) 549 return (0); 550 551 /* Make sure we aren't past the end of the image */ 552 rseg = ((const u_int8_t *)sect) - ((const u_int8_t *)tc990image); 553 if (rseg >= sizeof(tc990image)) { 554 printf(": fw invalid section address, section %d\n", sectnum); 555 return (-1); 556 } 557 558 /* Make sure this section doesn't go past the end */ 559 rseg += le32toh(sect->nbytes); 560 if (rseg >= sizeof(tc990image)) { 561 printf(": fw truncated section %d\n", sectnum); 562 return (-1); 563 } 564 565 /* map a buffer, copy segment to it, get physaddr */ 566 if (txp_dma_malloc(sc, le32toh(sect->nbytes), &dma, 0)) { 567 printf(": fw dma malloc failed, section %d\n", sectnum); 568 return (-1); 569 } 570 571 bcopy(((const u_int8_t *)sect) + sizeof(*sect), dma.dma_vaddr, 572 le32toh(sect->nbytes)); 573 574 /* 575 * dummy up mbuf and verify section checksum 576 */ 577 m.m_type = MT_DATA; 578 m.m_next = m.m_nextpkt = NULL; 579 m.m_len = le32toh(sect->nbytes); 580 m.m_data = dma.dma_vaddr; 581 m.m_flags = 0; 582 #ifdef INET 583 csum = in_cksum(&m, le32toh(sect->nbytes)); 584 if (csum != sect->cksum) { 585 printf(": fw section %d, bad cksum (expected 0x%x got 0x%x)\n", 586 sectnum, sect->cksum, csum); 587 txp_dma_free(sc, &dma); 588 return -1; 589 } 590 #endif 591 592 bus_dmamap_sync(sc->sc_dmat, dma.dma_map, 0, 593 dma.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE); 594 595 WRITE_REG(sc, TXP_H2A_1, le32toh(sect->nbytes)); 596 WRITE_REG(sc, TXP_H2A_2, le32toh(sect->cksum)); 597 WRITE_REG(sc, TXP_H2A_3, le32toh(sect->addr)); 598 WRITE_REG(sc, TXP_H2A_4, dma.dma_paddr >> 32); 599 WRITE_REG(sc, TXP_H2A_5, dma.dma_paddr & 0xffffffff); 600 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_SEGMENT_AVAILABLE); 601 602 if (txp_download_fw_wait(sc)) { 603 printf("%s: fw wait failed, section %d\n", 604 sc->sc_dev.dv_xname, sectnum); 605 err = -1; 606 } 607 608 bus_dmamap_sync(sc->sc_dmat, dma.dma_map, 0, 609 dma.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE); 610 611 txp_dma_free(sc, &dma); 612 return (err); 613 } 614 615 int 616 txp_intr(vsc) 617 void *vsc; 618 { 619 struct txp_softc *sc = vsc; 620 struct txp_hostvar *hv = sc->sc_hostvar; 621 u_int32_t isr; 622 int claimed = 0; 623 624 /* mask all interrupts */ 625 WRITE_REG(sc, TXP_IMR, TXP_INT_RESERVED | TXP_INT_SELF | 626 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 | 627 TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0 | 628 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 629 TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | TXP_INT_LATCH); 630 631 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0, 632 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTWRITE|BUS_DMASYNC_POSTREAD); 633 634 isr = READ_REG(sc, TXP_ISR); 635 while (isr) { 636 claimed = 1; 637 WRITE_REG(sc, TXP_ISR, isr); 638 639 if ((*sc->sc_rxhir.r_roff) != (*sc->sc_rxhir.r_woff)) 640 txp_rx_reclaim(sc, &sc->sc_rxhir, &sc->sc_rxhiring_dma); 641 if ((*sc->sc_rxlor.r_roff) != (*sc->sc_rxlor.r_woff)) 642 txp_rx_reclaim(sc, &sc->sc_rxlor, &sc->sc_rxloring_dma); 643 644 if (hv->hv_rx_buf_write_idx == hv->hv_rx_buf_read_idx) 645 txp_rxbuf_reclaim(sc); 646 647 if (sc->sc_txhir.r_cnt && (sc->sc_txhir.r_cons != 648 TXP_OFFSET2IDX(le32toh(*(sc->sc_txhir.r_off))))) 649 txp_tx_reclaim(sc, &sc->sc_txhir, &sc->sc_txhiring_dma); 650 651 if (sc->sc_txlor.r_cnt && (sc->sc_txlor.r_cons != 652 TXP_OFFSET2IDX(le32toh(*(sc->sc_txlor.r_off))))) 653 txp_tx_reclaim(sc, &sc->sc_txlor, &sc->sc_txloring_dma); 654 655 isr = READ_REG(sc, TXP_ISR); 656 } 657 658 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0, 659 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTWRITE|BUS_DMASYNC_POSTREAD); 660 661 /* unmask all interrupts */ 662 WRITE_REG(sc, TXP_IMR, TXP_INT_A2H_3); 663 664 txp_start(&sc->sc_arpcom.ec_if); 665 666 return (claimed); 667 } 668 669 void 670 txp_rx_reclaim(sc, r, dma) 671 struct txp_softc *sc; 672 struct txp_rx_ring *r; 673 struct txp_dma_alloc *dma; 674 { 675 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 676 struct txp_rx_desc *rxd; 677 struct mbuf *m; 678 struct txp_swdesc *sd; 679 u_int32_t roff, woff; 680 int sumflags = 0; 681 int idx; 682 683 roff = le32toh(*r->r_roff); 684 woff = le32toh(*r->r_woff); 685 idx = roff / sizeof(struct txp_rx_desc); 686 rxd = r->r_desc + idx; 687 688 while (roff != woff) { 689 690 bus_dmamap_sync(sc->sc_dmat, dma->dma_map, 691 idx * sizeof(struct txp_rx_desc), sizeof(struct txp_rx_desc), 692 BUS_DMASYNC_POSTREAD); 693 694 if (rxd->rx_flags & RX_FLAGS_ERROR) { 695 printf("%s: error 0x%x\n", sc->sc_dev.dv_xname, 696 le32toh(rxd->rx_stat)); 697 ifp->if_ierrors++; 698 goto next; 699 } 700 701 /* retrieve stashed pointer */ 702 bcopy(__UNVOLATILE(&rxd->rx_vaddrlo), &sd, sizeof(sd)); 703 704 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0, 705 sd->sd_map->dm_mapsize, BUS_DMASYNC_POSTREAD); 706 bus_dmamap_unload(sc->sc_dmat, sd->sd_map); 707 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map); 708 m = sd->sd_mbuf; 709 free(sd, M_DEVBUF); 710 m->m_pkthdr.len = m->m_len = le16toh(rxd->rx_len); 711 712 #ifdef __STRICT_ALIGNMENT 713 { 714 /* 715 * XXX Nice chip, except it won't accept "off by 2" 716 * buffers, so we're force to copy. Supposedly 717 * this will be fixed in a newer firmware rev 718 * and this will be temporary. 719 */ 720 struct mbuf *mnew; 721 722 MGETHDR(mnew, M_DONTWAIT, MT_DATA); 723 if (mnew == NULL) { 724 m_freem(m); 725 goto next; 726 } 727 if (m->m_len > (MHLEN - 2)) { 728 MCLGET(mnew, M_DONTWAIT); 729 if (!(mnew->m_flags & M_EXT)) { 730 m_freem(mnew); 731 m_freem(m); 732 goto next; 733 } 734 } 735 mnew->m_pkthdr.rcvif = ifp; 736 mnew->m_pkthdr.len = mnew->m_len = m->m_len; 737 mnew->m_data += 2; 738 bcopy(m->m_data, mnew->m_data, m->m_len); 739 m_freem(m); 740 m = mnew; 741 } 742 #endif 743 744 #if NBPFILTER > 0 745 /* 746 * Handle BPF listeners. Let the BPF user see the packet. 747 */ 748 if (ifp->if_bpf) 749 bpf_mtap(ifp->if_bpf, m); 750 #endif 751 752 if (rxd->rx_stat & htole32(RX_STAT_IPCKSUMBAD)) 753 sumflags |= (M_CSUM_IPv4|M_CSUM_IPv4_BAD); 754 else if (rxd->rx_stat & htole32(RX_STAT_IPCKSUMGOOD)) 755 sumflags |= M_CSUM_IPv4; 756 757 if (rxd->rx_stat & htole32(RX_STAT_TCPCKSUMBAD)) 758 sumflags |= (M_CSUM_TCPv4|M_CSUM_TCP_UDP_BAD); 759 else if (rxd->rx_stat & htole32(RX_STAT_TCPCKSUMGOOD)) 760 sumflags |= M_CSUM_TCPv4; 761 762 if (rxd->rx_stat & htole32(RX_STAT_UDPCKSUMBAD)) 763 sumflags |= (M_CSUM_UDPv4|M_CSUM_TCP_UDP_BAD); 764 else if (rxd->rx_stat & htole32(RX_STAT_UDPCKSUMGOOD)) 765 sumflags |= M_CSUM_UDPv4; 766 767 m->m_pkthdr.csum_flags = sumflags; 768 769 if (rxd->rx_stat & htole32(RX_STAT_VLAN)) { 770 VLAN_INPUT_TAG(ifp, m, htons(rxd->rx_vlan >> 16), 771 continue); 772 } 773 774 (*ifp->if_input)(ifp, m); 775 776 next: 777 bus_dmamap_sync(sc->sc_dmat, dma->dma_map, 778 idx * sizeof(struct txp_rx_desc), sizeof(struct txp_rx_desc), 779 BUS_DMASYNC_PREREAD); 780 781 roff += sizeof(struct txp_rx_desc); 782 if (roff == (RX_ENTRIES * sizeof(struct txp_rx_desc))) { 783 idx = 0; 784 roff = 0; 785 rxd = r->r_desc; 786 } else { 787 idx++; 788 rxd++; 789 } 790 woff = le32toh(*r->r_woff); 791 } 792 793 *r->r_roff = htole32(woff); 794 } 795 796 void 797 txp_rxbuf_reclaim(sc) 798 struct txp_softc *sc; 799 { 800 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 801 struct txp_hostvar *hv = sc->sc_hostvar; 802 struct txp_rxbuf_desc *rbd; 803 struct txp_swdesc *sd; 804 u_int32_t i, end; 805 806 end = TXP_OFFSET2IDX(le32toh(hv->hv_rx_buf_read_idx)); 807 i = TXP_OFFSET2IDX(le32toh(hv->hv_rx_buf_write_idx)); 808 809 if (++i == RXBUF_ENTRIES) 810 i = 0; 811 812 rbd = sc->sc_rxbufs + i; 813 814 while (i != end) { 815 sd = (struct txp_swdesc *)malloc(sizeof(struct txp_swdesc), 816 M_DEVBUF, M_NOWAIT); 817 if (sd == NULL) 818 break; 819 820 MGETHDR(sd->sd_mbuf, M_DONTWAIT, MT_DATA); 821 if (sd->sd_mbuf == NULL) 822 goto err_sd; 823 824 MCLGET(sd->sd_mbuf, M_DONTWAIT); 825 if ((sd->sd_mbuf->m_flags & M_EXT) == 0) 826 goto err_mbuf; 827 sd->sd_mbuf->m_pkthdr.rcvif = ifp; 828 sd->sd_mbuf->m_pkthdr.len = sd->sd_mbuf->m_len = MCLBYTES; 829 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN, 1, 830 TXP_MAX_PKTLEN, 0, BUS_DMA_NOWAIT, &sd->sd_map)) 831 goto err_mbuf; 832 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, sd->sd_mbuf, 833 BUS_DMA_NOWAIT)) { 834 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map); 835 goto err_mbuf; 836 } 837 838 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map, 839 i * sizeof(struct txp_rxbuf_desc), 840 sizeof(struct txp_rxbuf_desc), BUS_DMASYNC_POSTWRITE); 841 842 /* stash away pointer */ 843 bcopy(&sd, __UNVOLATILE(&rbd->rb_vaddrlo), sizeof(sd)); 844 845 rbd->rb_paddrlo = ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) 846 & 0xffffffff; 847 rbd->rb_paddrhi = ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) 848 >> 32; 849 850 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0, 851 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREREAD); 852 853 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map, 854 i * sizeof(struct txp_rxbuf_desc), 855 sizeof(struct txp_rxbuf_desc), BUS_DMASYNC_PREWRITE); 856 857 hv->hv_rx_buf_write_idx = htole32(TXP_IDX2OFFSET(i)); 858 859 if (++i == RXBUF_ENTRIES) { 860 i = 0; 861 rbd = sc->sc_rxbufs; 862 } else 863 rbd++; 864 } 865 return; 866 867 err_mbuf: 868 m_freem(sd->sd_mbuf); 869 err_sd: 870 free(sd, M_DEVBUF); 871 } 872 873 /* 874 * Reclaim mbufs and entries from a transmit ring. 875 */ 876 void 877 txp_tx_reclaim(sc, r, dma) 878 struct txp_softc *sc; 879 struct txp_tx_ring *r; 880 struct txp_dma_alloc *dma; 881 { 882 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 883 u_int32_t idx = TXP_OFFSET2IDX(le32toh(*(r->r_off))); 884 u_int32_t cons = r->r_cons, cnt = r->r_cnt; 885 struct txp_tx_desc *txd = r->r_desc + cons; 886 struct txp_swdesc *sd = sc->sc_txd + cons; 887 struct mbuf *m; 888 889 while (cons != idx) { 890 if (cnt == 0) 891 break; 892 893 bus_dmamap_sync(sc->sc_dmat, dma->dma_map, 894 cons * sizeof(struct txp_tx_desc), 895 sizeof(struct txp_tx_desc), 896 BUS_DMASYNC_POSTWRITE); 897 898 if ((txd->tx_flags & TX_FLAGS_TYPE_M) == 899 TX_FLAGS_TYPE_DATA) { 900 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0, 901 sd->sd_map->dm_mapsize, BUS_DMASYNC_POSTWRITE); 902 bus_dmamap_unload(sc->sc_dmat, sd->sd_map); 903 m = sd->sd_mbuf; 904 if (m != NULL) { 905 m_freem(m); 906 txd->tx_addrlo = 0; 907 txd->tx_addrhi = 0; 908 ifp->if_opackets++; 909 } 910 } 911 ifp->if_flags &= ~IFF_OACTIVE; 912 913 if (++cons == TX_ENTRIES) { 914 txd = r->r_desc; 915 cons = 0; 916 sd = sc->sc_txd; 917 } else { 918 txd++; 919 sd++; 920 } 921 922 cnt--; 923 } 924 925 r->r_cons = cons; 926 r->r_cnt = cnt; 927 if (cnt == 0) 928 ifp->if_timer = 0; 929 } 930 931 void 932 txp_shutdown(vsc) 933 void *vsc; 934 { 935 struct txp_softc *sc = (struct txp_softc *)vsc; 936 937 /* mask all interrupts */ 938 WRITE_REG(sc, TXP_IMR, 939 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | 940 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 941 TXP_INT_LATCH); 942 943 txp_command(sc, TXP_CMD_TX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 0); 944 txp_command(sc, TXP_CMD_RX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 0); 945 txp_command(sc, TXP_CMD_HALT, 0, 0, 0, NULL, NULL, NULL, 0); 946 } 947 948 int 949 txp_alloc_rings(sc) 950 struct txp_softc *sc; 951 { 952 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 953 struct txp_boot_record *boot; 954 struct txp_swdesc *sd; 955 u_int32_t r; 956 int i, j; 957 958 /* boot record */ 959 if (txp_dma_malloc(sc, sizeof(struct txp_boot_record), &sc->sc_boot_dma, 960 BUS_DMA_COHERENT)) { 961 printf(": can't allocate boot record\n"); 962 return (-1); 963 } 964 boot = (struct txp_boot_record *)sc->sc_boot_dma.dma_vaddr; 965 bzero(boot, sizeof(*boot)); 966 sc->sc_boot = boot; 967 968 /* host variables */ 969 if (txp_dma_malloc(sc, sizeof(struct txp_hostvar), &sc->sc_host_dma, 970 BUS_DMA_COHERENT)) { 971 printf(": can't allocate host ring\n"); 972 goto bail_boot; 973 } 974 bzero(sc->sc_host_dma.dma_vaddr, sizeof(struct txp_hostvar)); 975 boot->br_hostvar_lo = htole32(sc->sc_host_dma.dma_paddr & 0xffffffff); 976 boot->br_hostvar_hi = htole32(sc->sc_host_dma.dma_paddr >> 32); 977 sc->sc_hostvar = (struct txp_hostvar *)sc->sc_host_dma.dma_vaddr; 978 979 /* high priority tx ring */ 980 if (txp_dma_malloc(sc, sizeof(struct txp_tx_desc) * TX_ENTRIES, 981 &sc->sc_txhiring_dma, BUS_DMA_COHERENT)) { 982 printf(": can't allocate high tx ring\n"); 983 goto bail_host; 984 } 985 bzero(sc->sc_txhiring_dma.dma_vaddr, sizeof(struct txp_tx_desc) * TX_ENTRIES); 986 boot->br_txhipri_lo = htole32(sc->sc_txhiring_dma.dma_paddr & 0xffffffff); 987 boot->br_txhipri_hi = htole32(sc->sc_txhiring_dma.dma_paddr >> 32); 988 boot->br_txhipri_siz = htole32(TX_ENTRIES * sizeof(struct txp_tx_desc)); 989 sc->sc_txhir.r_reg = TXP_H2A_1; 990 sc->sc_txhir.r_desc = (struct txp_tx_desc *)sc->sc_txhiring_dma.dma_vaddr; 991 sc->sc_txhir.r_cons = sc->sc_txhir.r_prod = sc->sc_txhir.r_cnt = 0; 992 sc->sc_txhir.r_off = &sc->sc_hostvar->hv_tx_hi_desc_read_idx; 993 for (i = 0; i < TX_ENTRIES; i++) { 994 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN, 995 TX_ENTRIES - 4, TXP_MAX_SEGLEN, 0, 996 BUS_DMA_NOWAIT, &sc->sc_txd[i].sd_map) != 0) { 997 for (j = 0; j < i; j++) { 998 bus_dmamap_destroy(sc->sc_dmat, 999 sc->sc_txd[j].sd_map); 1000 sc->sc_txd[j].sd_map = NULL; 1001 } 1002 goto bail_txhiring; 1003 } 1004 } 1005 1006 /* low priority tx ring */ 1007 if (txp_dma_malloc(sc, sizeof(struct txp_tx_desc) * TX_ENTRIES, 1008 &sc->sc_txloring_dma, BUS_DMA_COHERENT)) { 1009 printf(": can't allocate low tx ring\n"); 1010 goto bail_txhiring; 1011 } 1012 bzero(sc->sc_txloring_dma.dma_vaddr, sizeof(struct txp_tx_desc) * TX_ENTRIES); 1013 boot->br_txlopri_lo = htole32(sc->sc_txloring_dma.dma_paddr & 0xffffffff); 1014 boot->br_txlopri_hi = htole32(sc->sc_txloring_dma.dma_paddr >> 32); 1015 boot->br_txlopri_siz = htole32(TX_ENTRIES * sizeof(struct txp_tx_desc)); 1016 sc->sc_txlor.r_reg = TXP_H2A_3; 1017 sc->sc_txlor.r_desc = (struct txp_tx_desc *)sc->sc_txloring_dma.dma_vaddr; 1018 sc->sc_txlor.r_cons = sc->sc_txlor.r_prod = sc->sc_txlor.r_cnt = 0; 1019 sc->sc_txlor.r_off = &sc->sc_hostvar->hv_tx_lo_desc_read_idx; 1020 1021 /* high priority rx ring */ 1022 if (txp_dma_malloc(sc, sizeof(struct txp_rx_desc) * RX_ENTRIES, 1023 &sc->sc_rxhiring_dma, BUS_DMA_COHERENT)) { 1024 printf(": can't allocate high rx ring\n"); 1025 goto bail_txloring; 1026 } 1027 bzero(sc->sc_rxhiring_dma.dma_vaddr, sizeof(struct txp_rx_desc) * RX_ENTRIES); 1028 boot->br_rxhipri_lo = htole32(sc->sc_rxhiring_dma.dma_paddr & 0xffffffff); 1029 boot->br_rxhipri_hi = htole32(sc->sc_rxhiring_dma.dma_paddr >> 32); 1030 boot->br_rxhipri_siz = htole32(RX_ENTRIES * sizeof(struct txp_rx_desc)); 1031 sc->sc_rxhir.r_desc = 1032 (struct txp_rx_desc *)sc->sc_rxhiring_dma.dma_vaddr; 1033 sc->sc_rxhir.r_roff = &sc->sc_hostvar->hv_rx_hi_read_idx; 1034 sc->sc_rxhir.r_woff = &sc->sc_hostvar->hv_rx_hi_write_idx; 1035 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxhiring_dma.dma_map, 1036 0, sc->sc_rxhiring_dma.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD); 1037 1038 /* low priority ring */ 1039 if (txp_dma_malloc(sc, sizeof(struct txp_rx_desc) * RX_ENTRIES, 1040 &sc->sc_rxloring_dma, BUS_DMA_COHERENT)) { 1041 printf(": can't allocate low rx ring\n"); 1042 goto bail_rxhiring; 1043 } 1044 bzero(sc->sc_rxloring_dma.dma_vaddr, sizeof(struct txp_rx_desc) * RX_ENTRIES); 1045 boot->br_rxlopri_lo = htole32(sc->sc_rxloring_dma.dma_paddr & 0xffffffff); 1046 boot->br_rxlopri_hi = htole32(sc->sc_rxloring_dma.dma_paddr >> 32); 1047 boot->br_rxlopri_siz = htole32(RX_ENTRIES * sizeof(struct txp_rx_desc)); 1048 sc->sc_rxlor.r_desc = 1049 (struct txp_rx_desc *)sc->sc_rxloring_dma.dma_vaddr; 1050 sc->sc_rxlor.r_roff = &sc->sc_hostvar->hv_rx_lo_read_idx; 1051 sc->sc_rxlor.r_woff = &sc->sc_hostvar->hv_rx_lo_write_idx; 1052 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxloring_dma.dma_map, 1053 0, sc->sc_rxloring_dma.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD); 1054 1055 /* command ring */ 1056 if (txp_dma_malloc(sc, sizeof(struct txp_cmd_desc) * CMD_ENTRIES, 1057 &sc->sc_cmdring_dma, BUS_DMA_COHERENT)) { 1058 printf(": can't allocate command ring\n"); 1059 goto bail_rxloring; 1060 } 1061 bzero(sc->sc_cmdring_dma.dma_vaddr, sizeof(struct txp_cmd_desc) * CMD_ENTRIES); 1062 boot->br_cmd_lo = htole32(sc->sc_cmdring_dma.dma_paddr & 0xffffffff); 1063 boot->br_cmd_hi = htole32(sc->sc_cmdring_dma.dma_paddr >> 32); 1064 boot->br_cmd_siz = htole32(CMD_ENTRIES * sizeof(struct txp_cmd_desc)); 1065 sc->sc_cmdring.base = (struct txp_cmd_desc *)sc->sc_cmdring_dma.dma_vaddr; 1066 sc->sc_cmdring.size = CMD_ENTRIES * sizeof(struct txp_cmd_desc); 1067 sc->sc_cmdring.lastwrite = 0; 1068 1069 /* response ring */ 1070 if (txp_dma_malloc(sc, sizeof(struct txp_rsp_desc) * RSP_ENTRIES, 1071 &sc->sc_rspring_dma, BUS_DMA_COHERENT)) { 1072 printf(": can't allocate response ring\n"); 1073 goto bail_cmdring; 1074 } 1075 bzero(sc->sc_rspring_dma.dma_vaddr, sizeof(struct txp_rsp_desc) * RSP_ENTRIES); 1076 boot->br_resp_lo = htole32(sc->sc_rspring_dma.dma_paddr & 0xffffffff); 1077 boot->br_resp_hi = htole32(sc->sc_rspring_dma.dma_paddr >> 32); 1078 boot->br_resp_siz = htole32(CMD_ENTRIES * sizeof(struct txp_rsp_desc)); 1079 sc->sc_rspring.base = (struct txp_rsp_desc *)sc->sc_rspring_dma.dma_vaddr; 1080 sc->sc_rspring.size = RSP_ENTRIES * sizeof(struct txp_rsp_desc); 1081 sc->sc_rspring.lastwrite = 0; 1082 1083 /* receive buffer ring */ 1084 if (txp_dma_malloc(sc, sizeof(struct txp_rxbuf_desc) * RXBUF_ENTRIES, 1085 &sc->sc_rxbufring_dma, BUS_DMA_COHERENT)) { 1086 printf(": can't allocate rx buffer ring\n"); 1087 goto bail_rspring; 1088 } 1089 bzero(sc->sc_rxbufring_dma.dma_vaddr, sizeof(struct txp_rxbuf_desc) * RXBUF_ENTRIES); 1090 boot->br_rxbuf_lo = htole32(sc->sc_rxbufring_dma.dma_paddr & 0xffffffff); 1091 boot->br_rxbuf_hi = htole32(sc->sc_rxbufring_dma.dma_paddr >> 32); 1092 boot->br_rxbuf_siz = htole32(RXBUF_ENTRIES * sizeof(struct txp_rxbuf_desc)); 1093 sc->sc_rxbufs = (struct txp_rxbuf_desc *)sc->sc_rxbufring_dma.dma_vaddr; 1094 for (i = 0; i < RXBUF_ENTRIES; i++) { 1095 sd = (struct txp_swdesc *)malloc(sizeof(struct txp_swdesc), 1096 M_DEVBUF, M_NOWAIT); 1097 if (sd == NULL) 1098 break; 1099 1100 MGETHDR(sd->sd_mbuf, M_DONTWAIT, MT_DATA); 1101 if (sd->sd_mbuf == NULL) { 1102 goto bail_rxbufring; 1103 } 1104 1105 MCLGET(sd->sd_mbuf, M_DONTWAIT); 1106 if ((sd->sd_mbuf->m_flags & M_EXT) == 0) { 1107 goto bail_rxbufring; 1108 } 1109 sd->sd_mbuf->m_pkthdr.len = sd->sd_mbuf->m_len = MCLBYTES; 1110 sd->sd_mbuf->m_pkthdr.rcvif = ifp; 1111 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN, 1, 1112 TXP_MAX_PKTLEN, 0, BUS_DMA_NOWAIT, &sd->sd_map)) { 1113 goto bail_rxbufring; 1114 } 1115 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, sd->sd_mbuf, 1116 BUS_DMA_NOWAIT)) { 1117 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map); 1118 goto bail_rxbufring; 1119 } 1120 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0, 1121 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREREAD); 1122 1123 /* stash away pointer */ 1124 bcopy(&sd, __UNVOLATILE(&sc->sc_rxbufs[i].rb_vaddrlo), sizeof(sd)); 1125 1126 sc->sc_rxbufs[i].rb_paddrlo = 1127 ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) & 0xffffffff; 1128 sc->sc_rxbufs[i].rb_paddrhi = 1129 ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) >> 32; 1130 } 1131 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map, 1132 0, sc->sc_rxbufring_dma.dma_map->dm_mapsize, 1133 BUS_DMASYNC_PREWRITE); 1134 sc->sc_hostvar->hv_rx_buf_write_idx = htole32((RXBUF_ENTRIES - 1) * 1135 sizeof(struct txp_rxbuf_desc)); 1136 1137 /* zero dma */ 1138 if (txp_dma_malloc(sc, sizeof(u_int32_t), &sc->sc_zero_dma, 1139 BUS_DMA_COHERENT)) { 1140 printf(": can't allocate response ring\n"); 1141 goto bail_rxbufring; 1142 } 1143 bzero(sc->sc_zero_dma.dma_vaddr, sizeof(u_int32_t)); 1144 boot->br_zero_lo = htole32(sc->sc_zero_dma.dma_paddr & 0xffffffff); 1145 boot->br_zero_hi = htole32(sc->sc_zero_dma.dma_paddr >> 32); 1146 1147 /* See if it's waiting for boot, and try to boot it */ 1148 for (i = 0; i < 10000; i++) { 1149 r = READ_REG(sc, TXP_A2H_0); 1150 if (r == STAT_WAITING_FOR_BOOT) 1151 break; 1152 DELAY(50); 1153 } 1154 if (r != STAT_WAITING_FOR_BOOT) { 1155 printf(": not waiting for boot\n"); 1156 goto bail; 1157 } 1158 WRITE_REG(sc, TXP_H2A_2, sc->sc_boot_dma.dma_paddr >> 32); 1159 WRITE_REG(sc, TXP_H2A_1, sc->sc_boot_dma.dma_paddr & 0xffffffff); 1160 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_REGISTER_BOOT_RECORD); 1161 1162 /* See if it booted */ 1163 for (i = 0; i < 10000; i++) { 1164 r = READ_REG(sc, TXP_A2H_0); 1165 if (r == STAT_RUNNING) 1166 break; 1167 DELAY(50); 1168 } 1169 if (r != STAT_RUNNING) { 1170 printf(": fw not running\n"); 1171 goto bail; 1172 } 1173 1174 /* Clear TX and CMD ring write registers */ 1175 WRITE_REG(sc, TXP_H2A_1, TXP_BOOTCMD_NULL); 1176 WRITE_REG(sc, TXP_H2A_2, TXP_BOOTCMD_NULL); 1177 WRITE_REG(sc, TXP_H2A_3, TXP_BOOTCMD_NULL); 1178 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_NULL); 1179 1180 return (0); 1181 1182 bail: 1183 txp_dma_free(sc, &sc->sc_zero_dma); 1184 bail_rxbufring: 1185 txp_dma_free(sc, &sc->sc_rxbufring_dma); 1186 bail_rspring: 1187 txp_dma_free(sc, &sc->sc_rspring_dma); 1188 bail_cmdring: 1189 txp_dma_free(sc, &sc->sc_cmdring_dma); 1190 bail_rxloring: 1191 txp_dma_free(sc, &sc->sc_rxloring_dma); 1192 bail_rxhiring: 1193 txp_dma_free(sc, &sc->sc_rxhiring_dma); 1194 bail_txloring: 1195 txp_dma_free(sc, &sc->sc_txloring_dma); 1196 bail_txhiring: 1197 txp_dma_free(sc, &sc->sc_txhiring_dma); 1198 bail_host: 1199 txp_dma_free(sc, &sc->sc_host_dma); 1200 bail_boot: 1201 txp_dma_free(sc, &sc->sc_boot_dma); 1202 return (-1); 1203 } 1204 1205 int 1206 txp_dma_malloc(sc, size, dma, mapflags) 1207 struct txp_softc *sc; 1208 bus_size_t size; 1209 struct txp_dma_alloc *dma; 1210 int mapflags; 1211 { 1212 int r; 1213 1214 if ((r = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, 1215 &dma->dma_seg, 1, &dma->dma_nseg, 0)) != 0) 1216 goto fail_0; 1217 1218 if ((r = bus_dmamem_map(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg, 1219 size, &dma->dma_vaddr, mapflags | BUS_DMA_NOWAIT)) != 0) 1220 goto fail_1; 1221 1222 if ((r = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0, 1223 BUS_DMA_NOWAIT, &dma->dma_map)) != 0) 1224 goto fail_2; 1225 1226 if ((r = bus_dmamap_load(sc->sc_dmat, dma->dma_map, dma->dma_vaddr, 1227 size, NULL, BUS_DMA_NOWAIT)) != 0) 1228 goto fail_3; 1229 1230 dma->dma_paddr = dma->dma_map->dm_segs[0].ds_addr; 1231 return (0); 1232 1233 fail_3: 1234 bus_dmamap_destroy(sc->sc_dmat, dma->dma_map); 1235 fail_2: 1236 bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, size); 1237 fail_1: 1238 bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg); 1239 fail_0: 1240 return (r); 1241 } 1242 1243 void 1244 txp_dma_free(sc, dma) 1245 struct txp_softc *sc; 1246 struct txp_dma_alloc *dma; 1247 { 1248 bus_dmamap_unload(sc->sc_dmat, dma->dma_map); 1249 bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, dma->dma_map->dm_mapsize); 1250 bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg); 1251 bus_dmamap_destroy(sc->sc_dmat, dma->dma_map); 1252 } 1253 1254 int 1255 txp_ioctl(ifp, command, data) 1256 struct ifnet *ifp; 1257 u_long command; 1258 caddr_t data; 1259 { 1260 struct txp_softc *sc = ifp->if_softc; 1261 struct ifreq *ifr = (struct ifreq *)data; 1262 struct ifaddr *ifa = (struct ifaddr *)data; 1263 int s, error = 0; 1264 1265 s = splnet(); 1266 1267 #if 0 1268 if ((error = ether_ioctl(ifp, &sc->sc_arpcom, command, data)) > 0) { 1269 splx(s); 1270 return error; 1271 } 1272 #endif 1273 1274 switch(command) { 1275 case SIOCSIFADDR: 1276 ifp->if_flags |= IFF_UP; 1277 switch (ifa->ifa_addr->sa_family) { 1278 #ifdef INET 1279 case AF_INET: 1280 txp_init(sc); 1281 arp_ifinit(ifp, ifa); 1282 break; 1283 #endif /* INET */ 1284 default: 1285 txp_init(sc); 1286 break; 1287 } 1288 break; 1289 case SIOCSIFFLAGS: 1290 if (ifp->if_flags & IFF_UP) { 1291 txp_init(sc); 1292 } else { 1293 if (ifp->if_flags & IFF_RUNNING) 1294 txp_stop(sc); 1295 } 1296 break; 1297 case SIOCADDMULTI: 1298 case SIOCDELMULTI: 1299 error = (command == SIOCADDMULTI) ? 1300 ether_addmulti(ifr, &sc->sc_arpcom) : 1301 ether_delmulti(ifr, &sc->sc_arpcom); 1302 1303 if (error == ENETRESET) { 1304 /* 1305 * Multicast list has changed; set the hardware 1306 * filter accordingly. 1307 */ 1308 if (ifp->if_flags & IFF_RUNNING) 1309 txp_set_filter(sc); 1310 error = 0; 1311 } 1312 break; 1313 case SIOCGIFMEDIA: 1314 case SIOCSIFMEDIA: 1315 error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, command); 1316 break; 1317 default: 1318 error = EINVAL; 1319 break; 1320 } 1321 1322 splx(s); 1323 1324 return(error); 1325 } 1326 1327 void 1328 txp_init(sc) 1329 struct txp_softc *sc; 1330 { 1331 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 1332 int s; 1333 1334 txp_stop(sc); 1335 1336 s = splnet(); 1337 1338 txp_set_filter(sc); 1339 1340 txp_command(sc, TXP_CMD_TX_ENABLE, 0, 0, 0, NULL, NULL, NULL, 1); 1341 txp_command(sc, TXP_CMD_RX_ENABLE, 0, 0, 0, NULL, NULL, NULL, 1); 1342 1343 WRITE_REG(sc, TXP_IER, TXP_INT_RESERVED | TXP_INT_SELF | 1344 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 | 1345 TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0 | 1346 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 | 1347 TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | TXP_INT_LATCH); 1348 WRITE_REG(sc, TXP_IMR, TXP_INT_A2H_3); 1349 1350 ifp->if_flags |= IFF_RUNNING; 1351 ifp->if_flags &= ~IFF_OACTIVE; 1352 ifp->if_timer = 0; 1353 1354 if (!callout_pending(&sc->sc_tick)) 1355 callout_schedule(&sc->sc_tick, hz); 1356 1357 splx(s); 1358 } 1359 1360 void 1361 txp_tick(vsc) 1362 void *vsc; 1363 { 1364 struct txp_softc *sc = vsc; 1365 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 1366 struct txp_rsp_desc *rsp = NULL; 1367 struct txp_ext_desc *ext; 1368 int s; 1369 1370 s = splnet(); 1371 txp_rxbuf_reclaim(sc); 1372 1373 if (txp_command2(sc, TXP_CMD_READ_STATISTICS, 0, 0, 0, NULL, 0, 1374 &rsp, 1)) 1375 goto out; 1376 if (rsp->rsp_numdesc != 6) 1377 goto out; 1378 if (txp_command(sc, TXP_CMD_CLEAR_STATISTICS, 0, 0, 0, 1379 NULL, NULL, NULL, 1)) 1380 goto out; 1381 ext = (struct txp_ext_desc *)(rsp + 1); 1382 1383 ifp->if_ierrors += ext[3].ext_2 + ext[3].ext_3 + ext[3].ext_4 + 1384 ext[4].ext_1 + ext[4].ext_4; 1385 ifp->if_oerrors += ext[0].ext_1 + ext[1].ext_1 + ext[1].ext_4 + 1386 ext[2].ext_1; 1387 ifp->if_collisions += ext[0].ext_2 + ext[0].ext_3 + ext[1].ext_2 + 1388 ext[1].ext_3; 1389 ifp->if_opackets += rsp->rsp_par2; 1390 ifp->if_ipackets += ext[2].ext_3; 1391 1392 out: 1393 if (rsp != NULL) 1394 free(rsp, M_DEVBUF); 1395 1396 splx(s); 1397 callout_schedule(&sc->sc_tick, hz); 1398 } 1399 1400 void 1401 txp_start(ifp) 1402 struct ifnet *ifp; 1403 { 1404 struct txp_softc *sc = ifp->if_softc; 1405 struct txp_tx_ring *r = &sc->sc_txhir; 1406 struct txp_tx_desc *txd; 1407 int txdidx; 1408 struct txp_frag_desc *fxd; 1409 struct mbuf *m, *mnew; 1410 struct txp_swdesc *sd; 1411 u_int32_t firstprod, firstcnt, prod, cnt, i; 1412 struct m_tag *mtag; 1413 1414 if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 1415 return; 1416 1417 prod = r->r_prod; 1418 cnt = r->r_cnt; 1419 1420 while (1) { 1421 IFQ_POLL(&ifp->if_snd, m); 1422 if (m == NULL) 1423 break; 1424 mnew = NULL; 1425 1426 firstprod = prod; 1427 firstcnt = cnt; 1428 1429 sd = sc->sc_txd + prod; 1430 sd->sd_mbuf = m; 1431 1432 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, m, 1433 BUS_DMA_NOWAIT)) { 1434 MGETHDR(mnew, M_DONTWAIT, MT_DATA); 1435 if (mnew == NULL) 1436 goto oactive1; 1437 if (m->m_pkthdr.len > MHLEN) { 1438 MCLGET(mnew, M_DONTWAIT); 1439 if ((mnew->m_flags & M_EXT) == 0) { 1440 m_freem(mnew); 1441 goto oactive1; 1442 } 1443 } 1444 m_copydata(m, 0, m->m_pkthdr.len, mtod(mnew, caddr_t)); 1445 mnew->m_pkthdr.len = mnew->m_len = m->m_pkthdr.len; 1446 IFQ_DEQUEUE(&ifp->if_snd, m); 1447 m_freem(m); 1448 m = mnew; 1449 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, m, 1450 BUS_DMA_NOWAIT)) 1451 goto oactive1; 1452 } 1453 1454 if ((TX_ENTRIES - cnt) < 4) 1455 goto oactive; 1456 1457 txd = r->r_desc + prod; 1458 txdidx = prod; 1459 txd->tx_flags = TX_FLAGS_TYPE_DATA; 1460 txd->tx_numdesc = 0; 1461 txd->tx_addrlo = 0; 1462 txd->tx_addrhi = 0; 1463 txd->tx_totlen = m->m_pkthdr.len; 1464 txd->tx_pflags = 0; 1465 txd->tx_numdesc = sd->sd_map->dm_nsegs; 1466 1467 if (++prod == TX_ENTRIES) 1468 prod = 0; 1469 1470 if (++cnt >= (TX_ENTRIES - 4)) 1471 goto oactive; 1472 1473 if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_arpcom, m))) 1474 txd->tx_pflags = TX_PFLAGS_VLAN | 1475 (htons(VLAN_TAG_VALUE(mtag)) << TX_PFLAGS_VLANTAG_S); 1476 1477 if (m->m_pkthdr.csum_flags & M_CSUM_IPv4) 1478 txd->tx_pflags |= TX_PFLAGS_IPCKSUM; 1479 #ifdef TRY_TX_TCP_CSUM 1480 if (m->m_pkthdr.csum_flags & M_CSUM_TCPv4) 1481 txd->tx_pflags |= TX_PFLAGS_TCPCKSUM; 1482 #endif 1483 #ifdef TRY_TX_UDP_CSUM 1484 if (m->m_pkthdr.csum_flags & M_CSUM_UDPv4) 1485 txd->tx_pflags |= TX_PFLAGS_UDPCKSUM; 1486 #endif 1487 1488 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0, 1489 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREWRITE); 1490 1491 fxd = (struct txp_frag_desc *)(r->r_desc + prod); 1492 for (i = 0; i < sd->sd_map->dm_nsegs; i++) { 1493 if (++cnt >= (TX_ENTRIES - 4)) { 1494 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 1495 0, sd->sd_map->dm_mapsize, 1496 BUS_DMASYNC_POSTWRITE); 1497 goto oactive; 1498 } 1499 1500 fxd->frag_flags = FRAG_FLAGS_TYPE_FRAG | 1501 FRAG_FLAGS_VALID; 1502 fxd->frag_rsvd1 = 0; 1503 fxd->frag_len = sd->sd_map->dm_segs[i].ds_len; 1504 fxd->frag_addrlo = 1505 ((u_int64_t)sd->sd_map->dm_segs[i].ds_addr) & 1506 0xffffffff; 1507 fxd->frag_addrhi = 1508 ((u_int64_t)sd->sd_map->dm_segs[i].ds_addr) >> 1509 32; 1510 fxd->frag_rsvd2 = 0; 1511 1512 bus_dmamap_sync(sc->sc_dmat, 1513 sc->sc_txhiring_dma.dma_map, 1514 prod * sizeof(struct txp_frag_desc), 1515 sizeof(struct txp_frag_desc), BUS_DMASYNC_PREWRITE); 1516 1517 if (++prod == TX_ENTRIES) { 1518 fxd = (struct txp_frag_desc *)r->r_desc; 1519 prod = 0; 1520 } else 1521 fxd++; 1522 1523 } 1524 1525 /* 1526 * if mnew isn't NULL, we already dequeued and copied 1527 * the packet. 1528 */ 1529 if (mnew == NULL) 1530 IFQ_DEQUEUE(&ifp->if_snd, m); 1531 1532 ifp->if_timer = 5; 1533 1534 #if NBPFILTER > 0 1535 if (ifp->if_bpf) 1536 bpf_mtap(ifp->if_bpf, m); 1537 #endif 1538 1539 txd->tx_flags |= TX_FLAGS_VALID; 1540 bus_dmamap_sync(sc->sc_dmat, sc->sc_txhiring_dma.dma_map, 1541 txdidx * sizeof(struct txp_tx_desc), 1542 sizeof(struct txp_tx_desc), BUS_DMASYNC_PREWRITE); 1543 1544 #if 0 1545 { 1546 struct mbuf *mx; 1547 int i; 1548 1549 printf("txd: flags 0x%x ndesc %d totlen %d pflags 0x%x\n", 1550 txd->tx_flags, txd->tx_numdesc, txd->tx_totlen, 1551 txd->tx_pflags); 1552 for (mx = m; mx != NULL; mx = mx->m_next) { 1553 for (i = 0; i < mx->m_len; i++) { 1554 printf(":%02x", 1555 (u_int8_t)m->m_data[i]); 1556 } 1557 } 1558 printf("\n"); 1559 } 1560 #endif 1561 1562 WRITE_REG(sc, r->r_reg, TXP_IDX2OFFSET(prod)); 1563 } 1564 1565 r->r_prod = prod; 1566 r->r_cnt = cnt; 1567 return; 1568 1569 oactive: 1570 bus_dmamap_unload(sc->sc_dmat, sd->sd_map); 1571 oactive1: 1572 ifp->if_flags |= IFF_OACTIVE; 1573 r->r_prod = firstprod; 1574 r->r_cnt = firstcnt; 1575 } 1576 1577 /* 1578 * Handle simple commands sent to the typhoon 1579 */ 1580 int 1581 txp_command(sc, id, in1, in2, in3, out1, out2, out3, wait) 1582 struct txp_softc *sc; 1583 u_int16_t id, in1, *out1; 1584 u_int32_t in2, in3, *out2, *out3; 1585 int wait; 1586 { 1587 struct txp_rsp_desc *rsp = NULL; 1588 1589 if (txp_command2(sc, id, in1, in2, in3, NULL, 0, &rsp, wait)) 1590 return (-1); 1591 1592 if (!wait) 1593 return (0); 1594 1595 if (out1 != NULL) 1596 *out1 = le16toh(rsp->rsp_par1); 1597 if (out2 != NULL) 1598 *out2 = le32toh(rsp->rsp_par2); 1599 if (out3 != NULL) 1600 *out3 = le32toh(rsp->rsp_par3); 1601 free(rsp, M_DEVBUF); 1602 return (0); 1603 } 1604 1605 int 1606 txp_command2(sc, id, in1, in2, in3, in_extp, in_extn, rspp, wait) 1607 struct txp_softc *sc; 1608 u_int16_t id, in1; 1609 u_int32_t in2, in3; 1610 struct txp_ext_desc *in_extp; 1611 u_int8_t in_extn; 1612 struct txp_rsp_desc **rspp; 1613 int wait; 1614 { 1615 struct txp_hostvar *hv = sc->sc_hostvar; 1616 struct txp_cmd_desc *cmd; 1617 struct txp_ext_desc *ext; 1618 u_int32_t idx, i; 1619 u_int16_t seq; 1620 1621 if (txp_cmd_desc_numfree(sc) < (in_extn + 1)) { 1622 printf("%s: no free cmd descriptors\n", TXP_DEVNAME(sc)); 1623 return (-1); 1624 } 1625 1626 idx = sc->sc_cmdring.lastwrite; 1627 cmd = (struct txp_cmd_desc *)(((u_int8_t *)sc->sc_cmdring.base) + idx); 1628 bzero(cmd, sizeof(*cmd)); 1629 1630 cmd->cmd_numdesc = in_extn; 1631 seq = sc->sc_seq++; 1632 cmd->cmd_seq = htole16(seq); 1633 cmd->cmd_id = htole16(id); 1634 cmd->cmd_par1 = htole16(in1); 1635 cmd->cmd_par2 = htole32(in2); 1636 cmd->cmd_par3 = htole32(in3); 1637 cmd->cmd_flags = CMD_FLAGS_TYPE_CMD | 1638 (wait ? CMD_FLAGS_RESP : 0) | CMD_FLAGS_VALID; 1639 1640 idx += sizeof(struct txp_cmd_desc); 1641 if (idx == sc->sc_cmdring.size) 1642 idx = 0; 1643 1644 for (i = 0; i < in_extn; i++) { 1645 ext = (struct txp_ext_desc *)(((u_int8_t *)sc->sc_cmdring.base) + idx); 1646 bcopy(in_extp, ext, sizeof(struct txp_ext_desc)); 1647 in_extp++; 1648 idx += sizeof(struct txp_cmd_desc); 1649 if (idx == sc->sc_cmdring.size) 1650 idx = 0; 1651 } 1652 1653 sc->sc_cmdring.lastwrite = idx; 1654 1655 WRITE_REG(sc, TXP_H2A_2, sc->sc_cmdring.lastwrite); 1656 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0, 1657 sizeof(struct txp_hostvar), BUS_DMASYNC_PREREAD); 1658 1659 if (!wait) 1660 return (0); 1661 1662 for (i = 0; i < 10000; i++) { 1663 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0, 1664 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTREAD); 1665 idx = le32toh(hv->hv_resp_read_idx); 1666 if (idx != le32toh(hv->hv_resp_write_idx)) { 1667 *rspp = NULL; 1668 if (txp_response(sc, idx, id, seq, rspp)) 1669 return (-1); 1670 if (*rspp != NULL) 1671 break; 1672 } 1673 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0, 1674 sizeof(struct txp_hostvar), BUS_DMASYNC_PREREAD); 1675 DELAY(50); 1676 } 1677 if (i == 1000 || (*rspp) == NULL) { 1678 printf("%s: 0x%x command failed\n", TXP_DEVNAME(sc), id); 1679 return (-1); 1680 } 1681 1682 return (0); 1683 } 1684 1685 int 1686 txp_response(sc, ridx, id, seq, rspp) 1687 struct txp_softc *sc; 1688 u_int32_t ridx; 1689 u_int16_t id; 1690 u_int16_t seq; 1691 struct txp_rsp_desc **rspp; 1692 { 1693 struct txp_hostvar *hv = sc->sc_hostvar; 1694 struct txp_rsp_desc *rsp; 1695 1696 while (ridx != le32toh(hv->hv_resp_write_idx)) { 1697 rsp = (struct txp_rsp_desc *)(((u_int8_t *)sc->sc_rspring.base) + ridx); 1698 1699 if (id == le16toh(rsp->rsp_id) && le16toh(rsp->rsp_seq) == seq) { 1700 *rspp = (struct txp_rsp_desc *)malloc( 1701 sizeof(struct txp_rsp_desc) * (rsp->rsp_numdesc + 1), 1702 M_DEVBUF, M_NOWAIT); 1703 if ((*rspp) == NULL) 1704 return (-1); 1705 txp_rsp_fixup(sc, rsp, *rspp); 1706 return (0); 1707 } 1708 1709 if (rsp->rsp_flags & RSP_FLAGS_ERROR) { 1710 printf("%s: response error: id 0x%x\n", 1711 TXP_DEVNAME(sc), le16toh(rsp->rsp_id)); 1712 txp_rsp_fixup(sc, rsp, NULL); 1713 ridx = le32toh(hv->hv_resp_read_idx); 1714 continue; 1715 } 1716 1717 switch (le16toh(rsp->rsp_id)) { 1718 case TXP_CMD_CYCLE_STATISTICS: 1719 case TXP_CMD_MEDIA_STATUS_READ: 1720 break; 1721 case TXP_CMD_HELLO_RESPONSE: 1722 printf("%s: hello\n", TXP_DEVNAME(sc)); 1723 break; 1724 default: 1725 printf("%s: unknown id(0x%x)\n", TXP_DEVNAME(sc), 1726 le16toh(rsp->rsp_id)); 1727 } 1728 1729 txp_rsp_fixup(sc, rsp, NULL); 1730 ridx = le32toh(hv->hv_resp_read_idx); 1731 hv->hv_resp_read_idx = le32toh(ridx); 1732 } 1733 1734 return (0); 1735 } 1736 1737 void 1738 txp_rsp_fixup(sc, rsp, dst) 1739 struct txp_softc *sc; 1740 struct txp_rsp_desc *rsp, *dst; 1741 { 1742 struct txp_rsp_desc *src = rsp; 1743 struct txp_hostvar *hv = sc->sc_hostvar; 1744 u_int32_t i, ridx; 1745 1746 ridx = le32toh(hv->hv_resp_read_idx); 1747 1748 for (i = 0; i < rsp->rsp_numdesc + 1; i++) { 1749 if (dst != NULL) 1750 bcopy(src, dst++, sizeof(struct txp_rsp_desc)); 1751 ridx += sizeof(struct txp_rsp_desc); 1752 if (ridx == sc->sc_rspring.size) { 1753 src = sc->sc_rspring.base; 1754 ridx = 0; 1755 } else 1756 src++; 1757 sc->sc_rspring.lastwrite = ridx; 1758 hv->hv_resp_read_idx = htole32(ridx); 1759 } 1760 1761 hv->hv_resp_read_idx = htole32(ridx); 1762 } 1763 1764 int 1765 txp_cmd_desc_numfree(sc) 1766 struct txp_softc *sc; 1767 { 1768 struct txp_hostvar *hv = sc->sc_hostvar; 1769 struct txp_boot_record *br = sc->sc_boot; 1770 u_int32_t widx, ridx, nfree; 1771 1772 widx = sc->sc_cmdring.lastwrite; 1773 ridx = le32toh(hv->hv_cmd_read_idx); 1774 1775 if (widx == ridx) { 1776 /* Ring is completely free */ 1777 nfree = le32toh(br->br_cmd_siz) - sizeof(struct txp_cmd_desc); 1778 } else { 1779 if (widx > ridx) 1780 nfree = le32toh(br->br_cmd_siz) - 1781 (widx - ridx + sizeof(struct txp_cmd_desc)); 1782 else 1783 nfree = ridx - widx - sizeof(struct txp_cmd_desc); 1784 } 1785 1786 return (nfree / sizeof(struct txp_cmd_desc)); 1787 } 1788 1789 void 1790 txp_stop(sc) 1791 struct txp_softc *sc; 1792 { 1793 txp_command(sc, TXP_CMD_TX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 1); 1794 txp_command(sc, TXP_CMD_RX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 1); 1795 1796 if (callout_pending(&sc->sc_tick)) 1797 callout_stop(&sc->sc_tick); 1798 } 1799 1800 void 1801 txp_watchdog(ifp) 1802 struct ifnet *ifp; 1803 { 1804 } 1805 1806 int 1807 txp_ifmedia_upd(ifp) 1808 struct ifnet *ifp; 1809 { 1810 struct txp_softc *sc = ifp->if_softc; 1811 struct ifmedia *ifm = &sc->sc_ifmedia; 1812 u_int16_t new_xcvr; 1813 1814 if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 1815 return (EINVAL); 1816 1817 if (IFM_SUBTYPE(ifm->ifm_media) == IFM_10_T) { 1818 if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 1819 new_xcvr = TXP_XCVR_10_FDX; 1820 else 1821 new_xcvr = TXP_XCVR_10_HDX; 1822 } else if ((IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) || 1823 (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX)) { 1824 if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) 1825 new_xcvr = TXP_XCVR_100_FDX; 1826 else 1827 new_xcvr = TXP_XCVR_100_HDX; 1828 } else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) { 1829 new_xcvr = TXP_XCVR_AUTO; 1830 } else 1831 return (EINVAL); 1832 1833 /* nothing to do */ 1834 if (sc->sc_xcvr == new_xcvr) 1835 return (0); 1836 1837 txp_command(sc, TXP_CMD_XCVR_SELECT, new_xcvr, 0, 0, 1838 NULL, NULL, NULL, 0); 1839 sc->sc_xcvr = new_xcvr; 1840 1841 return (0); 1842 } 1843 1844 void 1845 txp_ifmedia_sts(ifp, ifmr) 1846 struct ifnet *ifp; 1847 struct ifmediareq *ifmr; 1848 { 1849 struct txp_softc *sc = ifp->if_softc; 1850 struct ifmedia *ifm = &sc->sc_ifmedia; 1851 u_int16_t bmsr, bmcr, anlpar; 1852 1853 ifmr->ifm_status = IFM_AVALID; 1854 ifmr->ifm_active = IFM_ETHER; 1855 1856 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMSR, 0, 1857 &bmsr, NULL, NULL, 1)) 1858 goto bail; 1859 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMSR, 0, 1860 &bmsr, NULL, NULL, 1)) 1861 goto bail; 1862 1863 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMCR, 0, 1864 &bmcr, NULL, NULL, 1)) 1865 goto bail; 1866 1867 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_ANLPAR, 0, 1868 &anlpar, NULL, NULL, 1)) 1869 goto bail; 1870 1871 if (bmsr & BMSR_LINK) 1872 ifmr->ifm_status |= IFM_ACTIVE; 1873 1874 if (bmcr & BMCR_ISO) { 1875 ifmr->ifm_active |= IFM_NONE; 1876 ifmr->ifm_status = 0; 1877 return; 1878 } 1879 1880 if (bmcr & BMCR_LOOP) 1881 ifmr->ifm_active |= IFM_LOOP; 1882 1883 if (!(sc->sc_flags & TXP_FIBER) && (bmcr & BMCR_AUTOEN)) { 1884 if ((bmsr & BMSR_ACOMP) == 0) { 1885 ifmr->ifm_active |= IFM_NONE; 1886 return; 1887 } 1888 1889 if (anlpar & ANLPAR_T4) 1890 ifmr->ifm_active |= IFM_100_T4; 1891 else if (anlpar & ANLPAR_TX_FD) 1892 ifmr->ifm_active |= IFM_100_TX|IFM_FDX; 1893 else if (anlpar & ANLPAR_TX) 1894 ifmr->ifm_active |= IFM_100_TX; 1895 else if (anlpar & ANLPAR_10_FD) 1896 ifmr->ifm_active |= IFM_10_T|IFM_FDX; 1897 else if (anlpar & ANLPAR_10) 1898 ifmr->ifm_active |= IFM_10_T; 1899 else 1900 ifmr->ifm_active |= IFM_NONE; 1901 } else 1902 ifmr->ifm_active = ifm->ifm_cur->ifm_media; 1903 return; 1904 1905 bail: 1906 ifmr->ifm_active |= IFM_NONE; 1907 ifmr->ifm_status &= ~IFM_AVALID; 1908 } 1909 1910 void 1911 txp_show_descriptor(d) 1912 void *d; 1913 { 1914 struct txp_cmd_desc *cmd = d; 1915 struct txp_rsp_desc *rsp = d; 1916 struct txp_tx_desc *txd = d; 1917 struct txp_frag_desc *frgd = d; 1918 1919 switch (cmd->cmd_flags & CMD_FLAGS_TYPE_M) { 1920 case CMD_FLAGS_TYPE_CMD: 1921 /* command descriptor */ 1922 printf("[cmd flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n", 1923 cmd->cmd_flags, cmd->cmd_numdesc, le16toh(cmd->cmd_id), 1924 le16toh(cmd->cmd_seq), le16toh(cmd->cmd_par1), 1925 le32toh(cmd->cmd_par2), le32toh(cmd->cmd_par3)); 1926 break; 1927 case CMD_FLAGS_TYPE_RESP: 1928 /* response descriptor */ 1929 printf("[rsp flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n", 1930 rsp->rsp_flags, rsp->rsp_numdesc, le16toh(rsp->rsp_id), 1931 le16toh(rsp->rsp_seq), le16toh(rsp->rsp_par1), 1932 le32toh(rsp->rsp_par2), le32toh(rsp->rsp_par3)); 1933 break; 1934 case CMD_FLAGS_TYPE_DATA: 1935 /* data header (assuming tx for now) */ 1936 printf("[data flags 0x%x num %d totlen %d addr 0x%x/0x%x pflags 0x%x]", 1937 txd->tx_flags, txd->tx_numdesc, txd->tx_totlen, 1938 txd->tx_addrlo, txd->tx_addrhi, txd->tx_pflags); 1939 break; 1940 case CMD_FLAGS_TYPE_FRAG: 1941 /* fragment descriptor */ 1942 printf("[frag flags 0x%x rsvd1 0x%x len %d addr 0x%x/0x%x rsvd2 0x%x]", 1943 frgd->frag_flags, frgd->frag_rsvd1, frgd->frag_len, 1944 frgd->frag_addrlo, frgd->frag_addrhi, frgd->frag_rsvd2); 1945 break; 1946 default: 1947 printf("[unknown(%x) flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n", 1948 cmd->cmd_flags & CMD_FLAGS_TYPE_M, 1949 cmd->cmd_flags, cmd->cmd_numdesc, le16toh(cmd->cmd_id), 1950 le16toh(cmd->cmd_seq), le16toh(cmd->cmd_par1), 1951 le32toh(cmd->cmd_par2), le32toh(cmd->cmd_par3)); 1952 break; 1953 } 1954 } 1955 1956 void 1957 txp_set_filter(sc) 1958 struct txp_softc *sc; 1959 { 1960 struct ethercom *ac = &sc->sc_arpcom; 1961 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 1962 u_int32_t crc, carry, hashbit, hash[2]; 1963 u_int16_t filter; 1964 u_int8_t octet; 1965 int i, j, mcnt = 0; 1966 struct ether_multi *enm; 1967 struct ether_multistep step; 1968 1969 if (ifp->if_flags & IFF_PROMISC) { 1970 filter = TXP_RXFILT_PROMISC; 1971 goto setit; 1972 } 1973 1974 again: 1975 filter = TXP_RXFILT_DIRECT; 1976 1977 if (ifp->if_flags & IFF_BROADCAST) 1978 filter |= TXP_RXFILT_BROADCAST; 1979 1980 if (ifp->if_flags & IFF_ALLMULTI) 1981 filter |= TXP_RXFILT_ALLMULTI; 1982 else { 1983 hash[0] = hash[1] = 0; 1984 1985 ETHER_FIRST_MULTI(step, ac, enm); 1986 while (enm != NULL) { 1987 if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) { 1988 /* 1989 * We must listen to a range of multicast 1990 * addresses. For now, just accept all 1991 * multicasts, rather than trying to set only 1992 * those filter bits needed to match the range. 1993 * (At this time, the only use of address 1994 * ranges is for IP multicast routing, for 1995 * which the range is big enough to require 1996 * all bits set.) 1997 */ 1998 ifp->if_flags |= IFF_ALLMULTI; 1999 goto again; 2000 } 2001 2002 mcnt++; 2003 crc = 0xffffffff; 2004 2005 for (i = 0; i < ETHER_ADDR_LEN; i++) { 2006 octet = enm->enm_addrlo[i]; 2007 for (j = 0; j < 8; j++) { 2008 carry = ((crc & 0x80000000) ? 1 : 0) ^ 2009 (octet & 1); 2010 crc <<= 1; 2011 octet >>= 1; 2012 if (carry) 2013 crc = (crc ^ TXP_POLYNOMIAL) | 2014 carry; 2015 } 2016 } 2017 hashbit = (u_int16_t)(crc & (64 - 1)); 2018 hash[hashbit / 32] |= (1 << hashbit % 32); 2019 ETHER_NEXT_MULTI(step, enm); 2020 } 2021 2022 if (mcnt > 0) { 2023 filter |= TXP_RXFILT_HASHMULTI; 2024 txp_command(sc, TXP_CMD_MCAST_HASH_MASK_WRITE, 2025 2, hash[0], hash[1], NULL, NULL, NULL, 0); 2026 } 2027 } 2028 2029 setit: 2030 txp_command(sc, TXP_CMD_RX_FILTER_WRITE, filter, 0, 0, 2031 NULL, NULL, NULL, 1); 2032 } 2033 2034 void 2035 txp_capabilities(sc) 2036 struct txp_softc *sc; 2037 { 2038 struct ifnet *ifp = &sc->sc_arpcom.ec_if; 2039 struct txp_rsp_desc *rsp = NULL; 2040 struct txp_ext_desc *ext; 2041 2042 if (txp_command2(sc, TXP_CMD_OFFLOAD_READ, 0, 0, 0, NULL, 0, &rsp, 1)) 2043 goto out; 2044 2045 if (rsp->rsp_numdesc != 1) 2046 goto out; 2047 ext = (struct txp_ext_desc *)(rsp + 1); 2048 2049 sc->sc_tx_capability = ext->ext_1 & OFFLOAD_MASK; 2050 sc->sc_rx_capability = ext->ext_2 & OFFLOAD_MASK; 2051 2052 sc->sc_arpcom.ec_capabilities |= ETHERCAP_VLAN_MTU; 2053 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_VLAN) { 2054 sc->sc_tx_capability |= OFFLOAD_VLAN; 2055 sc->sc_rx_capability |= OFFLOAD_VLAN; 2056 sc->sc_arpcom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING; 2057 } 2058 2059 #if 0 2060 /* not ready yet */ 2061 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_IPSEC) { 2062 sc->sc_tx_capability |= OFFLOAD_IPSEC; 2063 sc->sc_rx_capability |= OFFLOAD_IPSEC; 2064 ifp->if_capabilities |= IFCAP_IPSEC; 2065 } 2066 #endif 2067 2068 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_IPCKSUM) { 2069 sc->sc_tx_capability |= OFFLOAD_IPCKSUM; 2070 sc->sc_rx_capability |= OFFLOAD_IPCKSUM; 2071 ifp->if_capabilities |= IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx; 2072 } 2073 2074 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_TCPCKSUM) { 2075 sc->sc_rx_capability |= OFFLOAD_TCPCKSUM; 2076 #ifdef TRY_TX_TCP_CSUM 2077 sc->sc_tx_capability |= OFFLOAD_TCPCKSUM; 2078 ifp->if_capabilities |= 2079 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx; 2080 #endif 2081 } 2082 2083 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_UDPCKSUM) { 2084 sc->sc_rx_capability |= OFFLOAD_UDPCKSUM; 2085 #ifdef TRY_TX_UDP_CSUM 2086 sc->sc_tx_capability |= OFFLOAD_UDPCKSUM; 2087 ifp->if_capabilities |= 2088 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx; 2089 #endif 2090 } 2091 2092 if (txp_command(sc, TXP_CMD_OFFLOAD_WRITE, 0, 2093 sc->sc_tx_capability, sc->sc_rx_capability, NULL, NULL, NULL, 1)) 2094 goto out; 2095 2096 out: 2097 if (rsp != NULL) 2098 free(rsp, M_DEVBUF); 2099 } 2100