xref: /netbsd-src/sys/dev/pci/if_fxp_pci.c (revision 001c68bd94f75ce9270b69227c4199fbf34ee396)
1 /*	$NetBSD: if_fxp_pci.c,v 1.34 2003/06/28 23:04:50 bouyer Exp $	*/
2 
3 /*-
4  * Copyright (c) 1997, 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9  * NASA Ames Research Center.
10  *
11  * Redistribution and use in source and binary forms, with or without
12  * modification, are permitted provided that the following conditions
13  * are met:
14  * 1. Redistributions of source code must retain the above copyright
15  *    notice, this list of conditions and the following disclaimer.
16  * 2. Redistributions in binary form must reproduce the above copyright
17  *    notice, this list of conditions and the following disclaimer in the
18  *    documentation and/or other materials provided with the distribution.
19  * 3. All advertising materials mentioning features or use of this software
20  *    must display the following acknowledgement:
21  *	This product includes software developed by the NetBSD
22  *	Foundation, Inc. and its contributors.
23  * 4. Neither the name of The NetBSD Foundation nor the names of its
24  *    contributors may be used to endorse or promote products derived
25  *    from this software without specific prior written permission.
26  *
27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37  * POSSIBILITY OF SUCH DAMAGE.
38  */
39 
40 /*
41  * PCI bus front-end for the Intel i82557 fast Ethernet controller
42  * driver.  Works with Intel Etherexpress Pro 10+, 100B, 100+ cards.
43  */
44 
45 #include <sys/cdefs.h>
46 __KERNEL_RCSID(0, "$NetBSD: if_fxp_pci.c,v 1.34 2003/06/28 23:04:50 bouyer Exp $");
47 
48 #include "rnd.h"
49 
50 #include <sys/param.h>
51 #include <sys/systm.h>
52 #include <sys/mbuf.h>
53 #include <sys/malloc.h>
54 #include <sys/kernel.h>
55 #include <sys/socket.h>
56 #include <sys/ioctl.h>
57 #include <sys/errno.h>
58 #include <sys/device.h>
59 
60 #if NRND > 0
61 #include <sys/rnd.h>
62 #endif
63 
64 #include <machine/endian.h>
65 
66 #include <net/if.h>
67 #include <net/if_dl.h>
68 #include <net/if_media.h>
69 #include <net/if_ether.h>
70 
71 #include <machine/bus.h>
72 #include <machine/intr.h>
73 
74 #include <dev/mii/miivar.h>
75 
76 #include <dev/ic/i82557reg.h>
77 #include <dev/ic/i82557var.h>
78 
79 #include <dev/pci/pcivar.h>
80 #include <dev/pci/pcireg.h>
81 #include <dev/pci/pcidevs.h>
82 
83 struct fxp_pci_softc {
84 	struct fxp_softc psc_fxp;
85 
86 	pci_chipset_tag_t psc_pc;	/* pci chipset tag */
87 	pcireg_t psc_regs[0x20>>2];	/* saved PCI config regs (sparse) */
88 	pcitag_t psc_tag;		/* pci register tag */
89 	void *psc_powerhook;		/* power hook */
90 
91 	int psc_pwrmgmt_csr_reg;	/* ACPI power management register */
92 	pcireg_t psc_pwrmgmt_csr;	/* ...and the contents at D0 */
93 };
94 
95 int	fxp_pci_match __P((struct device *, struct cfdata *, void *));
96 void	fxp_pci_attach __P((struct device *, struct device *, void *));
97 
98 int	fxp_pci_enable __P((struct fxp_softc *));
99 void	fxp_pci_disable __P((struct fxp_softc *));
100 
101 static void	fxp_pci_confreg_restore __P((struct fxp_pci_softc *psc));
102 static void	fxp_pci_power __P((int why, void *arg));
103 
104 CFATTACH_DECL(fxp_pci, sizeof(struct fxp_pci_softc),
105     fxp_pci_match, fxp_pci_attach, NULL, NULL);
106 
107 const struct fxp_pci_product {
108 	u_int32_t	fpp_prodid;	/* PCI product ID */
109 	const char	*fpp_name;	/* device name */
110 } fxp_pci_products[] = {
111 	{ PCI_PRODUCT_INTEL_82557,
112 	  "Intel i82557 Ethernet" },
113 	{ PCI_PRODUCT_INTEL_82559ER,
114 	  "Intel i82559ER Ethernet" },
115 	{ PCI_PRODUCT_INTEL_IN_BUSINESS,
116 	  "Intel InBusiness Ethernet" },
117 	{ PCI_PRODUCT_INTEL_82801BA_LAN,
118 	  "Intel i82562 Ethernet" },
119 	{ PCI_PRODUCT_INTEL_82801E_LAN_1,
120 	  "Intel i82559 Ethernet" },
121 	{ PCI_PRODUCT_INTEL_82801E_LAN_2,
122 	  "Intel i82559 Ethernet" },
123 	{ PCI_PRODUCT_INTEL_PRO_100_VE_0,
124 	  "Intel PRO/100 VE Network Controller" },
125 	{ PCI_PRODUCT_INTEL_PRO_100_VE_1,
126 	  "Intel PRO/100 VE Network Controller" },
127 	{ PCI_PRODUCT_INTEL_PRO_100_VE_2,
128 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ PHY" },
129 	{ PCI_PRODUCT_INTEL_PRO_100_VE_3,
130 	  "Intel PRO/100 VE Network Controller with 82562ET/EZ (CNR) PHY" },
131 	{ PCI_PRODUCT_INTEL_PRO_100_VE_4,
132 	  "Intel PRO/100 VE (MOB) Network Controller" },
133 	{ PCI_PRODUCT_INTEL_PRO_100_VM_0,
134 	  "Intel PRO/100 VM Network Controller" },
135 	{ PCI_PRODUCT_INTEL_PRO_100_VM_1,
136 	  "Intel PRO/100 VM Network Controller" },
137 	{ PCI_PRODUCT_INTEL_PRO_100_VM_2,
138 	  "Intel PRO/100 VM Network Controller" },
139 	{ PCI_PRODUCT_INTEL_PRO_100_VM_3,
140 	  "Intel PRO/100 VM Network Controller with 82562EM/EX PHY" },
141 	{ PCI_PRODUCT_INTEL_PRO_100_VM_4,
142 	  "Intel PRO/100 VM Network Controller with 82562EM/EX (CNR) PHY" },
143 	{ PCI_PRODUCT_INTEL_PRO_100_VM_6,
144 	  "Intel PRO/100 VM Network Controller with 82562ET PHY" },
145 	{ PCI_PRODUCT_INTEL_PRO_100_M,
146 	  "Intel PRO/100 M Network Controller" },
147 	{ 0,
148 	  NULL },
149 };
150 
151 static const struct fxp_pci_product *
152 fxp_pci_lookup(const struct pci_attach_args *pa)
153 {
154 	const struct fxp_pci_product *fpp;
155 
156 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
157 		return (NULL);
158 
159 	for (fpp = fxp_pci_products; fpp->fpp_name != NULL; fpp++)
160 		if (PCI_PRODUCT(pa->pa_id) == fpp->fpp_prodid)
161 			return (fpp);
162 
163 	return (NULL);
164 }
165 
166 int
167 fxp_pci_match(parent, match, aux)
168 	struct device *parent;
169 	struct cfdata *match;
170 	void *aux;
171 {
172 	struct pci_attach_args *pa = aux;
173 
174 	if (fxp_pci_lookup(pa) != NULL)
175 		return (1);
176 
177 	return (0);
178 }
179 
180 /*
181  * Restore PCI configuration registers that may have been clobbered.
182  * This is necessary due to bugs on the Sony VAIO Z505-series on-board
183  * ethernet, after an APM suspend/resume, as well as after an ACPI
184  * D3->D0 transition.  We call this function from a power hook after
185  * APM resume events, as well as after the ACPI D3->D0 transition.
186  */
187 static void
188 fxp_pci_confreg_restore(psc)
189         struct fxp_pci_softc *psc;
190 {
191 	pcireg_t reg;
192 
193 #if 0
194 	/*
195 	 * Check to see if the command register is blank -- if so, then
196 	 * we'll assume that all the clobberable-registers have been
197 	 * clobbered.
198 	 */
199 
200 	/*
201 	 * In general, the above metric is accurate. Unfortunately,
202 	 * it is inaccurate across a hibernation. Ideally APM/ACPI
203 	 * code should take note of hibernation events and execute
204 	 * a hibernation wakeup hook, but at present a hibernation wake
205 	 * is indistinguishable from a suspend wake.
206 	 */
207 
208 	if (((reg = pci_conf_read(psc->psc_pc, psc->psc_tag,
209 	    PCI_COMMAND_STATUS_REG)) & 0xffff) != 0)
210 		return;
211 #else
212 	reg = pci_conf_read(psc->psc_pc, psc->psc_tag, PCI_COMMAND_STATUS_REG);
213 #endif
214 
215 	pci_conf_write(psc->psc_pc, psc->psc_tag,
216 	    PCI_COMMAND_STATUS_REG,
217 	    (reg & 0xffff0000) |
218 	    (psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] & 0xffff));
219 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_BHLC_REG,
220 	    psc->psc_regs[PCI_BHLC_REG>>2]);
221 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x0,
222 	    psc->psc_regs[(PCI_MAPREG_START+0x0)>>2]);
223 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x4,
224 	    psc->psc_regs[(PCI_MAPREG_START+0x4)>>2]);
225 	pci_conf_write(psc->psc_pc, psc->psc_tag, PCI_MAPREG_START+0x8,
226 	    psc->psc_regs[(PCI_MAPREG_START+0x8)>>2]);
227 }
228 
229 
230 /*
231  * Power handler routine. Called when the system is transitioning into/out
232  * of power save modes. We restore the (bashed) PCI configuration registers
233  * on a resume.
234  */
235 static void
236 fxp_pci_power(why, arg)
237 	int why;
238 	void *arg;
239 {
240 	struct fxp_pci_softc *psc = arg;
241 
242 	if (why == PWR_RESUME)
243 		fxp_pci_confreg_restore(psc);
244 }
245 
246 void
247 fxp_pci_attach(parent, self, aux)
248 	struct device *parent, *self;
249 	void *aux;
250 {
251 	struct fxp_pci_softc *psc = (struct fxp_pci_softc *)self;
252 	struct fxp_softc *sc = (struct fxp_softc *)self;
253 	struct pci_attach_args *pa = aux;
254 	pci_chipset_tag_t pc = pa->pa_pc;
255 	pci_intr_handle_t ih;
256 	const struct fxp_pci_product *fpp;
257 	const char *intrstr = NULL;
258 	bus_space_tag_t iot, memt;
259 	bus_space_handle_t ioh, memh;
260 	int ioh_valid, memh_valid;
261 	bus_addr_t addr;
262 	bus_size_t size;
263 	int flags;
264  	int pci_pwrmgmt_cap_reg;
265 
266 	aprint_naive(": Ethernet controller\n");
267 
268 	/*
269 	 * Map control/status registers.
270 	 */
271 	ioh_valid = (pci_mapreg_map(pa, FXP_PCI_IOBA,
272 	    PCI_MAPREG_TYPE_IO, 0,
273 	    &iot, &ioh, NULL, NULL) == 0);
274 
275 	/*
276 	 * Version 2.1 of the PCI spec, page 196, "Address Maps":
277 	 *
278 	 *	Prefetchable
279 	 *
280 	 *	Set to one if there are no side effects on reads, the
281 	 *	device returns all bytes regardless of the byte enables,
282 	 *	and host bridges can merge processor writes into this
283 	 *	range without causing errors.  Bit must be set to zero
284 	 *	otherwise.
285 	 *
286 	 * The 82557 incorrectly sets the "prefetchable" bit, resulting
287 	 * in errors on systems which will do merged reads and writes.
288 	 * These errors manifest themselves as all-bits-set when reading
289 	 * from the EEPROM or other < 4 byte registers.
290 	 *
291 	 * We must work around this problem by always forcing the mapping
292 	 * for memory space to be uncacheable.  On systems which cannot
293 	 * create an uncacheable mapping (because the firmware mapped it
294 	 * into only cacheable/prefetchable space due to the "prefetchable"
295 	 * bit), we can fall back onto i/o mapped access.
296 	 */
297 	memh_valid = 0;
298 	memt = pa->pa_memt;
299 	if (((pa->pa_flags & PCI_FLAGS_MEM_ENABLED) != 0) &&
300 	    pci_mapreg_info(pa->pa_pc, pa->pa_tag, FXP_PCI_MMBA,
301 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT,
302 	    &addr, &size, &flags) == 0) {
303 		flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
304 		if (bus_space_map(memt, addr, size, flags, &memh) == 0)
305 			memh_valid = 1;
306 	}
307 
308 	if (memh_valid) {
309 		sc->sc_st = memt;
310 		sc->sc_sh = memh;
311 	} else if (ioh_valid) {
312 		sc->sc_st = iot;
313 		sc->sc_sh = ioh;
314 	} else {
315 		aprint_error(": unable to map device registers\n");
316 		return;
317 	}
318 
319 	sc->sc_dmat = pa->pa_dmat;
320 
321 	fpp = fxp_pci_lookup(pa);
322 	if (fpp == NULL) {
323 		printf("\n");
324 		panic("fxp_pci_attach: impossible");
325 	}
326 
327 	sc->sc_rev = PCI_REVISION(pa->pa_class);
328 
329 	switch (fpp->fpp_prodid) {
330 	case PCI_PRODUCT_INTEL_82557:
331 	case PCI_PRODUCT_INTEL_82559ER:
332 	case PCI_PRODUCT_INTEL_IN_BUSINESS:
333 	    {
334 		const char *chipname = NULL;
335 
336 		if (sc->sc_rev >= FXP_REV_82558_A4) {
337 			chipname = "i82558 Ethernet";
338 			/*
339 			 * Enable the MWI command for memory writes.
340 			 */
341 			if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
342 				sc->sc_flags |= FXPF_MWI;
343 		}
344 		if (sc->sc_rev >= FXP_REV_82559_A0)
345 			chipname = "i82559 Ethernet";
346 		if (sc->sc_rev >= FXP_REV_82559S_A)
347 			chipname = "i82559S Ethernet";
348 		if (sc->sc_rev >= FXP_REV_82550)
349 			chipname = "i82550 Ethernet";
350 
351 		/*
352 		 * Mark all i82559 and i82550 revisions as having
353 		 * the "resume bug".  See i82557.c for details.
354 		 */
355 		if (sc->sc_rev >= FXP_REV_82559_A0)
356 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
357 
358 		aprint_normal(": %s, rev %d\n", chipname != NULL ? chipname :
359 		    fpp->fpp_name, sc->sc_rev);
360 		break;
361 	    }
362 
363 	case PCI_PRODUCT_INTEL_82801BA_LAN:
364 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
365 
366 		/*
367 		 * The 82801BA Ethernet has a bug which requires us to send a
368 		 * NOP before a CU_RESUME if we're in 10baseT mode.
369 		 */
370 		if (fpp->fpp_prodid == PCI_PRODUCT_INTEL_82801BA_LAN)
371 			sc->sc_flags |= FXPF_HAS_RESUME_BUG;
372 		break;
373 
374 	case PCI_PRODUCT_INTEL_PRO_100_VE_0:
375 	case PCI_PRODUCT_INTEL_PRO_100_VE_1:
376 	case PCI_PRODUCT_INTEL_PRO_100_VM_0:
377 	case PCI_PRODUCT_INTEL_PRO_100_VM_1:
378 	case PCI_PRODUCT_INTEL_82562EH_HPNA_0:
379 	case PCI_PRODUCT_INTEL_82562EH_HPNA_1:
380 	case PCI_PRODUCT_INTEL_82562EH_HPNA_2:
381 	case PCI_PRODUCT_INTEL_PRO_100_VM_2:
382 	case PCI_PRODUCT_INTEL_PRO_100_VM_3:
383 	case PCI_PRODUCT_INTEL_PRO_100_VM_4:
384 	case PCI_PRODUCT_INTEL_PRO_100_VM_6:
385 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
386 
387 		/*
388 		 * ICH3 chips apparently have problems with the enhanced
389 		 * features, so just treat them as an i82557.  It also
390 		 * has the resume bug that the ICH2 has.
391 		 */
392 		sc->sc_rev = 1;
393 		sc->sc_flags |= FXPF_HAS_RESUME_BUG;
394 		break;
395 	case PCI_PRODUCT_INTEL_82801E_LAN_1:
396 	case PCI_PRODUCT_INTEL_82801E_LAN_2:
397 		aprint_normal(": %s, rev %d\n", fpp->fpp_name, sc->sc_rev);
398 
399 		/*
400 		 *  XXX We have to read the C-ICH's developer's manual
401 		 *  in detail
402 		 */
403 		break;
404 	}
405 
406 	/* Make sure bus-mastering is enabled. */
407 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
408 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
409 	    PCI_COMMAND_MASTER_ENABLE);
410 
411   	/*
412 	 * Under some circumstances (such as APM suspend/resume
413 	 * cycles, and across ACPI power state changes), the
414 	 * i82257-family can lose the contents of critical PCI
415 	 * configuration registers, causing the card to be
416 	 * non-responsive and useless.  This occurs on the Sony VAIO
417 	 * Z505-series, among others.  Preserve them here so they can
418 	 * be later restored (by fxp_pci_confreg_restore()).
419 	 */
420 	psc->psc_pc = pc;
421 	psc->psc_tag = pa->pa_tag;
422 	psc->psc_regs[PCI_COMMAND_STATUS_REG>>2] =
423 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
424 	psc->psc_regs[PCI_BHLC_REG>>2] =
425 	    pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
426 	psc->psc_regs[(PCI_MAPREG_START+0x0)>>2] =
427 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x0);
428 	psc->psc_regs[(PCI_MAPREG_START+0x4)>>2] =
429 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x4);
430 	psc->psc_regs[(PCI_MAPREG_START+0x8)>>2] =
431 	    pci_conf_read(pc, pa->pa_tag, PCI_MAPREG_START+0x8);
432 
433 	/*
434 	 * Work around BIOS ACPI bugs where the chip is inadvertantly
435 	 * left in ACPI D3 (lowest power state).  First confirm the device
436 	 * supports ACPI power management, then move it to the D0 (fully
437 	 * functional) state if it is not already there.
438 	 */
439 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
440 	    &pci_pwrmgmt_cap_reg, 0)) {
441 		pcireg_t reg;
442 
443 		sc->sc_enable = fxp_pci_enable;
444 		sc->sc_disable = fxp_pci_disable;
445 
446 		psc->psc_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
447 		reg = pci_conf_read(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg);
448 		psc->psc_pwrmgmt_csr = (reg & ~PCI_PMCSR_STATE_MASK) |
449 		    PCI_PMCSR_STATE_D0;
450 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0)
451 			pci_conf_write(pc, pa->pa_tag, psc->psc_pwrmgmt_csr_reg,
452 			    psc->psc_pwrmgmt_csr);
453 	}
454 	/* Restore PCI configuration registers. */
455 	fxp_pci_confreg_restore(psc);
456 
457 	sc->sc_enabled = 1;
458 
459 	/*
460 	 * Map and establish our interrupt.
461 	 */
462 	if (pci_intr_map(pa, &ih)) {
463 		aprint_error("%s: couldn't map interrupt\n",
464 		    sc->sc_dev.dv_xname);
465 		return;
466 	}
467 	intrstr = pci_intr_string(pc, ih);
468 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, fxp_intr, sc);
469 	if (sc->sc_ih == NULL) {
470 		aprint_error("%s: couldn't establish interrupt",
471 		    sc->sc_dev.dv_xname);
472 		if (intrstr != NULL)
473 			aprint_normal(" at %s", intrstr);
474 		aprint_normal("\n");
475 		return;
476 	}
477 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
478 
479 	/* Finish off the attach. */
480 	fxp_attach(sc);
481 	if (sc->sc_disable != NULL)
482 		fxp_disable(sc);
483 
484 	/* Add a suspend hook to restore PCI config state */
485 	psc->psc_powerhook = powerhook_establish(fxp_pci_power, psc);
486 	if (psc->psc_powerhook == NULL)
487 		aprint_error(
488 		    "%s: WARNING: unable to establish pci power hook\n",
489 		    sc->sc_dev.dv_xname);
490 }
491 
492 int
493 fxp_pci_enable(struct fxp_softc *sc)
494 {
495 	struct fxp_pci_softc *psc = (void *) sc;
496 
497 #if 0
498 	printf("%s: going to power state D0\n", sc->sc_dev.dv_xname);
499 #endif
500 
501 	/* Bring the device into D0 power state. */
502 	pci_conf_write(psc->psc_pc, psc->psc_tag,
503 	    psc->psc_pwrmgmt_csr_reg, psc->psc_pwrmgmt_csr);
504 
505 	/* Now restore the configuration registers. */
506 	fxp_pci_confreg_restore(psc);
507 
508 	return (0);
509 }
510 
511 void
512 fxp_pci_disable(struct fxp_softc *sc)
513 {
514 	struct fxp_pci_softc *psc = (void *) sc;
515 
516 	/*
517 	 * for some 82558_A4 and 82558_B0, entering D3 state makes
518 	 * media detection disordered.
519 	 */
520 	if (sc->sc_rev <= FXP_REV_82558_B0)
521 		return;
522 
523 #if 0
524 	printf("%s: going to power state D3\n", sc->sc_dev.dv_xname);
525 #endif
526 
527 	/* Put the device into D3 state. */
528 	pci_conf_write(psc->psc_pc, psc->psc_tag,
529 	    psc->psc_pwrmgmt_csr_reg, (psc->psc_pwrmgmt_csr &
530 	    ~PCI_PMCSR_STATE_MASK) | PCI_PMCSR_STATE_D3);
531 }
532