1 /* $NetBSD: if_bgereg.h,v 1.86 2013/10/31 06:01:39 msaitoh Exp $ */ 2 /* 3 * Copyright (c) 2001 Wind River Systems 4 * Copyright (c) 1997, 1998, 1999, 2001 5 * Bill Paul <wpaul@windriver.com>. All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. All advertising materials mentioning features or use of this software 16 * must display the following acknowledgement: 17 * This product includes software developed by Bill Paul. 18 * 4. Neither the name of the author nor the names of any co-contributors 19 * may be used to endorse or promote products derived from this software 20 * without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32 * THE POSSIBILITY OF SUCH DAMAGE. 33 * 34 * $FreeBSD: if_bgereg.h,v 1.1.2.7 2002/11/02 18:17:55 mp Exp $ 35 */ 36 37 /* 38 * BCM570x memory map. The internal memory layout varies somewhat 39 * depending on whether or not we have external SSRAM attached. 40 * The BCM5700 can have up to 16MB of external memory. The BCM5701 41 * is apparently not designed to use external SSRAM. The mappings 42 * up to the first 4 send rings are the same for both internal and 43 * external memory configurations. Note that mini RX ring space is 44 * only available with external SSRAM configurations, which means 45 * the mini RX ring is not supported on the BCM5701. 46 * 47 * The NIC's memory can be accessed by the host in one of 3 ways: 48 * 49 * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 50 * registers in PCI config space can be used to read any 32-bit 51 * address within the NIC's memory. 52 * 53 * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 54 * space can be used in conjunction with the memory window in the 55 * device register space at offset 0x8000 to read any 32K chunk 56 * of NIC memory. 57 * 58 * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 59 * set, the device I/O mapping consumes 32MB of host address space, 60 * allowing all of the registers and internal NIC memory to be 61 * accessed directly. NIC memory addresses are offset by 0x01000000. 62 * Flat mode consumes so much host address space that it is not 63 * recommended. 64 */ 65 #define BGE_PAGE_ZERO 0x00000000 66 #define BGE_PAGE_ZERO_END 0x000000FF 67 #define BGE_SEND_RING_RCB 0x00000100 68 #define BGE_SEND_RING_RCB_END 0x000001FF 69 #define BGE_RX_RETURN_RING_RCB 0x00000200 70 #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 71 #define BGE_STATS_BLOCK 0x00000300 72 #define BGE_STATS_BLOCK_END 0x00000AFF 73 #define BGE_STATUS_BLOCK 0x00000B00 74 #define BGE_STATUS_BLOCK_END 0x00000B4F 75 #define BGE_SRAM_FW_MB 0x00000B50 76 #define BGE_SRAM_DATA_SIG 0x00000B54 77 #define BGE_SRAM_DATA_CFG 0x00000B58 78 #define BGE_SRAM_DATA_VER 0x00000B5C 79 #define BGE_SRAM_FW_CMD_MB 0x00000B78 80 #define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 81 #define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 82 #define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 83 #define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 84 #define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 85 #define BGE_SRAM_DATA_CFG_2 0x00000D38 86 #define BGE_SRAM_DATA_CFG_3 0x00000D3C 87 #define BGE_SRAM_DATA_CFG_4 0x00000D60 88 #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 89 #define BGE_UNMAPPED 0x00001000 90 #define BGE_UNMAPPED_END 0x00001FFF 91 #define BGE_DMA_DESCRIPTORS 0x00002000 92 #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 93 #define BGE_SEND_RING_5717 0x00004000 94 #define BGE_SEND_RING_1_TO_4 0x00004000 95 #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 96 97 /* Firmware interface */ 98 #define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 99 100 #define BGE_FW_CMD_DRV_ALIVE 0x00000001 101 #define BGE_FW_CMD_PAUSE 0x00000002 102 103 #define BGE_FW_HB_TIMEOUT_SEC 3 104 105 #define BGE_FW_DRV_STATE_START 0x00000001 106 #define BGE_FW_DRV_STATE_START_DONE 0x80000001 107 #define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108 #define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109 #define BGE_FW_DRV_STATE_SUSPEND 0x00000004 110 111 /* SRAM data version */ 112 #define BGE_SRAM_DATA_VER_SHIFT 16 113 114 /* Mappings for internal memory configuration */ 115 #define BGE_STD_RX_RINGS 0x00006000 116 #define BGE_STD_RX_RINGS_END 0x00006FFF 117 #define BGE_JUMBO_RX_RINGS 0x00007000 118 #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 119 #define BGE_BUFFPOOL_1 0x00008000 120 #define BGE_BUFFPOOL_1_END 0x0000FFFF 121 #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 122 #define BGE_BUFFPOOL_2_END 0x00017FFF 123 #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 124 #define BGE_BUFFPOOL_3_END 0x0001FFFF 125 #define BGE_STD_RX_RINGS_5717 0x00040000 126 #define BGE_JUMBO_RX_RINGS_5717 0x00044400 127 128 /* Mappings for external SSRAM configurations */ 129 #define BGE_SEND_RING_5_TO_6 0x00006000 130 #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 131 #define BGE_SEND_RING_7_TO_8 0x00007000 132 #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 133 #define BGE_SEND_RING_9_TO_16 0x00008000 134 #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 135 #define BGE_EXT_STD_RX_RINGS 0x0000C000 136 #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 137 #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 138 #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 139 #define BGE_MINI_RX_RINGS 0x0000E000 140 #define BGE_MINI_RX_RINGS_END 0x0000FFFF 141 #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 142 #define BGE_AVAIL_REGION1_END 0x00017FFF 143 #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 144 #define BGE_AVAIL_REGION2_END 0x0001FFFF 145 #define BGE_EXT_SSRAM 0x00020000 146 #define BGE_EXT_SSRAM_END 0x000FFFFF 147 148 149 /* 150 * BCM570x register offsets. These are memory mapped registers 151 * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 152 * Each register must be accessed using 32 bit operations. 153 * 154 * All registers are accessed through a 32K shared memory block. 155 * The first group of registers are actually copies of the PCI 156 * configuration space registers. 157 */ 158 159 /* 160 * PCI registers defined in the PCI 2.2 spec. 161 */ 162 #define BGE_PCI_VID 0x00 163 #define BGE_PCI_DID 0x02 164 #define BGE_PCI_CMD 0x04 165 #define BGE_PCI_STS 0x06 166 #define BGE_PCI_REV 0x08 167 #define BGE_PCI_CLASS 0x09 168 #define BGE_PCI_CACHESZ 0x0C 169 #define BGE_PCI_LATTIMER 0x0D 170 #define BGE_PCI_HDRTYPE 0x0E 171 #define BGE_PCI_BIST 0x0F 172 #define BGE_PCI_BAR0 0x10 173 #define BGE_PCI_BAR1 0x14 174 #define BGE_PCI_BAR2 0x18 175 #define BGE_PCI_SUBSYS 0x2C 176 #define BGE_PCI_SUBVID 0x2E 177 #define BGE_PCI_ROMBASE 0x30 178 #define BGE_PCI_CAPPTR 0x34 179 #define BGE_PCI_INTLINE 0x3C 180 #define BGE_PCI_INTPIN 0x3D 181 #define BGE_PCI_MINGNT 0x3E 182 #define BGE_PCI_MAXLAT 0x3F 183 #define BGE_PCI_PCIXCAP 0x40 184 #define BGE_PCI_NEXTPTR_PM 0x41 185 #define BGE_PCIX_CMD 0x42 186 #define BGE_PCIX_STS 0x44 187 #define BGE_PCI_PWRMGMT_CAPID 0x48 188 #define BGE_PCI_NEXTPTR_VPD 0x49 189 #define BGE_PCI_PWRMGMT_CAPS 0x4A 190 #define BGE_PCI_PWRMGMT_CMD 0x4C 191 #define BGE_PCI_PWRMGMT_STS 0x4D 192 #define BGE_PCI_PWRMGMT_DATA 0x4F 193 #define BGE_PCI_VPD_CAPID 0x50 194 #define BGE_PCI_NEXTPTR_MSI 0x51 195 #define BGE_PCI_VPD_ADDR 0x52 196 #define BGE_PCI_VPD_DATA 0x54 197 #define BGE_PCI_MSI_CAPID 0x58 198 #define BGE_PCI_NEXTPTR_NONE 0x59 199 #define BGE_PCI_MSI_CTL 0x5A 200 #define BGE_PCI_MSI_ADDR_HI 0x5C 201 #define BGE_PCI_MSI_ADDR_LO 0x60 202 #define BGE_PCI_MSI_DATA 0x64 203 204 /* 205 * PCI Express definitions 206 * According to 207 * PCI Express base specification, REV. 1.0a 208 */ 209 210 /* PCI Express device control, 16bits */ 211 #define BGE_PCIE_DEVCTL 0x08 212 #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 213 #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 214 #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 215 #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 216 #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 217 #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 218 #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 219 220 /* PCI MSI. ??? */ 221 #define BGE_PCIE_CAPID_REG 0xD0 222 #define BGE_PCIE_CAPID 0x10 223 224 /* 225 * PCI registers specific to the BCM570x family. 226 */ 227 #define BGE_PCI_MISC_CTL 0x68 228 #define BGE_PCI_DMA_RW_CTL 0x6C 229 #define BGE_PCI_PCISTATE 0x70 230 #define BGE_PCI_CLKCTL 0x74 231 #define BGE_PCI_REG_BASEADDR 0x78 232 #define BGE_PCI_MEMWIN_BASEADDR 0x7C 233 #define BGE_PCI_REG_DATA 0x80 234 #define BGE_PCI_MEMWIN_DATA 0x84 235 #define BGE_PCI_MODECTL 0x88 236 #define BGE_PCI_MISC_CFG 0x8C 237 #define BGE_PCI_MISC_LOCALCTL 0x90 238 #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 239 #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 240 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 241 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 242 #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 243 #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 244 #define BGE_PCI_ISR_MBX_HI 0xB0 245 #define BGE_PCI_ISR_MBX_LO 0xB4 246 #define BGE_PCI_PRODID_ASICREV 0xBC 247 #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 248 #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 249 250 #define BGE_PCI_UNKNOWN0 0xC4 251 252 /* PCI Misc. Host control register */ 253 #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 254 #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 255 #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 256 #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 257 #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 258 #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 259 #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 260 #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 261 #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 262 #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 263 264 #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 265 #if BYTE_ORDER == LITTLE_ENDIAN 266 #define BGE_DMA_SWAP_OPTIONS \ 267 BGE_MODECTL_WORDSWAP_NONFRAME| \ 268 BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 269 #else 270 #define BGE_DMA_SWAP_OPTIONS \ 271 BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \ 272 BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 273 #endif 274 275 #define BGE_INIT \ 276 (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 277 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS| \ 278 BGE_PCIMISCCTL_PCISTATE_RW) 279 280 #define BGE_CHIPID_TIGON_I 0x4000 281 #define BGE_CHIPID_TIGON_II 0x6000 282 #define BGE_CHIPID_BCM5700_A0 0x7000 283 #define BGE_CHIPID_BCM5700_A1 0x7001 284 #define BGE_CHIPID_BCM5700_B0 0x7100 285 #define BGE_CHIPID_BCM5700_B1 0x7101 286 #define BGE_CHIPID_BCM5700_B2 0x7102 287 #define BGE_CHIPID_BCM5700_B3 0x7103 288 #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 289 #define BGE_CHIPID_BCM5700_C0 0x7200 290 #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 291 #define BGE_CHIPID_BCM5701_B0 0x0100 292 #define BGE_CHIPID_BCM5701_B2 0x0102 293 #define BGE_CHIPID_BCM5701_B5 0x0105 294 #define BGE_CHIPID_BCM5703_A0 0x1000 295 #define BGE_CHIPID_BCM5703_A1 0x1001 296 #define BGE_CHIPID_BCM5703_A2 0x1002 297 #define BGE_CHIPID_BCM5703_A3 0x1003 298 #define BGE_CHIPID_BCM5703_B0 0x1100 299 #define BGE_CHIPID_BCM5704_A0 0x2000 300 #define BGE_CHIPID_BCM5704_A1 0x2001 301 #define BGE_CHIPID_BCM5704_A2 0x2002 302 #define BGE_CHIPID_BCM5704_A3 0x2003 303 #define BGE_CHIPID_BCM5704_B0 0x2100 304 #define BGE_CHIPID_BCM5705_A0 0x3000 305 #define BGE_CHIPID_BCM5705_A1 0x3001 306 #define BGE_CHIPID_BCM5705_A2 0x3002 307 #define BGE_CHIPID_BCM5705_A3 0x3003 308 #define BGE_CHIPID_BCM5750_A0 0x4000 309 #define BGE_CHIPID_BCM5750_A1 0x4001 310 #define BGE_CHIPID_BCM5750_A3 0x4003 311 #define BGE_CHIPID_BCM5750_B0 0x4010 312 #define BGE_CHIPID_BCM5750_B1 0x4101 313 #define BGE_CHIPID_BCM5750_C0 0x4200 314 #define BGE_CHIPID_BCM5750_C1 0x4201 315 #define BGE_CHIPID_BCM5750_C2 0x4202 316 #define BGE_CHIPID_BCM5714_A0 0x5000 317 #define BGE_CHIPID_BCM5761_A0 0x5761000 318 #define BGE_CHIPID_BCM5761_A1 0x5761100 319 #define BGE_CHIPID_BCM5784_A0 0x5784000 320 #define BGE_CHIPID_BCM5784_A1 0x5784100 321 #define BGE_CHIPID_BCM5752_A0 0x6000 322 #define BGE_CHIPID_BCM5752_A1 0x6001 323 #define BGE_CHIPID_BCM5752_A2 0x6002 324 #define BGE_CHIPID_BCM5714_B0 0x8000 325 #define BGE_CHIPID_BCM5714_B3 0x8003 326 #define BGE_CHIPID_BCM5715_A0 0x9000 327 #define BGE_CHIPID_BCM5715_A1 0x9001 328 #define BGE_CHIPID_BCM5715_A3 0x9003 329 #define BGE_CHIPID_BCM5755_A0 0xa000 330 #define BGE_CHIPID_BCM5755_A1 0xa001 331 #define BGE_CHIPID_BCM5755_A2 0xa002 332 #define BGE_CHIPID_BCM5755_C0 0xa200 333 #define BGE_CHIPID_BCM5787_A0 0xb000 334 #define BGE_CHIPID_BCM5787_A1 0xb001 335 #define BGE_CHIPID_BCM5787_A2 0xb002 336 #define BGE_CHIPID_BCM5906_A0 0xc000 337 #define BGE_CHIPID_BCM5906_A1 0xc001 338 #define BGE_CHIPID_BCM5906_A2 0xc002 339 #define BGE_CHIPID_BCM57762 0x57766000 340 #define BGE_CHIPID_BCM57780_A0 0x57780000 341 #define BGE_CHIPID_BCM57780_A1 0x57780001 342 #define BGE_CHIPID_BCM5717_A0 0x05717000 343 #define BGE_CHIPID_BCM5717_B0 0x05717100 344 #define BGE_CHIPID_BCM5719_A0 0x05719000 345 #define BGE_CHIPID_BCM5720_A0 0x05720000 346 #define BGE_CHIPID_BCM57765_A0 0x57785000 347 #define BGE_CHIPID_BCM57765_B0 0x57785100 348 349 /* shorthand one */ 350 #define BGE_ASICREV(x) ((x) >> 12) 351 #define BGE_ASICREV_BCM5700 0x07 352 #define BGE_ASICREV_BCM5701 0x00 353 #define BGE_ASICREV_BCM5703 0x01 354 #define BGE_ASICREV_BCM5704 0x02 355 #define BGE_ASICREV_BCM5705 0x03 356 #define BGE_ASICREV_BCM5750 0x04 357 #define BGE_ASICREV_BCM5714_A0 0x05 358 #define BGE_ASICREV_BCM5752 0x06 359 /* ASIC revision 0x07 is the original bcm5700 */ 360 #define BGE_ASICREV_BCM5780 0x08 361 #define BGE_ASICREV_BCM5714 0x09 362 #define BGE_ASICREV_BCM5755 0x0a 363 #define BGE_ASICREV_BCM5787 0x0b 364 #define BGE_ASICREV_BCM5906 0x0c 365 #define BGE_ASICREV_USE_PRODID_REG 0x0f 366 #define BGE_ASICREV_BCM5761 0x5761 367 #define BGE_ASICREV_BCM5784 0x5784 368 #define BGE_ASICREV_BCM5785 0x5785 369 #define BGE_ASICREV_BCM57780 0x57780 370 #define BGE_ASICREV_BCM5717 0x5717 371 #define BGE_ASICREV_BCM5719 0x5719 372 #define BGE_ASICREV_BCM5720 0x5720 373 #define BGE_ASICREV_BCM57765 0x57785 374 #define BGE_ASICREV_BCM57766 0x57766 375 376 /* chip revisions */ 377 #define BGE_CHIPREV(x) ((x) >> 8) 378 #define BGE_CHIPREV_5700_AX 0x70 379 #define BGE_CHIPREV_5700_BX 0x71 380 #define BGE_CHIPREV_5700_CX 0x72 381 #define BGE_CHIPREV_5701_AX 0x00 382 #define BGE_CHIPREV_5703_AX 0x10 383 #define BGE_CHIPREV_5704_AX 0x20 384 #define BGE_CHIPREV_5704_BX 0x21 385 #define BGE_CHIPREV_5750_AX 0x40 386 #define BGE_CHIPREV_5750_BX 0x41 387 #define BGE_CHIPREV_57765_AX 0x577850 388 389 /* PCI DMA Read/Write Control register */ 390 #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 391 #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 392 #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 393 #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 394 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 395 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 396 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 397 #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 398 #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 399 #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 400 #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 401 #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 402 #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 403 404 #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 405 #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 406 #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 407 #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 408 409 #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 410 #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 411 412 #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 413 #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 414 #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 415 #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 416 #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 417 #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 418 #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 419 #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 420 421 #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 422 #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 423 #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 424 #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 425 #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 426 #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 427 #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 428 #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 429 430 /* 431 * PCI state register -- note, this register is read only 432 * unless the PCISTATE_RW bit of the PCI Misc. Host Control 433 * register is set. 434 */ 435 #define BGE_PCISTATE_FORCE_RESET 0x00000001 436 #define BGE_PCISTATE_INTR_NOT_ACTIVE 0x00000002 437 #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 438 #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 33/66, 0 = 66/133 */ 439 #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 440 #define BGE_PCISTATE_ROM_ENABLE 0x00000020 441 #define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 442 #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 443 #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 444 #define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 445 #define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 446 #define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 447 #define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 448 449 /* 450 * The following bits in PCI state register are reserved. 451 * If we check that the register values reverts on reset, 452 * do not check these bits. On some 5704C (rev A3) and some 453 * Altima chips, these bits do not revert until much later 454 * in the bge driver's bge_reset() chip-reset state machine. 455 */ 456 #define BGE_PCISTATE_RESERVED ((1 << 12) + (1 <<7)) 457 458 /* 459 * PCI Clock Control register -- note, this register is read only 460 * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 461 * register is set. 462 */ 463 #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 464 #define BGE_PCICLOCKCTL_M66EN 0x00000080 465 #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 466 #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 467 #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 468 #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 469 #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 470 #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 471 #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 472 #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 473 474 /* 475 * High priority mailbox registers 476 * Each mailbox is 64-bits wide, though we only use the 477 * lower 32 bits. To write a 64-bit value, write the upper 32 bits 478 * first. The NIC will load the mailbox after the lower 32 bit word 479 * has been updated. 480 */ 481 #define BGE_MBX_IRQ0_HI 0x0200 482 #define BGE_MBX_IRQ0_LO 0x0204 483 #define BGE_MBX_IRQ1_HI 0x0208 484 #define BGE_MBX_IRQ1_LO 0x020C 485 #define BGE_MBX_IRQ2_HI 0x0210 486 #define BGE_MBX_IRQ2_LO 0x0214 487 #define BGE_MBX_IRQ3_HI 0x0218 488 #define BGE_MBX_IRQ3_LO 0x021C 489 #define BGE_MBX_GEN0_HI 0x0220 490 #define BGE_MBX_GEN0_LO 0x0224 491 #define BGE_MBX_GEN1_HI 0x0228 492 #define BGE_MBX_GEN1_LO 0x022C 493 #define BGE_MBX_GEN2_HI 0x0230 494 #define BGE_MBX_GEN2_LO 0x0234 495 #define BGE_MBX_GEN3_HI 0x0228 496 #define BGE_MBX_GEN3_LO 0x022C 497 #define BGE_MBX_GEN4_HI 0x0240 498 #define BGE_MBX_GEN4_LO 0x0244 499 #define BGE_MBX_GEN5_HI 0x0248 500 #define BGE_MBX_GEN5_LO 0x024C 501 #define BGE_MBX_GEN6_HI 0x0250 502 #define BGE_MBX_GEN6_LO 0x0254 503 #define BGE_MBX_GEN7_HI 0x0258 504 #define BGE_MBX_GEN7_LO 0x025C 505 #define BGE_MBX_RELOAD_STATS_HI 0x0260 506 #define BGE_MBX_RELOAD_STATS_LO 0x0264 507 #define BGE_MBX_RX_STD_PROD_HI 0x0268 508 #define BGE_MBX_RX_STD_PROD_LO 0x026C 509 #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 510 #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 511 #define BGE_MBX_RX_MINI_PROD_HI 0x0278 512 #define BGE_MBX_RX_MINI_PROD_LO 0x027C 513 #define BGE_MBX_RX_CONS0_HI 0x0280 514 #define BGE_MBX_RX_CONS0_LO 0x0284 515 #define BGE_MBX_RX_CONS1_HI 0x0288 516 #define BGE_MBX_RX_CONS1_LO 0x028C 517 #define BGE_MBX_RX_CONS2_HI 0x0290 518 #define BGE_MBX_RX_CONS2_LO 0x0294 519 #define BGE_MBX_RX_CONS3_HI 0x0298 520 #define BGE_MBX_RX_CONS3_LO 0x029C 521 #define BGE_MBX_RX_CONS4_HI 0x02A0 522 #define BGE_MBX_RX_CONS4_LO 0x02A4 523 #define BGE_MBX_RX_CONS5_HI 0x02A8 524 #define BGE_MBX_RX_CONS5_LO 0x02AC 525 #define BGE_MBX_RX_CONS6_HI 0x02B0 526 #define BGE_MBX_RX_CONS6_LO 0x02B4 527 #define BGE_MBX_RX_CONS7_HI 0x02B8 528 #define BGE_MBX_RX_CONS7_LO 0x02BC 529 #define BGE_MBX_RX_CONS8_HI 0x02C0 530 #define BGE_MBX_RX_CONS8_LO 0x02C4 531 #define BGE_MBX_RX_CONS9_HI 0x02C8 532 #define BGE_MBX_RX_CONS9_LO 0x02CC 533 #define BGE_MBX_RX_CONS10_HI 0x02D0 534 #define BGE_MBX_RX_CONS10_LO 0x02D4 535 #define BGE_MBX_RX_CONS11_HI 0x02D8 536 #define BGE_MBX_RX_CONS11_LO 0x02DC 537 #define BGE_MBX_RX_CONS12_HI 0x02E0 538 #define BGE_MBX_RX_CONS12_LO 0x02E4 539 #define BGE_MBX_RX_CONS13_HI 0x02E8 540 #define BGE_MBX_RX_CONS13_LO 0x02EC 541 #define BGE_MBX_RX_CONS14_HI 0x02F0 542 #define BGE_MBX_RX_CONS14_LO 0x02F4 543 #define BGE_MBX_RX_CONS15_HI 0x02F8 544 #define BGE_MBX_RX_CONS15_LO 0x02FC 545 #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 546 #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 547 #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 548 #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 549 #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 550 #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 551 #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 552 #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 553 #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 554 #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 555 #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 556 #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 557 #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 558 #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 559 #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 560 #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 561 #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 562 #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 563 #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 564 #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 565 #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 566 #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 567 #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 568 #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 569 #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 570 #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 571 #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 572 #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 573 #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 574 #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 575 #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 576 #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 577 #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 578 #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 579 #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 580 #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 581 #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 582 #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 583 #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 584 #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 585 #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 586 #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 587 #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 588 #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 589 #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 590 #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 591 #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 592 #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 593 #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 594 #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 595 #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 596 #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 597 #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 598 #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 599 #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 600 #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 601 #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 602 #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 603 #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 604 #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 605 #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 606 #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 607 #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 608 #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 609 610 #define BGE_TX_RINGS_MAX 1 611 #define BGE_TX_RINGS_57765_MAX 2 612 #define BGE_TX_RINGS_5717_MAX 4 613 #define BGE_TX_RINGS_EXTSSRAM_MAX 16 614 #define BGE_RX_RINGS_MAX 16 615 616 /* Ethernet MAC control registers */ 617 #define BGE_MAC_MODE 0x0400 618 #define BGE_MAC_STS 0x0404 619 #define BGE_MAC_EVT_ENB 0x0408 620 #define BGE_MAC_LED_CTL 0x040C 621 #define BGE_MAC_ADDR1_LO 0x0410 622 #define BGE_MAC_ADDR1_HI 0x0414 623 #define BGE_MAC_ADDR2_LO 0x0418 624 #define BGE_MAC_ADDR2_HI 0x041C 625 #define BGE_MAC_ADDR3_LO 0x0420 626 #define BGE_MAC_ADDR3_HI 0x0424 627 #define BGE_MAC_ADDR4_LO 0x0428 628 #define BGE_MAC_ADDR4_HI 0x042C 629 #define BGE_WOL_PATPTR 0x0430 630 #define BGE_WOL_PATCFG 0x0434 631 #define BGE_TX_RANDOM_BACKOFF 0x0438 632 #define BGE_RX_MTU 0x043C 633 #define BGE_GBIT_PCS_TEST 0x0440 634 #define BGE_TX_TBI_AUTONEG 0x0444 635 #define BGE_RX_TBI_AUTONEG 0x0448 636 #define BGE_MI_COMM 0x044C 637 #define BGE_MI_STS 0x0450 638 #define BGE_MI_MODE 0x0454 639 #define BGE_AUTOPOLL_STS 0x0458 640 #define BGE_TX_MODE 0x045C 641 #define BGE_TX_STS 0x0460 642 #define BGE_TX_LENGTHS 0x0464 643 #define BGE_RX_MODE 0x0468 644 #define BGE_RX_STS 0x046C 645 #define BGE_MAR0 0x0470 646 #define BGE_MAR1 0x0474 647 #define BGE_MAR2 0x0478 648 #define BGE_MAR3 0x047C 649 #define BGE_RX_BD_RULES_CTL0 0x0480 650 #define BGE_RX_BD_RULES_MASKVAL0 0x0484 651 #define BGE_RX_BD_RULES_CTL1 0x0488 652 #define BGE_RX_BD_RULES_MASKVAL1 0x048C 653 #define BGE_RX_BD_RULES_CTL2 0x0490 654 #define BGE_RX_BD_RULES_MASKVAL2 0x0494 655 #define BGE_RX_BD_RULES_CTL3 0x0498 656 #define BGE_RX_BD_RULES_MASKVAL3 0x049C 657 #define BGE_RX_BD_RULES_CTL4 0x04A0 658 #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 659 #define BGE_RX_BD_RULES_CTL5 0x04A8 660 #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 661 #define BGE_RX_BD_RULES_CTL6 0x04B0 662 #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 663 #define BGE_RX_BD_RULES_CTL7 0x04B8 664 #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 665 #define BGE_RX_BD_RULES_CTL8 0x04C0 666 #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 667 #define BGE_RX_BD_RULES_CTL9 0x04C8 668 #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 669 #define BGE_RX_BD_RULES_CTL10 0x04D0 670 #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 671 #define BGE_RX_BD_RULES_CTL11 0x04D8 672 #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 673 #define BGE_RX_BD_RULES_CTL12 0x04E0 674 #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 675 #define BGE_RX_BD_RULES_CTL13 0x04E8 676 #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 677 #define BGE_RX_BD_RULES_CTL14 0x04F0 678 #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 679 #define BGE_RX_BD_RULES_CTL15 0x04F8 680 #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 681 #define BGE_RX_RULES_CFG 0x0500 682 #define BGE_MAX_RX_FRAME_LOWAT 0x0504 683 #define BGE_SERDES_CFG 0x0590 684 #define BGE_SGDIG_CFG 0x05B0 685 #define BGE_SGDIG_STS 0x05B4 686 #define BGE_MAC_STATS 0x0800 687 688 /* Ethernet MAC Mode register */ 689 #define BGE_MACMODE_RESET 0x00000001 690 #define BGE_MACMODE_HALF_DUPLEX 0x00000002 691 #define BGE_MACMODE_PORTMODE 0x0000000C 692 #define BGE_MACMODE_LOOPBACK 0x00000010 693 #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 694 #define BGE_MACMODE_TX_BURST_ENB 0x00000100 695 #define BGE_MACMODE_MAX_DEFER 0x00000200 696 #define BGE_MACMODE_LINK_POLARITY 0x00000400 697 #define BGE_MACMODE_RX_STATS_ENB 0x00000800 698 #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 699 #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 700 #define BGE_MACMODE_TX_STATS_ENB 0x00004000 701 #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 702 #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 703 #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 704 #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 705 #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 706 #define BGE_MACMODE_MIP_ENB 0x00100000 707 #define BGE_MACMODE_TXDMA_ENB 0x00200000 708 #define BGE_MACMODE_RXDMA_ENB 0x00400000 709 #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 710 #define BGE_MACMODE_APE_RX_EN 0x08000000 711 #define BGE_MACMODE_APE_TX_EN 0x10000000 712 713 #define BGE_PORTMODE_NONE 0x00000000 714 #define BGE_PORTMODE_MII 0x00000004 715 #define BGE_PORTMODE_GMII 0x00000008 716 #define BGE_PORTMODE_TBI 0x0000000C 717 718 /* MAC Status register */ 719 #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 720 #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 721 #define BGE_MACSTAT_RX_CFG 0x00000004 722 #define BGE_MACSTAT_CFG_CHANGED 0x00000008 723 #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 724 #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 725 #define BGE_MACSTAT_LINK_CHANGED 0x00001000 726 #define BGE_MACSTAT_MI_COMPLETE 0x00400000 727 #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 728 #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 729 #define BGE_MACSTAT_ODI_ERROR 0x02000000 730 #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 731 #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 732 733 /* MAC Event Enable Register */ 734 #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 735 #define BGE_EVTENB_LINK_CHANGED 0x00001000 736 #define BGE_EVTENB_MI_COMPLETE 0x00400000 737 #define BGE_EVTENB_MI_INTERRUPT 0x00800000 738 #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 739 #define BGE_EVTENB_ODI_ERROR 0x02000000 740 #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 741 #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 742 743 /* LED Control Register */ 744 #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 745 #define BGE_LEDCTL_1000MBPS_LED 0x00000002 746 #define BGE_LEDCTL_100MBPS_LED 0x00000004 747 #define BGE_LEDCTL_10MBPS_LED 0x00000008 748 #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 749 #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 750 #define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 751 #define BGE_LEDCTL_1000MBPS_STS 0x00000080 752 #define BGE_LEDCTL_100MBPS_STS 0x00000100 753 #define BGE_LEDCTL_10MBPS_STS 0x00000200 754 #define BGE_LEDCTL_TRAFLED_STS 0x00000400 755 #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 756 #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 757 758 /* TX backoff seed register */ 759 #define BGE_TX_BACKOFF_SEED_MASK 0x3FF 760 761 /* Autopoll status register */ 762 #define BGE_AUTOPOLLSTS_ERROR 0x00000001 763 764 /* Transmit MAC mode register */ 765 #define BGE_TXMODE_RESET 0x00000001 766 #define BGE_TXMODE_ENABLE 0x00000002 767 #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 768 #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 769 #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 770 #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 771 #define BGE_TXMODE_JMB_FRM_LEN 0x00400000 772 #define BGE_TXMODE_CNT_DN_MODE 0x00800000 773 774 /* Transmit MAC status register */ 775 #define BGE_TXSTAT_RX_XOFFED 0x00000001 776 #define BGE_TXSTAT_SENT_XOFF 0x00000002 777 #define BGE_TXSTAT_SENT_XON 0x00000004 778 #define BGE_TXSTAT_LINK_UP 0x00000008 779 #define BGE_TXSTAT_ODI_UFLOW 0x00000010 780 #define BGE_TXSTAT_ODI_OFLOW 0x00000020 781 782 /* Transmit MAC lengths register */ 783 #define BGE_TXLEN_SLOTTIME 0x000000FF 784 #define BGE_TXLEN_IPG 0x00000F00 785 #define BGE_TXLEN_CRS 0x00003000 786 #define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 787 #define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 788 789 /* Receive MAC mode register */ 790 #define BGE_RXMODE_RESET 0x00000001 791 #define BGE_RXMODE_ENABLE 0x00000002 792 #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 793 #define BGE_RXMODE_RX_GIANTS 0x00000020 794 #define BGE_RXMODE_RX_RUNTS 0x00000040 795 #define BGE_RXMODE_8022_LENCHECK 0x00000080 796 #define BGE_RXMODE_RX_PROMISC 0x00000100 797 #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 798 #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 799 #define BGE_RXMODE_IPV6_ENABLE 0x01000000 800 801 /* Receive MAC status register */ 802 #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 803 #define BGE_RXSTAT_RCVD_XOFF 0x00000002 804 #define BGE_RXSTAT_RCVD_XON 0x00000004 805 806 /* Receive Rules Control register */ 807 #define BGE_RXRULECTL_OFFSET 0x000000FF 808 #define BGE_RXRULECTL_CLASS 0x00001F00 809 #define BGE_RXRULECTL_HDRTYPE 0x0000E000 810 #define BGE_RXRULECTL_COMPARE_OP 0x00030000 811 #define BGE_RXRULECTL_MAP 0x01000000 812 #define BGE_RXRULECTL_DISCARD 0x02000000 813 #define BGE_RXRULECTL_MASK 0x04000000 814 #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 815 #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 816 #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 817 #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 818 819 /* Receive Rules Mask register */ 820 #define BGE_RXRULEMASK_VALUE 0x0000FFFF 821 #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 822 823 /* SGDIG config (not documented) */ 824 #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 825 #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 826 #define BGE_SGDIGCFG_SEND 0x40000000 827 #define BGE_SGDIGCFG_AUTO 0x80000000 828 829 /* SGDIG status (not documented) */ 830 #define BGE_SGDIGSTS_DONE 0x00000002 831 #define BGE_SGDIGSTS_IS_SERDES 0x00000100 832 833 /* MI communication register */ 834 #define BGE_MICOMM_DATA 0x0000FFFF 835 #define BGE_MICOMM_REG 0x001F0000 836 #define BGE_MICOMM_PHY 0x03E00000 837 #define BGE_MICOMM_CMD 0x0C000000 838 #define BGE_MICOMM_READFAIL 0x10000000 839 #define BGE_MICOMM_BUSY 0x20000000 840 841 #define BGE_MIREG(x) ((x & 0x1F) << 16) 842 #define BGE_MIPHY(x) ((x & 0x1F) << 21) 843 #define BGE_MICMD_WRITE 0x04000000 844 #define BGE_MICMD_READ 0x08000000 845 846 /* MI status register */ 847 #define BGE_MISTS_LINK 0x00000001 848 #define BGE_MISTS_10MBPS 0x00000002 849 850 #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 851 #define BGE_MIMODE_AUTOPOLL 0x00000010 852 #define BGE_MIMODE_PHYADDR_SHIFT 5 853 #define BGE_MIMODE_PHYADDR_MASK 0x000003E0 854 #define BGE_MIMODE_CLKCNT 0x001F0000 855 #define BGE_MIMODE_500KHZ_CONST 0x00008000 856 #define BGE_MIMODE_BASE 0x000C0000 857 858 #define BGE_MIMODE_PHYADDR(x) ((x) << BGE_MIMODE_PHYADDR_SHIFT) 859 860 /* 861 * Send data initiator control registers. 862 */ 863 #define BGE_SDI_MODE 0x0C00 864 #define BGE_SDI_STATUS 0x0C04 865 #define BGE_SDI_STATS_CTL 0x0C08 866 #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 867 #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 868 #define BGE_ISO_PKT_TX 0x0C20 869 #define BGE_LOCSTATS_COS0 0x0C80 870 #define BGE_LOCSTATS_COS1 0x0C84 871 #define BGE_LOCSTATS_COS2 0x0C88 872 #define BGE_LOCSTATS_COS3 0x0C8C 873 #define BGE_LOCSTATS_COS4 0x0C90 874 #define BGE_LOCSTATS_COS5 0x0C84 875 #define BGE_LOCSTATS_COS6 0x0C98 876 #define BGE_LOCSTATS_COS7 0x0C9C 877 #define BGE_LOCSTATS_COS8 0x0CA0 878 #define BGE_LOCSTATS_COS9 0x0CA4 879 #define BGE_LOCSTATS_COS10 0x0CA8 880 #define BGE_LOCSTATS_COS11 0x0CAC 881 #define BGE_LOCSTATS_COS12 0x0CB0 882 #define BGE_LOCSTATS_COS13 0x0CB4 883 #define BGE_LOCSTATS_COS14 0x0CB8 884 #define BGE_LOCSTATS_COS15 0x0CBC 885 #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 886 #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 887 #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 888 #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 889 #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 890 #define BGE_LOCSTATS_IRQS 0x0CD4 891 #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 892 #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 893 894 /* Send Data Initiator mode register */ 895 #define BGE_SDIMODE_RESET 0x00000001 896 #define BGE_SDIMODE_ENABLE 0x00000002 897 #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 898 #define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 899 900 /* Send Data Initiator stats register */ 901 #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 902 903 /* Send Data Initiator stats control register */ 904 #define BGE_SDISTATSCTL_ENABLE 0x00000001 905 #define BGE_SDISTATSCTL_FASTER 0x00000002 906 #define BGE_SDISTATSCTL_CLEAR 0x00000004 907 #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 908 #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 909 910 /* 911 * Send Data Completion Control registers 912 */ 913 #define BGE_SDC_MODE 0x1000 914 #define BGE_SDC_STATUS 0x1004 915 916 /* Send Data completion mode register */ 917 #define BGE_SDCMODE_RESET 0x00000001 918 #define BGE_SDCMODE_ENABLE 0x00000002 919 #define BGE_SDCMODE_ATTN 0x00000004 920 #define BGE_SDCMODE_CDELAY 0x00000010 921 922 /* Send Data completion status register */ 923 #define BGE_SDCSTAT_ATTN 0x00000004 924 925 /* 926 * Send BD Ring Selector Control registers 927 */ 928 #define BGE_SRS_MODE 0x1400 929 #define BGE_SRS_STATUS 0x1404 930 #define BGE_SRS_HWDIAG 0x1408 931 #define BGE_SRS_LOC_NIC_CONS0 0x1440 932 #define BGE_SRS_LOC_NIC_CONS1 0x1444 933 #define BGE_SRS_LOC_NIC_CONS2 0x1448 934 #define BGE_SRS_LOC_NIC_CONS3 0x144C 935 #define BGE_SRS_LOC_NIC_CONS4 0x1450 936 #define BGE_SRS_LOC_NIC_CONS5 0x1454 937 #define BGE_SRS_LOC_NIC_CONS6 0x1458 938 #define BGE_SRS_LOC_NIC_CONS7 0x145C 939 #define BGE_SRS_LOC_NIC_CONS8 0x1460 940 #define BGE_SRS_LOC_NIC_CONS9 0x1464 941 #define BGE_SRS_LOC_NIC_CONS10 0x1468 942 #define BGE_SRS_LOC_NIC_CONS11 0x146C 943 #define BGE_SRS_LOC_NIC_CONS12 0x1470 944 #define BGE_SRS_LOC_NIC_CONS13 0x1474 945 #define BGE_SRS_LOC_NIC_CONS14 0x1478 946 #define BGE_SRS_LOC_NIC_CONS15 0x147C 947 948 /* Send BD Ring Selector Mode register */ 949 #define BGE_SRSMODE_RESET 0x00000001 950 #define BGE_SRSMODE_ENABLE 0x00000002 951 #define BGE_SRSMODE_ATTN 0x00000004 952 953 /* Send BD Ring Selector Status register */ 954 #define BGE_SRSSTAT_ERROR 0x00000004 955 956 /* Send BD Ring Selector HW Diagnostics register */ 957 #define BGE_SRSHWDIAG_STATE 0x0000000F 958 #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 959 #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 960 #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 961 962 /* 963 * Send BD Initiator Selector Control registers 964 */ 965 #define BGE_SBDI_MODE 0x1800 966 #define BGE_SBDI_STATUS 0x1804 967 #define BGE_SBDI_LOC_NIC_PROD0 0x1808 968 #define BGE_SBDI_LOC_NIC_PROD1 0x180C 969 #define BGE_SBDI_LOC_NIC_PROD2 0x1810 970 #define BGE_SBDI_LOC_NIC_PROD3 0x1814 971 #define BGE_SBDI_LOC_NIC_PROD4 0x1818 972 #define BGE_SBDI_LOC_NIC_PROD5 0x181C 973 #define BGE_SBDI_LOC_NIC_PROD6 0x1820 974 #define BGE_SBDI_LOC_NIC_PROD7 0x1824 975 #define BGE_SBDI_LOC_NIC_PROD8 0x1828 976 #define BGE_SBDI_LOC_NIC_PROD9 0x182C 977 #define BGE_SBDI_LOC_NIC_PROD10 0x1830 978 #define BGE_SBDI_LOC_NIC_PROD11 0x1834 979 #define BGE_SBDI_LOC_NIC_PROD12 0x1838 980 #define BGE_SBDI_LOC_NIC_PROD13 0x183C 981 #define BGE_SBDI_LOC_NIC_PROD14 0x1840 982 #define BGE_SBDI_LOC_NIC_PROD15 0x1844 983 984 /* Send BD Initiator Mode register */ 985 #define BGE_SBDIMODE_RESET 0x00000001 986 #define BGE_SBDIMODE_ENABLE 0x00000002 987 #define BGE_SBDIMODE_ATTN 0x00000004 988 989 /* Send BD Initiator Status register */ 990 #define BGE_SBDISTAT_ERROR 0x00000004 991 992 /* 993 * Send BD Completion Control registers 994 */ 995 #define BGE_SBDC_MODE 0x1C00 996 #define BGE_SBDC_STATUS 0x1C04 997 998 /* Send BD Completion Control Mode register */ 999 #define BGE_SBDCMODE_RESET 0x00000001 1000 #define BGE_SBDCMODE_ENABLE 0x00000002 1001 #define BGE_SBDCMODE_ATTN 0x00000004 1002 1003 /* Send BD Completion Control Status register */ 1004 #define BGE_SBDCSTAT_ATTN 0x00000004 1005 1006 /* 1007 * Receive List Placement Control registers 1008 */ 1009 #define BGE_RXLP_MODE 0x2000 1010 #define BGE_RXLP_STATUS 0x2004 1011 #define BGE_RXLP_SEL_LIST_LOCK 0x2008 1012 #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1013 #define BGE_RXLP_CFG 0x2010 1014 #define BGE_RXLP_STATS_CTL 0x2014 1015 #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1016 #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1017 #define BGE_RXLP_HEAD0 0x2100 1018 #define BGE_RXLP_TAIL0 0x2104 1019 #define BGE_RXLP_COUNT0 0x2108 1020 #define BGE_RXLP_HEAD1 0x2110 1021 #define BGE_RXLP_TAIL1 0x2114 1022 #define BGE_RXLP_COUNT1 0x2118 1023 #define BGE_RXLP_HEAD2 0x2120 1024 #define BGE_RXLP_TAIL2 0x2124 1025 #define BGE_RXLP_COUNT2 0x2128 1026 #define BGE_RXLP_HEAD3 0x2130 1027 #define BGE_RXLP_TAIL3 0x2134 1028 #define BGE_RXLP_COUNT3 0x2138 1029 #define BGE_RXLP_HEAD4 0x2140 1030 #define BGE_RXLP_TAIL4 0x2144 1031 #define BGE_RXLP_COUNT4 0x2148 1032 #define BGE_RXLP_HEAD5 0x2150 1033 #define BGE_RXLP_TAIL5 0x2154 1034 #define BGE_RXLP_COUNT5 0x2158 1035 #define BGE_RXLP_HEAD6 0x2160 1036 #define BGE_RXLP_TAIL6 0x2164 1037 #define BGE_RXLP_COUNT6 0x2168 1038 #define BGE_RXLP_HEAD7 0x2170 1039 #define BGE_RXLP_TAIL7 0x2174 1040 #define BGE_RXLP_COUNT7 0x2178 1041 #define BGE_RXLP_HEAD8 0x2180 1042 #define BGE_RXLP_TAIL8 0x2184 1043 #define BGE_RXLP_COUNT8 0x2188 1044 #define BGE_RXLP_HEAD9 0x2190 1045 #define BGE_RXLP_TAIL9 0x2194 1046 #define BGE_RXLP_COUNT9 0x2198 1047 #define BGE_RXLP_HEAD10 0x21A0 1048 #define BGE_RXLP_TAIL10 0x21A4 1049 #define BGE_RXLP_COUNT10 0x21A8 1050 #define BGE_RXLP_HEAD11 0x21B0 1051 #define BGE_RXLP_TAIL11 0x21B4 1052 #define BGE_RXLP_COUNT11 0x21B8 1053 #define BGE_RXLP_HEAD12 0x21C0 1054 #define BGE_RXLP_TAIL12 0x21C4 1055 #define BGE_RXLP_COUNT12 0x21C8 1056 #define BGE_RXLP_HEAD13 0x21D0 1057 #define BGE_RXLP_TAIL13 0x21D4 1058 #define BGE_RXLP_COUNT13 0x21D8 1059 #define BGE_RXLP_HEAD14 0x21E0 1060 #define BGE_RXLP_TAIL14 0x21E4 1061 #define BGE_RXLP_COUNT14 0x21E8 1062 #define BGE_RXLP_HEAD15 0x21F0 1063 #define BGE_RXLP_TAIL15 0x21F4 1064 #define BGE_RXLP_COUNT15 0x21F8 1065 #define BGE_RXLP_LOCSTAT_COS0 0x2200 1066 #define BGE_RXLP_LOCSTAT_COS1 0x2204 1067 #define BGE_RXLP_LOCSTAT_COS2 0x2208 1068 #define BGE_RXLP_LOCSTAT_COS3 0x220C 1069 #define BGE_RXLP_LOCSTAT_COS4 0x2210 1070 #define BGE_RXLP_LOCSTAT_COS5 0x2214 1071 #define BGE_RXLP_LOCSTAT_COS6 0x2218 1072 #define BGE_RXLP_LOCSTAT_COS7 0x221C 1073 #define BGE_RXLP_LOCSTAT_COS8 0x2220 1074 #define BGE_RXLP_LOCSTAT_COS9 0x2224 1075 #define BGE_RXLP_LOCSTAT_COS10 0x2228 1076 #define BGE_RXLP_LOCSTAT_COS11 0x222C 1077 #define BGE_RXLP_LOCSTAT_COS12 0x2230 1078 #define BGE_RXLP_LOCSTAT_COS13 0x2234 1079 #define BGE_RXLP_LOCSTAT_COS14 0x2238 1080 #define BGE_RXLP_LOCSTAT_COS15 0x223C 1081 #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1082 #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1083 #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1084 #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1085 #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1086 #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1087 #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 1088 1089 1090 /* Receive List Placement mode register */ 1091 #define BGE_RXLPMODE_RESET 0x00000001 1092 #define BGE_RXLPMODE_ENABLE 0x00000002 1093 #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1094 #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1095 #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 1096 1097 /* Receive List Placement Status register */ 1098 #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1099 #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1100 #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 1101 1102 /* Receive List Placement Statistics Enable Mask register */ 1103 #define BGE_RXLPSTATCONTROL_DACK_FIX 0x00040000 1104 #define BGE_RXLPSTATCONTROL_LBIRST_FIX 0x00400000 1105 1106 /* 1107 * Receive Data and Receive BD Initiator Control Registers 1108 */ 1109 #define BGE_RDBDI_MODE 0x2400 1110 #define BGE_RDBDI_STATUS 0x2404 1111 #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1112 #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1113 #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1114 #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1115 #define BGE_RX_STD_RCB_HADDR_HI 0x2450 1116 #define BGE_RX_STD_RCB_HADDR_LO 0x2454 1117 #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1118 #define BGE_RX_STD_RCB_NICADDR 0x245C 1119 #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1120 #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1121 #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1122 #define BGE_RX_MINI_RCB_NICADDR 0x246C 1123 #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1124 #define BGE_RDBDI_STD_RX_CONS 0x2474 1125 #define BGE_RDBDI_MINI_RX_CONS 0x2478 1126 #define BGE_RDBDI_RETURN_PROD0 0x2480 1127 #define BGE_RDBDI_RETURN_PROD1 0x2484 1128 #define BGE_RDBDI_RETURN_PROD2 0x2488 1129 #define BGE_RDBDI_RETURN_PROD3 0x248C 1130 #define BGE_RDBDI_RETURN_PROD4 0x2490 1131 #define BGE_RDBDI_RETURN_PROD5 0x2494 1132 #define BGE_RDBDI_RETURN_PROD6 0x2498 1133 #define BGE_RDBDI_RETURN_PROD7 0x249C 1134 #define BGE_RDBDI_RETURN_PROD8 0x24A0 1135 #define BGE_RDBDI_RETURN_PROD9 0x24A4 1136 #define BGE_RDBDI_RETURN_PROD10 0x24A8 1137 #define BGE_RDBDI_RETURN_PROD11 0x24AC 1138 #define BGE_RDBDI_RETURN_PROD12 0x24B0 1139 #define BGE_RDBDI_RETURN_PROD13 0x24B4 1140 #define BGE_RDBDI_RETURN_PROD14 0x24B8 1141 #define BGE_RDBDI_RETURN_PROD15 0x24BC 1142 #define BGE_RDBDI_HWDIAG 0x24C0 1143 1144 1145 /* Receive Data and Receive BD Initiator Mode register */ 1146 #define BGE_RDBDIMODE_RESET 0x00000001 1147 #define BGE_RDBDIMODE_ENABLE 0x00000002 1148 #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1149 #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1150 #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 1151 1152 /* Receive Data and Receive BD Initiator Status register */ 1153 #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1154 #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1155 #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 1156 1157 1158 /* 1159 * Receive Data Completion Control registers 1160 */ 1161 #define BGE_RDC_MODE 0x2800 1162 1163 /* Receive Data Completion Mode register */ 1164 #define BGE_RDCMODE_RESET 0x00000001 1165 #define BGE_RDCMODE_ENABLE 0x00000002 1166 #define BGE_RDCMODE_ATTN 0x00000004 1167 1168 /* 1169 * Receive BD Initiator Control registers 1170 */ 1171 #define BGE_RBDI_MODE 0x2C00 1172 #define BGE_RBDI_STATUS 0x2C04 1173 #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1174 #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1175 #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1176 #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1177 #define BGE_RBDI_STD_REPL_THRESH 0x2C18 1178 #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 1179 1180 #define BGE_STD_REPL_LWM 0x2D00 1181 #define BGE_JUMBO_REPL_LWM 0x2D04 1182 1183 /* Receive BD Initiator Mode register */ 1184 #define BGE_RBDIMODE_RESET 0x00000001 1185 #define BGE_RBDIMODE_ENABLE 0x00000002 1186 #define BGE_RBDIMODE_ATTN 0x00000004 1187 1188 /* Receive BD Initiator Status register */ 1189 #define BGE_RBDISTAT_ATTN 0x00000004 1190 1191 /* 1192 * Receive BD Completion Control registers 1193 */ 1194 #define BGE_RBDC_MODE 0x3000 1195 #define BGE_RBDC_STATUS 0x3004 1196 #define BGE_RBDC_JUMBO_BD_PROD 0x3008 1197 #define BGE_RBDC_STD_BD_PROD 0x300C 1198 #define BGE_RBDC_MINI_BD_PROD 0x3010 1199 1200 /* Receive BD completion mode register */ 1201 #define BGE_RBDCMODE_RESET 0x00000001 1202 #define BGE_RBDCMODE_ENABLE 0x00000002 1203 #define BGE_RBDCMODE_ATTN 0x00000004 1204 1205 /* Receive BD completion status register */ 1206 #define BGE_RBDCSTAT_ERROR 0x00000004 1207 1208 /* 1209 * Receive List Selector Control registers 1210 */ 1211 #define BGE_RXLS_MODE 0x3400 1212 #define BGE_RXLS_STATUS 0x3404 1213 1214 /* Receive List Selector Mode register */ 1215 #define BGE_RXLSMODE_RESET 0x00000001 1216 #define BGE_RXLSMODE_ENABLE 0x00000002 1217 #define BGE_RXLSMODE_ATTN 0x00000004 1218 1219 /* Receive List Selector Status register */ 1220 #define BGE_RXLSSTAT_ERROR 0x00000004 1221 1222 /* 1223 * Central Power Management Unit (CPMU) registers 1224 */ 1225 #define BGE_CPMU_CTRL 0x3600 1226 #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1227 #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1228 #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1229 #define BGE_CPMU_HST_ACC 0x361C 1230 #define BGE_CPMU_CLCK_ORIDE 0x3624 1231 #define BGE_CPMU_CLCK_STAT 0x3630 1232 #define BGE_CPMU_MUTEX_REQ 0x365C 1233 #define BGE_CPMU_MUTEX_GNT 0x3660 1234 #define BGE_CPMU_PHY_STRAP 0x3664 1235 #define BGE_CPMU_PADRNG_CTL 0x3668 1236 1237 /* CPMU Control register */ 1238 #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1239 #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1240 #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1241 #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1242 1243 /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1244 #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1245 #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1246 1247 /* Link Speed 1000MB Power Mode Clock Policy register */ 1248 #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1249 #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1250 #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1251 1252 /* Link Aware Power Mode Clock Policy register */ 1253 #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1254 #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1255 1256 #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1257 #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1258 1259 /* Clock Speed Override Policy register */ 1260 #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1261 1262 /* CPMU Clock Status register */ 1263 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1264 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1265 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1266 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1267 1268 /* CPMU Mutex Request register */ 1269 #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1270 #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1271 1272 /* CPMU GPHY Strap register */ 1273 #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1274 1275 /* CPMU Padring Control register */ 1276 #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1277 1278 /* 1279 * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 1280 */ 1281 #define BGE_MBCF_MODE 0x3800 1282 #define BGE_MBCF_STATUS 0x3804 1283 1284 /* Mbuf Cluster Free mode register */ 1285 #define BGE_MBCFMODE_RESET 0x00000001 1286 #define BGE_MBCFMODE_ENABLE 0x00000002 1287 #define BGE_MBCFMODE_ATTN 0x00000004 1288 1289 /* Mbuf Cluster Free status register */ 1290 #define BGE_MBCFSTAT_ERROR 0x00000004 1291 1292 /* 1293 * Host Coalescing Control registers 1294 */ 1295 #define BGE_HCC_MODE 0x3C00 1296 #define BGE_HCC_STATUS 0x3C04 1297 #define BGE_HCC_RX_COAL_TICKS 0x3C08 1298 #define BGE_HCC_TX_COAL_TICKS 0x3C0C 1299 #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1300 #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1301 #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1302 #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1303 #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1304 #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1305 #define BGE_HCC_STATS_TICKS 0x3C28 1306 #define BGE_HCC_STATS_ADDR_HI 0x3C30 1307 #define BGE_HCC_STATS_ADDR_LO 0x3C34 1308 #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1309 #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1310 #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1311 #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1312 #define BGE_FLOW_ATTN 0x3C48 1313 #define BGE_HCC_JUMBO_BD_CONS 0x3C50 1314 #define BGE_HCC_STD_BD_CONS 0x3C54 1315 #define BGE_HCC_MINI_BD_CONS 0x3C58 1316 #define BGE_HCC_RX_RETURN_PROD0 0x3C80 1317 #define BGE_HCC_RX_RETURN_PROD1 0x3C84 1318 #define BGE_HCC_RX_RETURN_PROD2 0x3C88 1319 #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1320 #define BGE_HCC_RX_RETURN_PROD4 0x3C90 1321 #define BGE_HCC_RX_RETURN_PROD5 0x3C94 1322 #define BGE_HCC_RX_RETURN_PROD6 0x3C98 1323 #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1324 #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1325 #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1326 #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1327 #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1328 #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1329 #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1330 #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1331 #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1332 #define BGE_HCC_TX_BD_CONS0 0x3CC0 1333 #define BGE_HCC_TX_BD_CONS1 0x3CC4 1334 #define BGE_HCC_TX_BD_CONS2 0x3CC8 1335 #define BGE_HCC_TX_BD_CONS3 0x3CCC 1336 #define BGE_HCC_TX_BD_CONS4 0x3CD0 1337 #define BGE_HCC_TX_BD_CONS5 0x3CD4 1338 #define BGE_HCC_TX_BD_CONS6 0x3CD8 1339 #define BGE_HCC_TX_BD_CONS7 0x3CDC 1340 #define BGE_HCC_TX_BD_CONS8 0x3CE0 1341 #define BGE_HCC_TX_BD_CONS9 0x3CE4 1342 #define BGE_HCC_TX_BD_CONS10 0x3CE8 1343 #define BGE_HCC_TX_BD_CONS11 0x3CEC 1344 #define BGE_HCC_TX_BD_CONS12 0x3CF0 1345 #define BGE_HCC_TX_BD_CONS13 0x3CF4 1346 #define BGE_HCC_TX_BD_CONS14 0x3CF8 1347 #define BGE_HCC_TX_BD_CONS15 0x3CFC 1348 1349 1350 /* Host coalescing mode register */ 1351 #define BGE_HCCMODE_RESET 0x00000001 1352 #define BGE_HCCMODE_ENABLE 0x00000002 1353 #define BGE_HCCMODE_ATTN 0x00000004 1354 #define BGE_HCCMODE_COAL_NOW 0x00000008 1355 #define BGE_HCCMODE_MSI_BITS 0x00000070 1356 #define BGE_HCCMODE_64BYTE 0x00000080 1357 #define BGE_HCCMODE_32BYTE 0x00000100 1358 #define BGE_HCCMODE_CLRTICK_RXBD 0x00000200 1359 #define BGE_HCCMODE_CLRTICK_TXBD 0x00000400 1360 #define BGE_HCCMODE_NOINT_ON_NOW 0x00000800 1361 #define BGE_HCCMODE_NOINT_ON_FORCE 0x00001000 1362 1363 #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 1364 1365 #define BGE_STATBLKSZ_FULL 0x00000000 1366 #define BGE_STATBLKSZ_64BYTE 0x00000080 1367 #define BGE_STATBLKSZ_32BYTE 0x00000100 1368 1369 /* Host coalescing status register */ 1370 #define BGE_HCCSTAT_ERROR 0x00000004 1371 1372 /* Flow attention register */ 1373 #define BGE_FLOWATTN_MB_LOWAT 0x00000040 1374 #define BGE_FLOWATTN_MEMARB 0x00000080 1375 #define BGE_FLOWATTN_HOSTCOAL 0x00008000 1376 #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1377 #define BGE_FLOWATTN_RCB_INVAL 0x00020000 1378 #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1379 #define BGE_FLOWATTN_RDBDI 0x00080000 1380 #define BGE_FLOWATTN_RXLS 0x00100000 1381 #define BGE_FLOWATTN_RXLP 0x00200000 1382 #define BGE_FLOWATTN_RBDC 0x00400000 1383 #define BGE_FLOWATTN_RBDI 0x00800000 1384 #define BGE_FLOWATTN_SDC 0x08000000 1385 #define BGE_FLOWATTN_SDI 0x10000000 1386 #define BGE_FLOWATTN_SRS 0x20000000 1387 #define BGE_FLOWATTN_SBDC 0x40000000 1388 #define BGE_FLOWATTN_SBDI 0x80000000 1389 1390 /* 1391 * Memory arbiter registers 1392 */ 1393 #define BGE_MARB_MODE 0x4000 1394 #define BGE_MARB_STATUS 0x4004 1395 #define BGE_MARB_TRAPADDR_HI 0x4008 1396 #define BGE_MARB_TRAPADDR_LO 0x400C 1397 1398 /* Memory arbiter mode register */ 1399 #define BGE_MARBMODE_RESET 0x00000001 1400 #define BGE_MARBMODE_ENABLE 0x00000002 1401 #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1402 #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1403 #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1404 #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1405 #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1406 #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1407 #define BGE_MARBMODE_PCI_TRAP 0x00000100 1408 #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1409 #define BGE_MARBMODE_RXQ_TRAP 0x00000400 1410 #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1411 #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1412 #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1413 #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1414 #define BGE_MARBMODE_MBUF_TRAP 0x00008000 1415 #define BGE_MARBMODE_TXDI_TRAP 0x00010000 1416 #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1417 #define BGE_MARBMODE_TXBD_TRAP 0x00040000 1418 #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1419 #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1420 #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1421 #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1422 #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1423 #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1424 #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 1425 1426 /* Memory arbiter status register */ 1427 #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1428 #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1429 #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1430 #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1431 #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1432 #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1433 #define BGE_MARBSTAT_PCI_TRAP 0x00000100 1434 #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1435 #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1436 #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1437 #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1438 #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1439 #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1440 #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1441 #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1442 #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1443 #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1444 #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1445 #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1446 #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1447 #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1448 #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1449 #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1450 #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 1451 1452 /* 1453 * Buffer manager control registers 1454 */ 1455 #define BGE_BMAN_MODE 0x4400 1456 #define BGE_BMAN_STATUS 0x4404 1457 #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1458 #define BGE_BMAN_MBUFPOOL_LEN 0x440C 1459 #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1460 #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1461 #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1462 #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1463 #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1464 #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1465 #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1466 #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1467 #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1468 #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1469 #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1470 #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1471 #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1472 #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1473 #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1474 #define BGE_BMAN_HWDIAG_1 0x444C 1475 #define BGE_BMAN_HWDIAG_2 0x4450 1476 #define BGE_BMAN_HWDIAG_3 0x4454 1477 1478 /* Buffer manager mode register */ 1479 #define BGE_BMANMODE_RESET 0x00000001 1480 #define BGE_BMANMODE_ENABLE 0x00000002 1481 #define BGE_BMANMODE_ATTN 0x00000004 1482 #define BGE_BMANMODE_TESTMODE 0x00000008 1483 #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1484 #define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 1485 1486 /* Buffer manager status register */ 1487 #define BGE_BMANSTAT_ERRO 0x00000004 1488 #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 1489 1490 /* 1491 * Read DMA Control registers 1492 */ 1493 #define BGE_RDMA_MODE 0x4800 1494 #define BGE_RDMA_STATUS 0x4804 1495 #define BGE_RDMA_RSRVCTRL 0x4900 1496 #define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 1497 1498 /* Read DMA mode register */ 1499 #define BGE_RDMAMODE_RESET 0x00000001 1500 #define BGE_RDMAMODE_ENABLE 0x00000002 1501 #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1502 #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1503 #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1504 #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1505 #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1506 #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1507 #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1508 #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1509 #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1510 #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1511 #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1512 #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1513 #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1514 #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1515 #define BGE_RDMAMODE_JMB_2K_MMRR 0x00800000 1516 #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1517 #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1518 #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1519 #define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 1520 1521 /* Read DMA status register */ 1522 #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1523 #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1524 #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1525 #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1526 #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1527 #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1528 #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1529 #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 1530 1531 /* Read DMA Reserved Control register */ 1532 #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1533 #define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1534 #define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1535 #define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1536 #define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1537 #define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1538 #define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1539 1540 /* Read DMA Corruption Enable Control register */ 1541 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1542 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1543 #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1544 1545 /* 1546 * Write DMA control registers 1547 */ 1548 #define BGE_WDMA_MODE 0x4C00 1549 #define BGE_WDMA_STATUS 0x4C04 1550 1551 /* Write DMA mode register */ 1552 #define BGE_WDMAMODE_RESET 0x00000001 1553 #define BGE_WDMAMODE_ENABLE 0x00000002 1554 #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1555 #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1556 #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1557 #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1558 #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1559 #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1560 #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1561 #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1562 #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1563 #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1564 #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 1565 1566 /* Write DMA status register */ 1567 #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1568 #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1569 #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1570 #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1571 #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1572 #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1573 #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1574 #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 1575 1576 1577 /* 1578 * RX CPU registers 1579 */ 1580 #define BGE_RXCPU_MODE 0x5000 1581 #define BGE_RXCPU_STATUS 0x5004 1582 #define BGE_RXCPU_PC 0x501C 1583 1584 /* RX CPU mode register */ 1585 #define BGE_RXCPUMODE_RESET 0x00000001 1586 #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1587 #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1588 #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1589 #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1590 #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1591 #define BGE_RXCPUMODE_ROMFAIL 0x00000040 1592 #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1593 #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1594 #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1595 #define BGE_RXCPUMODE_HALTCPU 0x00000400 1596 #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1597 #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1598 #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 1599 1600 /* RX CPU status register */ 1601 #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1602 #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1603 #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1604 #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1605 #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1606 #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1607 #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1608 #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1609 #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1610 #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1611 #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1612 #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1613 #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1614 #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1615 #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1616 #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1617 #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 1618 1619 /* 1620 * V? CPU registers 1621 */ 1622 #define BGE_VCPU_STATUS 0x5100 1623 #define BGE_VCPU_EXT_CTRL 0x6890 1624 1625 #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1626 #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1627 1628 #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1629 #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1630 1631 /* 1632 * TX CPU registers 1633 */ 1634 #define BGE_TXCPU_MODE 0x5400 1635 #define BGE_TXCPU_STATUS 0x5404 1636 #define BGE_TXCPU_PC 0x541C 1637 1638 /* TX CPU mode register */ 1639 #define BGE_TXCPUMODE_RESET 0x00000001 1640 #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1641 #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1642 #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1643 #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1644 #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1645 #define BGE_TXCPUMODE_ROMFAIL 0x00000040 1646 #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1647 #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1648 #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1649 #define BGE_TXCPUMODE_HALTCPU 0x00000400 1650 #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1651 #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1652 1653 /* TX CPU status register */ 1654 #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1655 #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1656 #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1657 #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1658 #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1659 #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1660 #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1661 #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1662 #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1663 #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1664 #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1665 #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1666 #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1667 #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1668 #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1669 #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1670 #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 1671 1672 1673 /* 1674 * Low priority mailbox registers 1675 */ 1676 #define BGE_LPMBX_IRQ0_HI 0x5800 1677 #define BGE_LPMBX_IRQ0_LO 0x5804 1678 #define BGE_LPMBX_IRQ1_HI 0x5808 1679 #define BGE_LPMBX_IRQ1_LO 0x580C 1680 #define BGE_LPMBX_IRQ2_HI 0x5810 1681 #define BGE_LPMBX_IRQ2_LO 0x5814 1682 #define BGE_LPMBX_IRQ3_HI 0x5818 1683 #define BGE_LPMBX_IRQ3_LO 0x581C 1684 #define BGE_LPMBX_GEN0_HI 0x5820 1685 #define BGE_LPMBX_GEN0_LO 0x5824 1686 #define BGE_LPMBX_GEN1_HI 0x5828 1687 #define BGE_LPMBX_GEN1_LO 0x582C 1688 #define BGE_LPMBX_GEN2_HI 0x5830 1689 #define BGE_LPMBX_GEN2_LO 0x5834 1690 #define BGE_LPMBX_GEN3_HI 0x5828 1691 #define BGE_LPMBX_GEN3_LO 0x582C 1692 #define BGE_LPMBX_GEN4_HI 0x5840 1693 #define BGE_LPMBX_GEN4_LO 0x5844 1694 #define BGE_LPMBX_GEN5_HI 0x5848 1695 #define BGE_LPMBX_GEN5_LO 0x584C 1696 #define BGE_LPMBX_GEN6_HI 0x5850 1697 #define BGE_LPMBX_GEN6_LO 0x5854 1698 #define BGE_LPMBX_GEN7_HI 0x5858 1699 #define BGE_LPMBX_GEN7_LO 0x585C 1700 #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1701 #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1702 #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1703 #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1704 #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1705 #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1706 #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1707 #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1708 #define BGE_LPMBX_RX_CONS0_HI 0x5880 1709 #define BGE_LPMBX_RX_CONS0_LO 0x5884 1710 #define BGE_LPMBX_RX_CONS1_HI 0x5888 1711 #define BGE_LPMBX_RX_CONS1_LO 0x588C 1712 #define BGE_LPMBX_RX_CONS2_HI 0x5890 1713 #define BGE_LPMBX_RX_CONS2_LO 0x5894 1714 #define BGE_LPMBX_RX_CONS3_HI 0x5898 1715 #define BGE_LPMBX_RX_CONS3_LO 0x589C 1716 #define BGE_LPMBX_RX_CONS4_HI 0x58A0 1717 #define BGE_LPMBX_RX_CONS4_LO 0x58A4 1718 #define BGE_LPMBX_RX_CONS5_HI 0x58A8 1719 #define BGE_LPMBX_RX_CONS5_LO 0x58AC 1720 #define BGE_LPMBX_RX_CONS6_HI 0x58B0 1721 #define BGE_LPMBX_RX_CONS6_LO 0x58B4 1722 #define BGE_LPMBX_RX_CONS7_HI 0x58B8 1723 #define BGE_LPMBX_RX_CONS7_LO 0x58BC 1724 #define BGE_LPMBX_RX_CONS8_HI 0x58C0 1725 #define BGE_LPMBX_RX_CONS8_LO 0x58C4 1726 #define BGE_LPMBX_RX_CONS9_HI 0x58C8 1727 #define BGE_LPMBX_RX_CONS9_LO 0x58CC 1728 #define BGE_LPMBX_RX_CONS10_HI 0x58D0 1729 #define BGE_LPMBX_RX_CONS10_LO 0x58D4 1730 #define BGE_LPMBX_RX_CONS11_HI 0x58D8 1731 #define BGE_LPMBX_RX_CONS11_LO 0x58DC 1732 #define BGE_LPMBX_RX_CONS12_HI 0x58E0 1733 #define BGE_LPMBX_RX_CONS12_LO 0x58E4 1734 #define BGE_LPMBX_RX_CONS13_HI 0x58E8 1735 #define BGE_LPMBX_RX_CONS13_LO 0x58EC 1736 #define BGE_LPMBX_RX_CONS14_HI 0x58F0 1737 #define BGE_LPMBX_RX_CONS14_LO 0x58F4 1738 #define BGE_LPMBX_RX_CONS15_HI 0x58F8 1739 #define BGE_LPMBX_RX_CONS15_LO 0x58FC 1740 #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1741 #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1742 #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1743 #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1744 #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1745 #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1746 #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1747 #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1748 #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1749 #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1750 #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1751 #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1752 #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1753 #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1754 #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1755 #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1756 #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1757 #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1758 #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1759 #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1760 #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1761 #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1762 #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1763 #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1764 #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1765 #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1766 #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1767 #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1768 #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1769 #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1770 #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1771 #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1772 #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1773 #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1774 #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1775 #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1776 #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1777 #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1778 #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1779 #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1780 #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1781 #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1782 #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1783 #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1784 #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1785 #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1786 #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1787 #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1788 #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1789 #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1790 #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1791 #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1792 #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1793 #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1794 #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1795 #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1796 #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1797 #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1798 #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1799 #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1800 #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1801 #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1802 #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1803 #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 1804 1805 /* 1806 * Flow throw Queue reset register 1807 */ 1808 #define BGE_FTQ_RESET 0x5C00 1809 1810 #define BGE_FTQRESET_DMAREAD 0x00000002 1811 #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1812 #define BGE_FTQRESET_DMADONE 0x00000010 1813 #define BGE_FTQRESET_SBDC 0x00000020 1814 #define BGE_FTQRESET_SDI 0x00000040 1815 #define BGE_FTQRESET_WDMA 0x00000080 1816 #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1817 #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1818 #define BGE_FTQRESET_SDC 0x00000400 1819 #define BGE_FTQRESET_HCC 0x00000800 1820 #define BGE_FTQRESET_TXFIFO 0x00001000 1821 #define BGE_FTQRESET_MBC 0x00002000 1822 #define BGE_FTQRESET_RBDC 0x00004000 1823 #define BGE_FTQRESET_RXLP 0x00008000 1824 #define BGE_FTQRESET_RDBDI 0x00010000 1825 #define BGE_FTQRESET_RDC 0x00020000 1826 #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 1827 1828 /* 1829 * Message Signaled Interrupt registers 1830 */ 1831 #define BGE_MSI_MODE 0x6000 1832 #define BGE_MSI_STATUS 0x6004 1833 #define BGE_MSI_FIFOACCESS 0x6008 1834 1835 /* MSI mode register */ 1836 #define BGE_MSIMODE_RESET 0x00000001 1837 #define BGE_MSIMODE_ENABLE 0x00000002 1838 #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004 1839 #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1840 #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010 1841 #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN 0x00000020 1842 #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN 0x00000040 1843 1844 /* MSI status register */ 1845 #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1846 #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1847 #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1848 #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1849 #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 1850 1851 1852 /* 1853 * DMA Completion registers 1854 */ 1855 #define BGE_DMAC_MODE 0x6400 1856 1857 /* DMA Completion mode register */ 1858 #define BGE_DMACMODE_RESET 0x00000001 1859 #define BGE_DMACMODE_ENABLE 0x00000002 1860 1861 1862 /* 1863 * General control registers. 1864 */ 1865 #define BGE_MODE_CTL 0x6800 1866 #define BGE_MISC_CFG 0x6804 1867 #define BGE_MISC_LOCAL_CTL 0x6808 1868 #define BGE_RX_CPU_EVENT 0x6810 1869 #define BGE_TX_CPU_EVENT 0x6820 1870 #define BGE_EE_ADDR 0x6838 1871 #define BGE_EE_DATA 0x683C 1872 #define BGE_EE_CTL 0x6840 1873 #define BGE_MDI_CTL 0x6844 1874 #define BGE_EE_DELAY 0x6848 1875 #define BGE_FASTBOOT_PC 0x6894 1876 1877 #define BGE_RX_CPU_DRV_EVENT 0x00004000 1878 1879 /* 1880 * NVRAM Control registers 1881 */ 1882 #define BGE_NVRAM_CMD 0x7000 1883 #define BGE_NVRAM_STAT 0x7004 1884 #define BGE_NVRAM_WRDATA 0x7008 1885 #define BGE_NVRAM_ADDR 0x700c 1886 #define BGE_NVRAM_RDDATA 0x7010 1887 #define BGE_NVRAM_CFG1 0x7014 1888 #define BGE_NVRAM_CFG2 0x7018 1889 #define BGE_NVRAM_CFG3 0x701c 1890 #define BGE_NVRAM_SWARB 0x7020 1891 #define BGE_NVRAM_ACCESS 0x7024 1892 #define BGE_NVRAM_WRITE1 0x7028 1893 1894 #define BGE_NVRAMCMD_RESET 0x00000001 1895 #define BGE_NVRAMCMD_DONE 0x00000008 1896 #define BGE_NVRAMCMD_START 0x00000010 1897 #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 1898 #define BGE_NVRAMCMD_ERASE 0x00000040 1899 #define BGE_NVRAMCMD_FIRST 0x00000080 1900 #define BGE_NVRAMCMD_LAST 0x00000100 1901 1902 #define BGE_NVRAM_READCMD \ 1903 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1904 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 1905 #define BGE_NVRAM_WRITECMD \ 1906 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1907 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 1908 1909 #define BGE_NVRAMSWARB_SET0 0x00000001 1910 #define BGE_NVRAMSWARB_SET1 0x00000002 1911 #define BGE_NVRAMSWARB_SET2 0x00000003 1912 #define BGE_NVRAMSWARB_SET3 0x00000004 1913 #define BGE_NVRAMSWARB_CLR0 0x00000010 1914 #define BGE_NVRAMSWARB_CLR1 0x00000020 1915 #define BGE_NVRAMSWARB_CLR2 0x00000040 1916 #define BGE_NVRAMSWARB_CLR3 0x00000080 1917 #define BGE_NVRAMSWARB_GNT0 0x00000100 1918 #define BGE_NVRAMSWARB_GNT1 0x00000200 1919 #define BGE_NVRAMSWARB_GNT2 0x00000400 1920 #define BGE_NVRAMSWARB_GNT3 0x00000800 1921 #define BGE_NVRAMSWARB_REQ0 0x00001000 1922 #define BGE_NVRAMSWARB_REQ1 0x00002000 1923 #define BGE_NVRAMSWARB_REQ2 0x00004000 1924 #define BGE_NVRAMSWARB_REQ3 0x00008000 1925 1926 #define BGE_NVRAMACC_ENABLE 0x00000001 1927 #define BGE_NVRAMACC_WRENABLE 0x00000002 1928 1929 /* 1930 * TLP Control Register 1931 * Applicable to BCM5721 and BCM5751 only 1932 */ 1933 #define BGE_TLP_CONTROL_REG 0x7c00 1934 #define BGE_TLP_FTSMAX 0x000c 1935 #define BGE_TLP_FTSMAX_MSK 0x000000ff 1936 #define BGE_TLP_FTSMAX_VAL 0x0000002c 1937 #define BGE_TLP_PHYCTL1 0x0004 1938 #define BGE_TLP_PHYCTL1_EN_L1PLLPD 0x00001000 1939 #define BGE_TLP_PHYCTL5 0x0014 1940 #define BGE_TLP_PHYCTL5_DIS_L2CLKREQ 0x80000000 1941 #define BGE_TLP_DATA_FIFO_PROTECT 0x02000000 1942 1943 /* 1944 * PHY Test Control Register 1945 * Applicable to BCM5721 and BCM5751 only 1946 */ 1947 #define BGE_PHY_TEST_CTRL_REG 0x7e2c 1948 #define BGE_PHY_PCIE_SCRAM_MODE 0x0020 1949 #define BGE_PHY_PCIE_LTASS_MODE 0x0040 1950 1951 /* Mode control register */ 1952 #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 1953 #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 1954 #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 1955 #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 1956 #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 1957 #define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 1958 #define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 1959 #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 1960 #define BGE_MODECTL_NO_RX_CRC 0x00000400 1961 #define BGE_MODECTL_RX_BADFRAMES 0x00000800 1962 #define BGE_MODECTL_NO_TX_INTR 0x00002000 1963 #define BGE_MODECTL_NO_RX_INTR 0x00004000 1964 #define BGE_MODECTL_FORCE_PCI32 0x00008000 1965 #define BGE_MODECTL_B2HRX_ENABLE 0x00008000 1966 #define BGE_MODECTL_STACKUP 0x00010000 1967 #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 1968 #define BGE_MODECTL_HTX2B_ENABLE 0x00040000 1969 #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 1970 #define BGE_MODECTL_PCIE_TLPADDR1 0x00400000 1971 #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 1972 #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 1973 #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 1974 #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 1975 #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 1976 #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 1977 #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 1978 #define BGE_MODECTL_PCIE_TLPADDR0 0x20000000 1979 #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 1980 #define BGE_MODECTL_PCIE_TLPADDR2 0x80000000 1981 #define BGE_MODECTL_PCIE_TLPADDRMASK (BGE_MODECTL_PCIE_TLPADDR2 | \ 1982 BGE_MODECTL_PCIE_TLPADDR1 | \ 1983 BGE_MODECTL_PCIE_TLPADDR0) 1984 1985 /* Misc. config register */ 1986 #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 1987 #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 1988 #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 1989 #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 1990 #define BGE_MISCCFG_BOARD_ID_MASK 0x0001e000 1991 #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 1992 #define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 1993 #define BGE_MISCCFG_GRC_RESET_DISABLE 0x20000000 1994 1995 #define BGE_32BITTIME_66MHZ (0x41 << 1) 1996 1997 /* Misc. Local Control */ 1998 #define BGE_MLC_INTR_STATE 0x00000001 1999 #define BGE_MLC_INTR_CLR 0x00000002 2000 #define BGE_MLC_INTR_SET 0x00000004 2001 #define BGE_MLC_INTR_ONATTN 0x00000008 2002 #define BGE_MLC_MISCIO_IN0 0x00000100 2003 #define BGE_MLC_MISCIO_IN1 0x00000200 2004 #define BGE_MLC_MISCIO_IN2 0x00000400 2005 #define BGE_MLC_MISCIO_OUTEN0 0x00000800 2006 #define BGE_MLC_MISCIO_OUTEN1 0x00001000 2007 #define BGE_MLC_MISCIO_OUTEN2 0x00002000 2008 #define BGE_MLC_MISCIO_OUT0 0x00004000 2009 #define BGE_MLC_MISCIO_OUT1 0x00008000 2010 #define BGE_MLC_MISCIO_OUT2 0x00010000 2011 #define BGE_MLC_EXTRAM_ENB 0x00020000 2012 #define BGE_MLC_SRAM_SIZE 0x001C0000 2013 #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2014 #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2015 #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2016 #define BGE_MLC_AUTO_EEPROM 0x01000000 2017 2018 #define BGE_SSRAMSIZE_256KB 0x00000000 2019 #define BGE_SSRAMSIZE_512KB 0x00040000 2020 #define BGE_SSRAMSIZE_1MB 0x00080000 2021 #define BGE_SSRAMSIZE_2MB 0x000C0000 2022 #define BGE_SSRAMSIZE_4MB 0x00100000 2023 #define BGE_SSRAMSIZE_8MB 0x00140000 2024 #define BGE_SSRAMSIZE_16M 0x00180000 2025 2026 /* EEPROM address register */ 2027 #define BGE_EEADDR_ADDRESS 0x0000FFFC 2028 #define BGE_EEADDR_HALFCLK 0x01FF0000 2029 #define BGE_EEADDR_START 0x02000000 2030 #define BGE_EEADDR_DEVID 0x1C000000 2031 #define BGE_EEADDR_RESET 0x20000000 2032 #define BGE_EEADDR_DONE 0x40000000 2033 #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 2034 2035 #define BGE_EEDEVID(x) ((x & 7) << 26) 2036 #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2037 #define BGE_HALFCLK_384SCL 0x60 2038 #define BGE_EE_READCMD \ 2039 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2040 BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2041 #define BGE_EE_WRCMD \ 2042 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2043 BGE_EEADDR_START|BGE_EEADDR_DONE) 2044 2045 /* EEPROM Control register */ 2046 #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2047 #define BGE_EECTL_CLKOUT 0x00000002 2048 #define BGE_EECTL_CLKIN 0x00000004 2049 #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2050 #define BGE_EECTL_DATAOUT 0x00000010 2051 #define BGE_EECTL_DATAIN 0x00000020 2052 2053 /* MDI (MII/GMII) access register */ 2054 #define BGE_MDI_DATA 0x00000001 2055 #define BGE_MDI_DIR 0x00000002 2056 #define BGE_MDI_SEL 0x00000004 2057 #define BGE_MDI_CLK 0x00000008 2058 2059 #define BGE_MEMWIN_START 0x00008000 2060 #define BGE_MEMWIN_END 0x0000FFFF 2061 2062 /* BAR2 (APE) Register Definitions */ 2063 2064 #define BGE_APE_GPIO_MSG 0x0008 2065 #define BGE_APE_EVENT 0x000C 2066 #define BGE_APE_LOCK_REQ 0x002C 2067 #define BGE_APE_LOCK_GRANT 0x004C 2068 2069 #define BGE_APE_GPIO_MSG_SHIFT 4 2070 2071 #define BGE_APE_EVENT_1 0x00000001 2072 2073 #define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2074 2075 #define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2076 2077 /* APE Shared Memory block (writable by APE only) */ 2078 #define BGE_APE_SEG_SIG 0x4000 2079 #define BGE_APE_FW_STATUS 0x400C 2080 #define BGE_APE_FW_FEATURES 0x4010 2081 #define BGE_APE_FW_BEHAVIOR 0x4014 2082 #define BGE_APE_FW_VERSION 0x4018 2083 #define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2084 #define BGE_APE_FW_HEARTBEAT 0x4028 2085 #define BGE_APE_FW_ERROR_FLAGS 0x4074 2086 2087 #define BGE_APE_SEG_SIG_MAGIC 0x41504521 2088 2089 #define BGE_APE_FW_STATUS_READY 0x00000100 2090 2091 #define BGE_APE_FW_FEATURE_DASH 0x00000001 2092 #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2093 2094 #define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2095 #define BGE_APE_FW_VERSION_MAJSFT 24 2096 #define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2097 #define BGE_APE_FW_VERSION_MINSFT 16 2098 #define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2099 #define BGE_APE_FW_VERSION_REVSFT 8 2100 #define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2101 2102 /* Host Shared Memory block (writable by host only) */ 2103 #define BGE_APE_HOST_SEG_SIG 0x4200 2104 #define BGE_APE_HOST_SEG_LEN 0x4204 2105 #define BGE_APE_HOST_INIT_COUNT 0x4208 2106 #define BGE_APE_HOST_DRIVER_ID 0x420C 2107 #define BGE_APE_HOST_BEHAVIOR 0x4210 2108 #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2109 #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2110 #define BGE_APE_HOST_DRVR_STATE 0x421C 2111 #define BGE_APE_HOST_WOL_SPEED 0x4224 2112 2113 #define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2114 2115 #define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2116 2117 #define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2118 #define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2119 (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2120 ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2121 2122 #define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2123 2124 #define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2125 #define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2126 2127 #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2128 #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2129 #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2130 #define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2131 2132 #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2133 2134 #define BGE_APE_EVENT_STATUS 0x4300 2135 2136 #define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2137 #define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2138 #define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2139 #define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2140 #define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2141 #define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2142 #define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2143 2144 #define BGE_APE_DEBUG_LOG 0x4E00 2145 #define BGE_APE_DEBUG_LOG_LEN 0x0100 2146 2147 #define BGE_APE_PER_LOCK_REQ 0x8400 2148 #define BGE_APE_PER_LOCK_GRANT 0x8420 2149 2150 #define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2151 #define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2152 #define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2153 #define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2154 2155 #define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2156 #define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2157 #define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2158 #define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2159 2160 /* APE Mutex Resources */ 2161 #define BGE_APE_LOCK_PHY0 0 2162 #define BGE_APE_LOCK_GRC 1 2163 #define BGE_APE_LOCK_PHY1 2 2164 #define BGE_APE_LOCK_PHY2 3 2165 #define BGE_APE_LOCK_MEM 4 2166 #define BGE_APE_LOCK_PHY3 5 2167 #define BGE_APE_LOCK_GPIO 7 2168 2169 #define BGE_MEMWIN_READ(pc, tag, x, val) \ 2170 do { \ 2171 pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2172 (0xFFFF0000 & x)); \ 2173 val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 2174 } while(0) 2175 2176 #define BGE_MEMWIN_WRITE(pc, tag, x, val) \ 2177 do { \ 2178 pci_conf_write(pc, tag, BGE_PCI_MEMWIN_BASEADDR, \ 2179 (0xFFFF0000 & x)); \ 2180 CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 2181 } while(0) 2182 2183 /* 2184 * This magic number is used to prevent PXE restart when we 2185 * issue a software reset. We write this magic number to the 2186 * firmware mailbox at 0xB50 in order to prevent the PXE boot 2187 * code from running. 2188 */ 2189 #define BGE_SRAM_FW_MB_MAGIC 0x4B657654 /* == ~0xB49A89AB */ 2190 2191 typedef struct { 2192 volatile u_int32_t bge_addr_hi; 2193 volatile u_int32_t bge_addr_lo; 2194 } bge_hostaddr; 2195 2196 /* Ring control block structure */ 2197 struct bge_rcb { 2198 bge_hostaddr bge_hostaddr; 2199 volatile u_int32_t bge_maxlen_flags; /* two 16-bit fields */ 2200 volatile u_int32_t bge_nicaddr; 2201 }; 2202 2203 #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 2204 2205 #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2206 #define BGE_RCB_FLAG_RING_DISABLED 0x0002 2207 2208 struct bge_tx_bd { 2209 bge_hostaddr bge_addr; 2210 #if BYTE_ORDER == BIG_ENDIAN 2211 volatile u_int16_t bge_len; 2212 volatile u_int16_t bge_flags; 2213 volatile u_int16_t bge_rsvd; 2214 volatile u_int16_t bge_vlan_tag; 2215 #else 2216 volatile u_int16_t bge_flags; 2217 volatile u_int16_t bge_len; 2218 volatile u_int16_t bge_vlan_tag; 2219 volatile u_int16_t bge_rsvd; 2220 #endif 2221 }; 2222 2223 #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2224 #define BGE_TXBDFLAG_IP_CSUM 0x0002 2225 #define BGE_TXBDFLAG_END 0x0004 2226 #define BGE_TXBDFLAG_IP_FRAG 0x0008 2227 #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2228 #define BGE_TXBDFLAG_VLAN_TAG 0x0040 2229 #define BGE_TXBDFLAG_COAL_NOW 0x0080 2230 #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2231 #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2232 #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2233 #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2234 #define BGE_TXBDFLAG_NO_CRC 0x8000 2235 2236 #define BGE_NIC_TXRING_ADDR(ringno, size) \ 2237 BGE_SEND_RING_1_TO_4 + \ 2238 ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 2239 2240 struct bge_rx_bd { 2241 bge_hostaddr bge_addr; 2242 #if BYTE_ORDER == BIG_ENDIAN 2243 volatile u_int16_t bge_idx; 2244 volatile u_int16_t bge_len; 2245 volatile u_int16_t bge_type; 2246 volatile u_int16_t bge_flags; 2247 volatile u_int16_t bge_ip_csum; 2248 volatile u_int16_t bge_tcp_udp_csum; 2249 volatile u_int16_t bge_error_flag; 2250 volatile u_int16_t bge_vlan_tag; 2251 #else 2252 volatile u_int16_t bge_len; 2253 volatile u_int16_t bge_idx; 2254 volatile u_int16_t bge_flags; 2255 volatile u_int16_t bge_type; 2256 volatile u_int16_t bge_tcp_udp_csum; 2257 volatile u_int16_t bge_ip_csum; 2258 volatile u_int16_t bge_vlan_tag; 2259 volatile u_int16_t bge_error_flag; 2260 #endif 2261 volatile u_int32_t bge_rsvd; 2262 volatile u_int32_t bge_opaque; 2263 }; 2264 2265 #define BGE_RXBDFLAG_END 0x0004 2266 #define BGE_RXBDFLAG_JUMBO_RING 0x0020 2267 #define BGE_RXBDFLAG_VLAN_TAG 0x0040 2268 #define BGE_RXBDFLAG_ERROR 0x0400 2269 #define BGE_RXBDFLAG_MINI_RING 0x0800 2270 #define BGE_RXBDFLAG_IP_CSUM 0x1000 2271 #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2272 #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2273 #define BGE_RXBDFLAG_IPV6 0x8000 2274 2275 #define BGE_RXERRFLAG_BAD_CRC 0x0001 2276 #define BGE_RXERRFLAG_COLL_DETECT 0x0002 2277 #define BGE_RXERRFLAG_LINK_LOST 0x0004 2278 #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2279 #define BGE_RXERRFLAG_MAC_ABORT 0x0010 2280 #define BGE_RXERRFLAG_RUNT 0x0020 2281 #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2282 #define BGE_RXERRFLAG_GIANT 0x0080 2283 #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 2284 2285 struct bge_sts_idx { 2286 #if BYTE_ORDER == BIG_ENDIAN 2287 volatile u_int16_t bge_tx_cons_idx; 2288 volatile u_int16_t bge_rx_prod_idx; 2289 #else 2290 volatile u_int16_t bge_rx_prod_idx; 2291 volatile u_int16_t bge_tx_cons_idx; 2292 #endif 2293 }; 2294 2295 struct bge_status_block { 2296 volatile u_int32_t bge_status; 2297 volatile u_int32_t bge_rsvd0; 2298 #if BYTE_ORDER == BIG_ENDIAN 2299 volatile u_int16_t bge_rx_std_cons_idx; 2300 volatile u_int16_t bge_rx_jumbo_cons_idx; 2301 volatile u_int16_t bge_rsvd1; 2302 volatile u_int16_t bge_rx_mini_cons_idx; 2303 #else 2304 volatile u_int16_t bge_rx_jumbo_cons_idx; 2305 volatile u_int16_t bge_rx_std_cons_idx; 2306 volatile u_int16_t bge_rx_mini_cons_idx; 2307 volatile u_int16_t bge_rsvd1; 2308 #endif 2309 struct bge_sts_idx bge_idx[16]; 2310 }; 2311 2312 #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx 2313 #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx 2314 2315 #define BGE_STATFLAG_UPDATED 0x00000001 2316 #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2317 #define BGE_STATFLAG_ERROR 0x00000004 2318 2319 2320 /* 2321 * Broadcom Vendor ID 2322 * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 2323 * even though they're now manufactured by Broadcom) 2324 */ 2325 #define BCOM_VENDORID 0x14E4 2326 #define BCOM_DEVICEID_BCM5700 0x1644 2327 #define BCOM_DEVICEID_BCM5701 0x1645 2328 #define BCOM_DEVICEID_BCM5789 0x169d 2329 2330 /* 2331 * Alteon AceNIC PCI vendor/device ID. 2332 */ 2333 #define ALT_VENDORID 0x12AE 2334 #define ALT_DEVICEID_ACENIC 0x0001 2335 #define ALT_DEVICEID_ACENIC_COPPER 0x0002 2336 #define ALT_DEVICEID_BCM5700 0x0003 2337 #define ALT_DEVICEID_BCM5701 0x0004 2338 2339 /* 2340 * 3Com 3c985 PCI vendor/device ID. 2341 */ 2342 #define TC_VENDORID 0x10B7 2343 #define TC_DEVICEID_3C985 0x0001 2344 #define TC_DEVICEID_3C996 0x0003 2345 2346 /* 2347 * SysKonnect PCI vendor ID 2348 */ 2349 #define SK_VENDORID 0x1148 2350 #define SK_DEVICEID_ALTIMA 0x4400 2351 #define SK_SUBSYSID_9D21 0x4421 2352 #define SK_SUBSYSID_9D41 0x4441 2353 2354 /* 2355 * Altima PCI vendor/device ID. 2356 */ 2357 #define ALTIMA_VENDORID 0x173b 2358 #define ALTIMA_DEVICE_AC1000 0x03e8 2359 2360 /* 2361 * Offset of MAC address inside EEPROM. 2362 */ 2363 #define BGE_EE_MAC_OFFSET 0x7C 2364 #define BGE_EE_MAC_OFFSET_5906 0x10 2365 #define BGE_EE_HWCFG_OFFSET 0xC8 2366 2367 #define BGE_HWCFG_VOLTAGE 0x00000003 2368 #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2369 #define BGE_HWCFG_MEDIA 0x00000030 2370 #define BGE_HWCFG_ASF 0x00000080 2371 #define BGE_HWCFG_EEPROM_WP 0x00000100 2372 2373 #define BGE_VOLTAGE_1POINT3 0x00000000 2374 #define BGE_VOLTAGE_1POINT8 0x00000001 2375 2376 #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2377 #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2378 #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2379 2380 #define BGE_MEDIA_UNSPEC 0x00000000 2381 #define BGE_MEDIA_COPPER 0x00000010 2382 #define BGE_MEDIA_FIBER 0x00000020 2383 2384 #define BGE_PCI_READ_CMD 0x06000000 2385 #define BGE_PCI_WRITE_CMD 0x70000000 2386 2387 #define BGE_TICKS_PER_SEC 1000000 2388 2389 /* 2390 * Ring size constants. 2391 */ 2392 #define BGE_EVENT_RING_CNT 256 2393 #define BGE_CMD_RING_CNT 64 2394 #define BGE_STD_RX_RING_CNT 512 2395 #define BGE_JUMBO_RX_RING_CNT 256 2396 #define BGE_MINI_RX_RING_CNT 1024 2397 #define BGE_RETURN_RING_CNT 1024 2398 #define BGE_RETURN_RING_CNT_5705 512 2399 2400 /* 2401 * Possible TX ring sizes. 2402 */ 2403 #define BGE_TX_RING_CNT_128 128 2404 #define BGE_TX_RING_BASE_128 0x3800 2405 2406 #define BGE_TX_RING_CNT_256 256 2407 #define BGE_TX_RING_BASE_256 0x3000 2408 2409 #define BGE_TX_RING_CNT_512 512 2410 #define BGE_TX_RING_BASE_512 0x2000 2411 2412 #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2413 #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 2414 2415 /* 2416 * Tigon III statistics counters. 2417 */ 2418 2419 /* Stats counters access through registers */ 2420 struct bge_mac_stats_regs { 2421 u_int32_t ifHCOutOctets; 2422 u_int32_t Reserved0; 2423 u_int32_t etherStatsCollisions; 2424 u_int32_t outXonSent; 2425 u_int32_t outXoffSent; 2426 u_int32_t Reserved1; 2427 u_int32_t dot3StatsInternalMacTransmitErrors; 2428 u_int32_t dot3StatsSingleCollisionFrames; 2429 u_int32_t dot3StatsMultipleCollisionFrames; 2430 u_int32_t dot3StatsDeferredTransmissions; 2431 u_int32_t Reserved2; 2432 u_int32_t dot3StatsExcessiveCollisions; 2433 u_int32_t dot3StatsLateCollisions; 2434 u_int32_t Reserved3[14]; 2435 u_int32_t ifHCOutUcastPkts; 2436 u_int32_t ifHCOutMulticastPkts; 2437 u_int32_t ifHCOutBroadcastPkts; 2438 u_int32_t Reserved4[2]; 2439 u_int32_t ifHCInOctets; 2440 u_int32_t Reserved5; 2441 u_int32_t etherStatsFragments; 2442 u_int32_t ifHCInUcastPkts; 2443 u_int32_t ifHCInMulticastPkts; 2444 u_int32_t ifHCInBroadcastPkts; 2445 u_int32_t dot3StatsFCSErrors; 2446 u_int32_t dot3StatsAlignmentErrors; 2447 u_int32_t xonPauseFramesReceived; 2448 u_int32_t xoffPauseFramesReceived; 2449 u_int32_t macControlFramesReceived; 2450 u_int32_t xoffStateEntered; 2451 u_int32_t dot3StatsFramesTooLong; 2452 u_int32_t etherStatsJabbers; 2453 u_int32_t etherStatsUndersizePkts; 2454 }; 2455 2456 struct bge_stats { 2457 u_int8_t Reserved0[256]; 2458 2459 /* Statistics maintained by Receive MAC. */ 2460 bge_hostaddr ifHCInOctets; 2461 bge_hostaddr Reserved1; 2462 bge_hostaddr etherStatsFragments; 2463 bge_hostaddr ifHCInUcastPkts; 2464 bge_hostaddr ifHCInMulticastPkts; 2465 bge_hostaddr ifHCInBroadcastPkts; 2466 bge_hostaddr dot3StatsFCSErrors; 2467 bge_hostaddr dot3StatsAlignmentErrors; 2468 bge_hostaddr xonPauseFramesReceived; 2469 bge_hostaddr xoffPauseFramesReceived; 2470 bge_hostaddr macControlFramesReceived; 2471 bge_hostaddr xoffStateEntered; 2472 bge_hostaddr dot3StatsFramesTooLong; 2473 bge_hostaddr etherStatsJabbers; 2474 bge_hostaddr etherStatsUndersizePkts; 2475 bge_hostaddr inRangeLengthError; 2476 bge_hostaddr outRangeLengthError; 2477 bge_hostaddr etherStatsPkts64Octets; 2478 bge_hostaddr etherStatsPkts65Octetsto127Octets; 2479 bge_hostaddr etherStatsPkts128Octetsto255Octets; 2480 bge_hostaddr etherStatsPkts256Octetsto511Octets; 2481 bge_hostaddr etherStatsPkts512Octetsto1023Octets; 2482 bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 2483 bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 2484 bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 2485 bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 2486 bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2487 2488 bge_hostaddr Unused1[37]; 2489 2490 /* Statistics maintained by Transmit MAC. */ 2491 bge_hostaddr ifHCOutOctets; 2492 bge_hostaddr Reserved2; 2493 bge_hostaddr etherStatsCollisions; 2494 bge_hostaddr outXonSent; 2495 bge_hostaddr outXoffSent; 2496 bge_hostaddr flowControlDone; 2497 bge_hostaddr dot3StatsInternalMacTransmitErrors; 2498 bge_hostaddr dot3StatsSingleCollisionFrames; 2499 bge_hostaddr dot3StatsMultipleCollisionFrames; 2500 bge_hostaddr dot3StatsDeferredTransmissions; 2501 bge_hostaddr Reserved3; 2502 bge_hostaddr dot3StatsExcessiveCollisions; 2503 bge_hostaddr dot3StatsLateCollisions; 2504 bge_hostaddr dot3Collided2Times; 2505 bge_hostaddr dot3Collided3Times; 2506 bge_hostaddr dot3Collided4Times; 2507 bge_hostaddr dot3Collided5Times; 2508 bge_hostaddr dot3Collided6Times; 2509 bge_hostaddr dot3Collided7Times; 2510 bge_hostaddr dot3Collided8Times; 2511 bge_hostaddr dot3Collided9Times; 2512 bge_hostaddr dot3Collided10Times; 2513 bge_hostaddr dot3Collided11Times; 2514 bge_hostaddr dot3Collided12Times; 2515 bge_hostaddr dot3Collided13Times; 2516 bge_hostaddr dot3Collided14Times; 2517 bge_hostaddr dot3Collided15Times; 2518 bge_hostaddr ifHCOutUcastPkts; 2519 bge_hostaddr ifHCOutMulticastPkts; 2520 bge_hostaddr ifHCOutBroadcastPkts; 2521 bge_hostaddr dot3StatsCarrierSenseErrors; 2522 bge_hostaddr ifOutDiscards; 2523 bge_hostaddr ifOutErrors; 2524 2525 bge_hostaddr Unused2[31]; 2526 2527 /* Statistics maintained by Receive List Placement. */ 2528 bge_hostaddr COSIfHCInPkts[16]; 2529 bge_hostaddr COSFramesDroppedDueToFilters; 2530 bge_hostaddr nicDmaWriteQueueFull; 2531 bge_hostaddr nicDmaWriteHighPriQueueFull; 2532 bge_hostaddr nicNoMoreRxBDs; 2533 bge_hostaddr ifInDiscards; 2534 bge_hostaddr ifInErrors; 2535 bge_hostaddr nicRecvThresholdHit; 2536 2537 bge_hostaddr Unused3[9]; 2538 2539 /* Statistics maintained by Send Data Initiator. */ 2540 bge_hostaddr COSIfHCOutPkts[16]; 2541 bge_hostaddr nicDmaReadQueueFull; 2542 bge_hostaddr nicDmaReadHighPriQueueFull; 2543 bge_hostaddr nicSendDataCompQueueFull; 2544 2545 /* Statistics maintained by Host Coalescing. */ 2546 bge_hostaddr nicRingSetSendProdIndex; 2547 bge_hostaddr nicRingStatusUpdate; 2548 bge_hostaddr nicInterrupts; 2549 bge_hostaddr nicAvoidedInterrupts; 2550 bge_hostaddr nicSendThresholdHit; 2551 2552 u_int8_t Reserved4[320]; 2553 }; 2554 2555 /* 2556 * Tigon general information block. This resides in host memory 2557 * and contains the status counters, ring control blocks and 2558 * producer pointers. 2559 */ 2560 2561 struct bge_gib { 2562 struct bge_stats bge_stats; 2563 struct bge_rcb bge_tx_rcb[16]; 2564 struct bge_rcb bge_std_rx_rcb; 2565 struct bge_rcb bge_jumbo_rx_rcb; 2566 struct bge_rcb bge_mini_rx_rcb; 2567 struct bge_rcb bge_return_rcb; 2568 }; 2569 2570 /* 2571 * NOTE! On the Alpha, we have an alignment constraint. 2572 * The first thing in the packet is a 14-byte Ethernet header. 2573 * This means that the packet is misaligned. To compensate, 2574 * we actually offset the data 2 bytes into the cluster. This 2575 * alignes the packet after the Ethernet header at a 32-bit 2576 * boundary. 2577 */ 2578 2579 #define ETHER_ALIGN 2 2580 2581 #define BGE_FRAMELEN ETHER_MAX_LEN 2582 #define BGE_MAX_FRAMELEN 1536 2583 #define BGE_JUMBO_FRAMELEN ETHER_MAX_LEN_JUMBO 2584 #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 2585 #define BGE_PAGE_SIZE PAGE_SIZE 2586 #define BGE_MIN_FRAMELEN 60 2587 2588 /* 2589 * Vital product data and structures. 2590 */ 2591 #define BGE_VPD_FLAG 0x8000 2592 2593 /* VPD structures */ 2594 struct vpd_res { 2595 u_int8_t vr_id; 2596 u_int8_t vr_len; 2597 u_int8_t vr_pad; 2598 }; 2599 2600 struct vpd_key { 2601 char vk_key[2]; 2602 u_int8_t vk_len; 2603 }; 2604 2605 #define VPD_RES_ID 0x82 /* ID string */ 2606 #define VPD_RES_READ 0x90 /* start of read only area */ 2607 #define VPD_RES_WRITE 0x81 /* start of read/write area */ 2608 #define VPD_RES_END 0x78 /* end tag */ 2609 2610 /* Flags for bge_lags */ 2611 #define BGEF_FIBER_TBI 0x00000001 2612 #define BGEF_JUMBO_CAPABLE 0x00000002 2613 #define BGEF_FIBER_MII 0x00000004 2614 #define BGEF_CPMU_PRESENT 0x00000008 2615 #define BGEF_APE 0x00000010 2616 /* Reserved for BGEF_MSI 0x00000020 */ 2617 #define BGEF_PCIX 0x00000040 2618 #define BGEF_PCIE 0x00000080 2619 #define BGEF_TSO 0x00000100 2620 #define BGEF_NO_EEPROM 0x00000200 2621 #define BGEF_5700_FAMILY 0x00000800 2622 #define BGEF_5705_PLUS 0x00001000 2623 #define BGEF_575X_PLUS 0x00002000 2624 #define BGEF_5755_PLUS 0x00004000 2625 #define BGEF_IS_5788 0x00008000 2626 #define BGEF_5714_FAMILY 0x00010000 2627 #define BGEF_5717_PLUS 0x00020000 2628 #define BGEF_57765_FAMILY 0x00040000 2629 #define BGEF_57765_PLUS 0x00080000 2630 #define BGEF_40BIT_BUG 0x00100000 2631 #define BGEF_RX_ALIGNBUG 0x00800000 2632 #define BGEF_TXRING_VALID 0x20000000 2633 #define BGEF_RXRING_VALID 0x40000000 2634 #define BGEF_JUMBO_RXRING_VALID 0x80000000 2635 2636 /* PHY related flags in bge_phy_flags. Also used in phyflags in proplib. */ 2637 #define BGEPHYF_NO_3LED 0x00000001 2638 #define BGEPHYF_CRC_BUG 0x00000002 2639 #define BGEPHYF_ADC_BUG 0x00000004 2640 #define BGEPHYF_5704_A0_BUG 0x00000008 2641 #define BGEPHYF_JITTER_BUG 0x00000010 2642 #define BGEPHYF_BER_BUG 0x00000020 2643 #define BGEPHYF_ADJUST_TRIM 0x00000040 2644 #define BGEPHYF_NO_WIRESPEED 0x00000080 2645 #define BGEPHYF_JUMBO_CAPABLE 0x00010000 /* Copied from BGEF_JUMBO_CAPAABLE*/ 2646