1 /* $NetBSD: if_agereg.h,v 1.2 2009/02/23 07:33:58 cegger Exp $ */ 2 /* $OpenBSD: if_agereg.h,v 1.1 2009/01/16 05:00:34 kevlo Exp $ */ 3 4 /*- 5 * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 6 * All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice unmodified, this list of conditions, and the following 13 * disclaimer. 14 * 2. Redistributions in binary form must reproduce the above copyright 15 * notice, this list of conditions and the following disclaimer in the 16 * documentation and/or other materials provided with the distribution. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28 * SUCH DAMAGE. 29 * 30 * $FreeBSD: src/sys/dev/age/if_agereg.h,v 1.1 2008/05/19 01:39:59 yongari Exp $ 31 */ 32 33 #ifndef _IF_AGEREG_H 34 #define _IF_AGEREG_H 35 36 #define AGE_PCIR_BAR 0x10 37 38 #define AGE_VPD_REG_CONF_START 0x0100 39 #define AGE_VPD_REG_CONF_END 0x01FF 40 #define AGE_VPD_REG_CONF_SIG 0x5A 41 42 #define AGE_SPI_CTRL 0x200 43 #define SPI_STAT_NOT_READY 0x00000001 44 #define SPI_STAT_WR_ENB 0x00000002 45 #define SPI_STAT_WRP_ENB 0x00000080 46 #define SPI_INST_MASK 0x000000FF 47 #define SPI_START 0x00000100 48 #define SPI_INST_START 0x00000800 49 #define SPI_VPD_ENB 0x00002000 50 #define SPI_LOADER_START 0x00008000 51 #define SPI_CS_HI_MASK 0x00030000 52 #define SPI_CS_HOLD_MASK 0x000C0000 53 #define SPI_CLK_LO_MASK 0x00300000 54 #define SPI_CLK_HI_MASK 0x00C00000 55 #define SPI_CS_SETUP_MASK 0x03000000 56 #define SPI_EPROM_PG_MASK 0x0C000000 57 #define SPI_INST_SHIFT 8 58 #define SPI_CS_HI_SHIFT 16 59 #define SPI_CS_HOLD_SHIFT 18 60 #define SPI_CLK_LO_SHIFT 20 61 #define SPI_CLK_HI_SHIFT 22 62 #define SPI_CS_SETUP_SHIFT 24 63 #define SPI_EPROM_PG_SHIFT 26 64 #define SPI_WAIT_READY 0x10000000 65 66 #define AGE_SPI_ADDR 0x204 /* 16bits */ 67 68 #define AGE_SPI_DATA 0x208 69 70 #define AGE_SPI_CONFIG 0x20C 71 72 #define AGE_SPI_OP_PROGRAM 0x210 /* 8bits */ 73 74 #define AGE_SPI_OP_SC_ERASE 0x211 /* 8bits */ 75 76 #define AGE_SPI_OP_CHIP_ERASE 0x212 /* 8bits */ 77 78 #define AGE_SPI_OP_RDID 0x213 /* 8bits */ 79 80 #define AGE_SPI_OP_WREN 0x214 /* 8bits */ 81 82 #define AGE_SPI_OP_RDSR 0x215 /* 8bits */ 83 84 #define AGE_SPI_OP_WRSR 0x216 /* 8bits */ 85 86 #define AGE_SPI_OP_READ 0x217 /* 8bits */ 87 88 #define AGE_TWSI_CTRL 0x218 89 90 #define AGE_DEV_MISC_CTRL 0x21C 91 92 #define AGE_MASTER_CFG 0x1400 93 #define MASTER_RESET 0x00000001 94 #define MASTER_MTIMER_ENB 0x00000002 95 #define MASTER_ITIMER_ENB 0x00000004 96 #define MASTER_MANUAL_INT_ENB 0x00000008 97 #define MASTER_CHIP_REV_MASK 0x00FF0000 98 #define MASTER_CHIP_ID_MASK 0xFF000000 99 #define MASTER_CHIP_REV_SHIFT 16 100 #define MASTER_CHIP_ID_SHIFT 24 101 102 /* Number of ticks per usec for L1. */ 103 #define AGE_TICK_USECS 2 104 #define AGE_USECS(x) ((x) / AGE_TICK_USECS) 105 106 #define AGE_MANUAL_TIMER 0x1404 107 108 #define AGE_IM_TIMER 0x1408 /* 16bits */ 109 #define AGE_IM_TIMER_MIN 0 110 #define AGE_IM_TIMER_MAX 130000 /* 130ms */ 111 #define AGE_IM_TIMER_DEFAULT 100 112 113 #define AGE_GPHY_CTRL 0x140C /* 16bits */ 114 #define GPHY_CTRL_RST 0x0000 115 #define GPHY_CTRL_CLR 0x0001 116 117 #define AGE_INTR_CLR_TIMER 0x140E /* 16bits */ 118 119 #define AGE_IDLE_STATUS 0x1410 120 #define IDLE_STATUS_RXMAC 0x00000001 121 #define IDLE_STATUS_TXMAC 0x00000002 122 #define IDLE_STATUS_RXQ 0x00000004 123 #define IDLE_STATUS_TXQ 0x00000008 124 #define IDLE_STATUS_DMARD 0x00000010 125 #define IDLE_STATUS_DMAWR 0x00000020 126 #define IDLE_STATUS_SMB 0x00000040 127 #define IDLE_STATUS_CMB 0x00000080 128 129 #define AGE_MDIO 0x1414 130 #define MDIO_DATA_MASK 0x0000FFFF 131 #define MDIO_REG_ADDR_MASK 0x001F0000 132 #define MDIO_OP_READ 0x00200000 133 #define MDIO_OP_WRITE 0x00000000 134 #define MDIO_SUP_PREAMBLE 0x00400000 135 #define MDIO_OP_EXECUTE 0x00800000 136 #define MDIO_CLK_25_4 0x00000000 137 #define MDIO_CLK_25_6 0x02000000 138 #define MDIO_CLK_25_8 0x03000000 139 #define MDIO_CLK_25_10 0x04000000 140 #define MDIO_CLK_25_14 0x05000000 141 #define MDIO_CLK_25_20 0x06000000 142 #define MDIO_CLK_25_28 0x07000000 143 #define MDIO_OP_BUSY 0x08000000 144 #define MDIO_DATA_SHIFT 0 145 #define MDIO_REG_ADDR_SHIFT 16 146 147 #define MDIO_REG_ADDR(x) \ 148 (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK) 149 /* Default PHY address. */ 150 #define AGE_PHY_ADDR 0 151 152 #define AGE_PHY_STATUS 0x1418 153 154 #define AGE_BIST0 0x141C 155 #define BIST0_ENB 0x00000001 156 #define BIST0_SRAM_FAIL 0x00000002 157 #define BIST0_FUSE_FLAG 0x00000004 158 159 #define AGE_BIST1 0x1420 160 #define BIST1_ENB 0x00000001 161 #define BIST1_SRAM_FAIL 0x00000002 162 #define BIST1_FUSE_FLAG 0x00000004 163 164 #define AGE_MAC_CFG 0x1480 165 #define MAC_CFG_TX_ENB 0x00000001 166 #define MAC_CFG_RX_ENB 0x00000002 167 #define MAC_CFG_TX_FC 0x00000004 168 #define MAC_CFG_RX_FC 0x00000008 169 #define MAC_CFG_LOOP 0x00000010 170 #define MAC_CFG_FULL_DUPLEX 0x00000020 171 #define MAC_CFG_TX_CRC_ENB 0x00000040 172 #define MAC_CFG_TX_AUTO_PAD 0x00000080 173 #define MAC_CFG_TX_LENCHK 0x00000100 174 #define MAC_CFG_RX_JUMBO_ENB 0x00000200 175 #define MAC_CFG_PREAMBLE_MASK 0x00003C00 176 #define MAC_CFG_VLAN_TAG_STRIP 0x00004000 177 #define MAC_CFG_PROMISC 0x00008000 178 #define MAC_CFG_TX_PAUSE 0x00010000 179 #define MAC_CFG_SCNT 0x00020000 180 #define MAC_CFG_SYNC_RST_TX 0x00040000 181 #define MAC_CFG_SPEED_MASK 0x00300000 182 #define MAC_CFG_SPEED_10_100 0x00100000 183 #define MAC_CFG_SPEED_1000 0x00200000 184 #define MAC_CFG_DBG_TX_BACKOFF 0x00400000 185 #define MAC_CFG_TX_JUMBO_ENB 0x00800000 186 #define MAC_CFG_RXCSUM_ENB 0x01000000 187 #define MAC_CFG_ALLMULTI 0x02000000 188 #define MAC_CFG_BCAST 0x04000000 189 #define MAC_CFG_DBG 0x08000000 190 #define MAC_CFG_PREAMBLE_SHIFT 10 191 #define MAC_CFG_PREAMBLE_DEFAULT 7 192 193 #define AGE_IPG_IFG_CFG 0x1484 194 #define IPG_IFG_IPGT_MASK 0x0000007F 195 #define IPG_IFG_MIFG_MASK 0x0000FF00 196 #define IPG_IFG_IPG1_MASK 0x007F0000 197 #define IPG_IFG_IPG2_MASK 0x7F000000 198 #define IPG_IFG_IPGT_SHIFT 0 199 #define IPG_IFG_IPGT_DEFAULT 0x60 200 #define IPG_IFG_MIFG_SHIFT 8 201 #define IPG_IFG_MIFG_DEFAULT 0x50 202 #define IPG_IFG_IPG1_SHIFT 16 203 #define IPG_IFG_IPG1_DEFAULT 0x40 204 #define IPG_IFG_IPG2_SHIFT 24 205 #define IPG_IFG_IPG2_DEFAULT 0x60 206 207 /* station address */ 208 #define AGE_PAR0 0x1488 209 #define AGE_PAR1 0x148C 210 211 /* 64bit multicast hash register. */ 212 #define AGE_MAR0 0x1490 213 #define AGE_MAR1 0x1494 214 215 /* half-duplex parameter configuration. */ 216 #define AGE_HDPX_CFG 0x1498 217 #define HDPX_CFG_LCOL_MASK 0x000003FF 218 #define HDPX_CFG_RETRY_MASK 0x0000F000 219 #define HDPX_CFG_EXC_DEF_EN 0x00010000 220 #define HDPX_CFG_NO_BACK_C 0x00020000 221 #define HDPX_CFG_NO_BACK_P 0x00040000 222 #define HDPX_CFG_ABEBE 0x00080000 223 #define HDPX_CFG_ABEBT_MASK 0x00F00000 224 #define HDPX_CFG_JAMIPG_MASK 0x0F000000 225 #define HDPX_CFG_LCOL_SHIFT 0 226 #define HDPX_CFG_LCOL_DEFAULT 0x37 227 #define HDPX_CFG_RETRY_SHIFT 12 228 #define HDPX_CFG_RETRY_DEFAULT 0x0F 229 #define HDPX_CFG_ABEBT_SHIFT 20 230 #define HDPX_CFG_ABEBT_DEFAULT 0x0A 231 #define HDPX_CFG_JAMIPG_SHIFT 24 232 #define HDPX_CFG_JAMIPG_DEFAULT 0x07 233 234 #define AGE_FRAME_SIZE 0x149C 235 236 #define AGE_WOL_CFG 0x14A0 237 #define WOL_CFG_PATTERN 0x00000001 238 #define WOL_CFG_PATTERN_ENB 0x00000002 239 #define WOL_CFG_MAGIC 0x00000004 240 #define WOL_CFG_MAGIC_ENB 0x00000008 241 #define WOL_CFG_LINK_CHG 0x00000010 242 #define WOL_CFG_LINK_CHG_ENB 0x00000020 243 #define WOL_CFG_PATTERN_DET 0x00000100 244 #define WOL_CFG_MAGIC_DET 0x00000200 245 #define WOL_CFG_LINK_CHG_DET 0x00000400 246 #define WOL_CFG_CLK_SWITCH_ENB 0x00008000 247 #define WOL_CFG_PATTERN0 0x00010000 248 #define WOL_CFG_PATTERN1 0x00020000 249 #define WOL_CFG_PATTERN2 0x00040000 250 #define WOL_CFG_PATTERN3 0x00080000 251 #define WOL_CFG_PATTERN4 0x00100000 252 #define WOL_CFG_PATTERN5 0x00200000 253 #define WOL_CFG_PATTERN6 0x00400000 254 255 /* WOL pattern length. */ 256 #define AGE_PATTERN_CFG0 0x14A4 257 #define PATTERN_CFG_0_LEN_MASK 0x0000007F 258 #define PATTERN_CFG_1_LEN_MASK 0x00007F00 259 #define PATTERN_CFG_2_LEN_MASK 0x007F0000 260 #define PATTERN_CFG_3_LEN_MASK 0x7F000000 261 262 #define AGE_PATTERN_CFG1 0x14A8 263 #define PATTERN_CFG_4_LEN_MASK 0x0000007F 264 #define PATTERN_CFG_5_LEN_MASK 0x00007F00 265 #define PATTERN_CFG_6_LEN_MASK 0x007F0000 266 267 #define AGE_SRAM_RD_ADDR 0x1500 268 269 #define AGE_SRAM_RD_LEN 0x1504 270 271 #define AGE_SRAM_RRD_ADDR 0x1508 272 273 #define AGE_SRAM_RRD_LEN 0x150C 274 275 #define AGE_SRAM_TPD_ADDR 0x1510 276 277 #define AGE_SRAM_TPD_LEN 0x1514 278 279 #define AGE_SRAM_TRD_ADDR 0x1518 280 281 #define AGE_SRAM_TRD_LEN 0x151C 282 283 #define AGE_SRAM_RX_FIFO_ADDR 0x1520 284 285 #define AGE_SRAM_RX_FIFO_LEN 0x1524 286 287 #define AGE_SRAM_TX_FIFO_ADDR 0x1528 288 289 #define AGE_SRAM_TX_FIFO_LEN 0x152C 290 291 #define AGE_SRAM_TCPH_ADDR 0x1530 292 #define SRAM_TCPH_ADDR_MASK 0x00000FFF 293 #define SRAM_PATH_ADDR_MASK 0x0FFF0000 294 #define SRAM_TCPH_ADDR_SHIFT 0 295 #define SRAM_PATH_ADDR_SHIFT 16 296 297 #define AGE_DMA_BLOCK 0x1534 298 #define DMA_BLOCK_LOAD 0x00000001 299 300 /* 301 * All descriptors and CMB/SMB share the same high address. 302 */ 303 #define AGE_DESC_ADDR_HI 0x1540 304 305 #define AGE_DESC_RD_ADDR_LO 0x1544 306 307 #define AGE_DESC_RRD_ADDR_LO 0x1548 308 309 #define AGE_DESC_TPD_ADDR_LO 0x154C 310 311 #define AGE_DESC_CMB_ADDR_LO 0x1550 312 313 #define AGE_DESC_SMB_ADDR_LO 0x1554 314 315 #define AGE_DESC_RRD_RD_CNT 0x1558 316 #define DESC_RD_CNT_MASK 0x000007FF 317 #define DESC_RRD_CNT_MASK 0x07FF0000 318 #define DESC_RD_CNT_SHIFT 0 319 #define DESC_RRD_CNT_SHIFT 16 320 321 #define AGE_DESC_TPD_CNT 0x155C 322 #define DESC_TPD_CNT_MASK 0x00003FF 323 #define DESC_TPD_CNT_SHIFT 0 324 325 #define AGE_TXQ_CFG 0x1580 326 #define TXQ_CFG_TPD_BURST_MASK 0x0000001F 327 #define TXQ_CFG_ENB 0x00000020 328 #define TXQ_CFG_ENHANCED_MODE 0x00000040 329 #define TXQ_CFG_TPD_FETCH_THRESH_MASK 0x00003F00 330 #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000 331 #define TXQ_CFG_TPD_BURST_SHIFT 0 332 #define TXQ_CFG_TPD_BURST_DEFAULT 4 333 #define TXQ_CFG_TPD_FETCH_THRESH_SHIFT 8 334 #define TXQ_CFG_TPD_FETCH_DEFAULT 16 335 #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16 336 #define TXQ_CFG_TX_FIFO_BURST_DEFAULT 256 337 338 #define AGE_TX_JUMBO_TPD_TH_IPG 0x1584 339 #define TX_JUMBO_TPD_TH_MASK 0x000007FF 340 #define TX_JUMBO_TPD_IPG_MASK 0x001F0000 341 #define TX_JUMBO_TPD_TH_SHIFT 0 342 #define TX_JUMBO_TPD_IPG_SHIFT 16 343 #define TX_JUMBO_TPD_IPG_DEFAULT 1 344 345 #define AGE_RXQ_CFG 0x15A0 346 #define RXQ_CFG_RD_BURST_MASK 0x000000FF 347 #define RXQ_CFG_RRD_BURST_THRESH_MASK 0x0000FF00 348 #define RXQ_CFG_RD_PREF_MIN_IPG_MASK 0x001F0000 349 #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000 350 #define RXQ_CFG_ENB 0x80000000 351 #define RXQ_CFG_RD_BURST_SHIFT 0 352 #define RXQ_CFG_RD_BURST_DEFAULT 8 353 #define RXQ_CFG_RRD_BURST_THRESH_SHIFT 8 354 #define RXQ_CFG_RRD_BURST_THRESH_DEFAULT 8 355 #define RXQ_CFG_RD_PREF_MIN_IPG_SHIFT 16 356 #define RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT 1 357 358 #define AGE_RXQ_JUMBO_CFG 0x15A4 359 #define RXQ_JUMBO_CFG_SZ_THRESH_MASK 0x000007FF 360 #define RXQ_JUMBO_CFG_LKAH_MASK 0x00007800 361 #define RXQ_JUMBO_CFG_RRD_TIMER_MASK 0xFFFF0000 362 #define RXQ_JUMBO_CFG_SZ_THRESH_SHIFT 0 363 #define RXQ_JUMBO_CFG_LKAH_SHIFT 11 364 #define RXQ_JUMBO_CFG_LKAH_DEFAULT 0x01 365 #define RXQ_JUMBO_CFG_RRD_TIMER_SHIFT 16 366 367 #define AGE_RXQ_FIFO_PAUSE_THRESH 0x15A8 368 #define RXQ_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF 369 #define RXQ_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF000 370 #define RXQ_FIFO_PAUSE_THRESH_LO_SHIFT 0 371 #define RXQ_FIFO_PAUSE_THRESH_HI_SHIFT 16 372 373 #define AGE_RXQ_RRD_PAUSE_THRESH 0x15AC 374 #define RXQ_RRD_PAUSE_THRESH_HI_MASK 0x00000FFF 375 #define RXQ_RRD_PAUSE_THRESH_LO_MASK 0x0FFF0000 376 #define RXQ_RRD_PAUSE_THRESH_HI_SHIFT 0 377 #define RXQ_RRD_PAUSE_THRESH_LO_SHIFT 16 378 379 #define AGE_DMA_CFG 0x15C0 380 #define DMA_CFG_IN_ORDER 0x00000001 381 #define DMA_CFG_ENH_ORDER 0x00000002 382 #define DMA_CFG_OUT_ORDER 0x00000004 383 #define DMA_CFG_RCB_64 0x00000000 384 #define DMA_CFG_RCB_128 0x00000008 385 #define DMA_CFG_RD_BURST_128 0x00000000 386 #define DMA_CFG_RD_BURST_256 0x00000010 387 #define DMA_CFG_RD_BURST_512 0x00000020 388 #define DMA_CFG_RD_BURST_1024 0x00000030 389 #define DMA_CFG_RD_BURST_2048 0x00000040 390 #define DMA_CFG_RD_BURST_4096 0x00000050 391 #define DMA_CFG_WR_BURST_128 0x00000000 392 #define DMA_CFG_WR_BURST_256 0x00000080 393 #define DMA_CFG_WR_BURST_512 0x00000100 394 #define DMA_CFG_WR_BURST_1024 0x00000180 395 #define DMA_CFG_WR_BURST_2048 0x00000200 396 #define DMA_CFG_WR_BURST_4096 0x00000280 397 #define DMA_CFG_RD_ENB 0x00000400 398 #define DMA_CFG_WR_ENB 0x00000800 399 #define DMA_CFG_RD_BURST_MASK 0x07 400 #define DMA_CFG_RD_BURST_SHIFT 4 401 #define DMA_CFG_WR_BURST_MASK 0x07 402 #define DMA_CFG_WR_BURST_SHIFT 7 403 404 #define AGE_CSMB_CTRL 0x15D0 405 #define CSMB_CTRL_CMB_KICK 0x00000001 406 #define CSMB_CTRL_SMB_KICK 0x00000002 407 #define CSMB_CTRL_CMB_ENB 0x00000004 408 #define CSMB_CTRL_SMB_ENB 0x00000008 409 410 /* CMB DMA Write Threshold Register */ 411 #define AGE_CMB_WR_THRESH 0x15D4 412 #define CMB_WR_THRESH_RRD_MASK 0x000007FF 413 #define CMB_WR_THRESH_TPD_MASK 0x07FF0000 414 #define CMB_WR_THRESH_RRD_SHIFT 0 415 #define CMB_WR_THRESH_RRD_DEFAULT 4 416 #define CMB_WR_THRESH_TPD_SHIFT 16 417 #define CMB_WR_THRESH_TPD_DEFAULT 4 418 419 /* RX/TX count-down timer to trigger CMB-write. */ 420 #define AGE_CMB_WR_TIMER 0x15D8 421 #define CMB_WR_TIMER_RX_MASK 0x0000FFFF 422 #define CMB_WR_TIMER_TX_MASK 0xFFFF0000 423 #define CMB_WR_TIMER_RX_SHIFT 0 424 #define CMB_WR_TIMER_TX_SHIFT 16 425 426 /* Number of packet received since last CMB write */ 427 #define AGE_CMB_RX_PKT_CNT 0x15DC 428 429 /* Number of packet transmitted since last CMB write */ 430 #define AGE_CMB_TX_PKT_CNT 0x15E0 431 432 /* SMB auto DMA timer register */ 433 #define AGE_SMB_TIMER 0x15E4 434 435 #define AGE_MBOX 0x15F0 436 #define MBOX_RD_PROD_IDX_MASK 0x000007FF 437 #define MBOX_RRD_CONS_IDX_MASK 0x003FF800 438 #define MBOX_TD_PROD_IDX_MASK 0xFFC00000 439 #define MBOX_RD_PROD_IDX_SHIFT 0 440 #define MBOX_RRD_CONS_IDX_SHIFT 11 441 #define MBOX_TD_PROD_IDX_SHIFT 22 442 443 #define AGE_INTR_STATUS 0x1600 444 #define INTR_SMB 0x00000001 445 #define INTR_MOD_TIMER 0x00000002 446 #define INTR_MANUAL_TIMER 0x00000004 447 #define INTR_RX_FIFO_OFLOW 0x00000008 448 #define INTR_RD_UNDERRUN 0x00000010 449 #define INTR_RRD_OFLOW 0x00000020 450 #define INTR_TX_FIFO_UNDERRUN 0x00000040 451 #define INTR_LINK_CHG 0x00000080 452 #define INTR_HOST_RD_UNDERRUN 0x00000100 453 #define INTR_HOST_RRD_OFLOW 0x00000200 454 #define INTR_DMA_RD_TO_RST 0x00000400 455 #define INTR_DMA_WR_TO_RST 0x00000800 456 #define INTR_GPHY 0x00001000 457 #define INTR_RX_PKT 0x00010000 458 #define INTR_TX_PKT 0x00020000 459 #define INTR_TX_DMA 0x00040000 460 #define INTR_RX_DMA 0x00080000 461 #define INTR_CMB_RX 0x00100000 462 #define INTR_CMB_TX 0x00200000 463 #define INTR_MAC_RX 0x00400000 464 #define INTR_MAC_TX 0x00800000 465 #define INTR_UNDERRUN 0x01000000 466 #define INTR_FRAME_ERROR 0x02000000 467 #define INTR_FRAME_OK 0x04000000 468 #define INTR_CSUM_ERROR 0x08000000 469 #define INTR_PHY_LINK_DOWN 0x10000000 470 #define INTR_DIS_SMB 0x20000000 471 #define INTR_DIS_DMA 0x40000000 472 #define INTR_DIS_INT 0x80000000 473 474 /* Interrupt Mask Register */ 475 #define AGE_INTR_MASK 0x1604 476 477 #define AGE_INTRS \ 478 (INTR_SMB | INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \ 479 INTR_CMB_TX | INTR_CMB_RX) 480 481 /* Statistics counters collected by the MAC. */ 482 struct smb { 483 /* Rx stats. */ 484 uint32_t rx_frames; 485 uint32_t rx_bcast_frames; 486 uint32_t rx_mcast_frames; 487 uint32_t rx_pause_frames; 488 uint32_t rx_control_frames; 489 uint32_t rx_crcerrs; 490 uint32_t rx_lenerrs; 491 uint32_t rx_bytes; 492 uint32_t rx_runts; 493 uint32_t rx_fragments; 494 uint32_t rx_pkts_64; 495 uint32_t rx_pkts_65_127; 496 uint32_t rx_pkts_128_255; 497 uint32_t rx_pkts_256_511; 498 uint32_t rx_pkts_512_1023; 499 uint32_t rx_pkts_1024_1518; 500 uint32_t rx_pkts_1519_max; 501 uint32_t rx_pkts_truncated; 502 uint32_t rx_fifo_oflows; 503 uint32_t rx_desc_oflows; 504 uint32_t rx_alignerrs; 505 uint32_t rx_bcast_bytes; 506 uint32_t rx_mcast_bytes; 507 uint32_t rx_pkts_filtered; 508 /* Tx stats. */ 509 uint32_t tx_frames; 510 uint32_t tx_bcast_frames; 511 uint32_t tx_mcast_frames; 512 uint32_t tx_pause_frames; 513 uint32_t tx_excess_defer; 514 uint32_t tx_control_frames; 515 uint32_t tx_deferred; 516 uint32_t tx_bytes; 517 uint32_t tx_pkts_64; 518 uint32_t tx_pkts_65_127; 519 uint32_t tx_pkts_128_255; 520 uint32_t tx_pkts_256_511; 521 uint32_t tx_pkts_512_1023; 522 uint32_t tx_pkts_1024_1518; 523 uint32_t tx_pkts_1519_max; 524 uint32_t tx_single_colls; 525 uint32_t tx_multi_colls; 526 uint32_t tx_late_colls; 527 uint32_t tx_excess_colls; 528 uint32_t tx_underrun; 529 uint32_t tx_desc_underrun; 530 uint32_t tx_lenerrs; 531 uint32_t tx_pkts_truncated; 532 uint32_t tx_bcast_bytes; 533 uint32_t tx_mcast_bytes; 534 uint32_t updated; 535 } __packed; 536 537 /* Coalescing message block */ 538 struct cmb { 539 uint32_t intr_status; 540 uint32_t rprod_cons; 541 #define RRD_PROD_MASK 0x0000FFFF 542 #define RD_CONS_MASK 0xFFFF0000 543 #define RRD_PROD_SHIFT 0 544 #define RD_CONS_SHIFT 16 545 uint32_t tpd_cons; 546 #define CMB_UPDATED 0x00000001 547 #define TPD_CONS_MASK 0xFFFF0000 548 #define TPD_CONS_SHIFT 16 549 } __packed; 550 551 /* Rx return descriptor */ 552 struct rx_rdesc { 553 uint32_t index; 554 #define AGE_RRD_NSEGS_MASK 0x000000FF 555 #define AGE_RRD_CONS_MASK 0xFFFF0000 556 #define AGE_RRD_NSEGS_SHIFT 0 557 #define AGE_RRD_CONS_SHIFT 16 558 uint32_t len; 559 #define AGE_RRD_CSUM_MASK 0x0000FFFF 560 #define AGE_RRD_LEN_MASK 0xFFFF0000 561 #define AGE_RRD_CSUM_SHIFT 0 562 #define AGE_RRD_LEN_SHIFT 16 563 uint32_t flags; 564 #define AGE_RRD_ETHERNET 0x00000080 565 #define AGE_RRD_VLAN 0x00000100 566 #define AGE_RRD_ERROR 0x00000200 567 #define AGE_RRD_IPV4 0x00000400 568 #define AGE_RRD_UDP 0x00000800 569 #define AGE_RRD_TCP 0x00001000 570 #define AGE_RRD_BCAST 0x00002000 571 #define AGE_RRD_MCAST 0x00004000 572 #define AGE_RRD_PAUSE 0x00008000 573 #define AGE_RRD_CRC 0x00010000 574 #define AGE_RRD_CODE 0x00020000 575 #define AGE_RRD_DRIBBLE 0x00040000 576 #define AGE_RRD_RUNT 0x00080000 577 #define AGE_RRD_OFLOW 0x00100000 578 #define AGE_RRD_TRUNC 0x00200000 579 #define AGE_RRD_IPCSUM_NOK 0x00400000 580 #define AGE_RRD_TCP_UDPCSUM_NOK 0x00800000 581 #define AGE_RRD_LENGTH_NOK 0x01000000 582 #define AGE_RRD_DES_ADDR_FILTERED 0x02000000 583 uint32_t vtags; 584 #define AGE_RRD_VLAN_MASK 0xFFFF0000 585 #define AGE_RRD_VLAN_SHIFT 16 586 } __packed; 587 588 #define AGE_RX_NSEGS(x) \ 589 (((x) & AGE_RRD_NSEGS_MASK) >> AGE_RRD_NSEGS_SHIFT) 590 #define AGE_RX_CONS(x) \ 591 (((x) & AGE_RRD_CONS_MASK) >> AGE_RRD_CONS_SHIFT) 592 #define AGE_RX_CSUM(x) \ 593 (((x) & AGE_RRD_CSUM_MASK) >> AGE_RRD_CSUM_SHIFT) 594 #define AGE_RX_BYTES(x) \ 595 (((x) & AGE_RRD_LEN_MASK) >> AGE_RRD_LEN_SHIFT) 596 #define AGE_RX_VLAN(x) \ 597 (((x) & AGE_RRD_VLAN_MASK) >> AGE_RRD_VLAN_SHIFT) 598 #define AGE_RX_VLAN_TAG(x) \ 599 (((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9)) 600 601 /* Rx descriptor. */ 602 struct rx_desc { 603 uint64_t addr; 604 uint32_t len; 605 #define AGE_RD_LEN_MASK 0x0000FFFF 606 #define AGE_CONS_UPD_REQ_MASK 0xFFFF0000 607 #define AGE_RD_LEN_SHIFT 0 608 #define AGE_CONS_UPD_REQ_SHIFT 16 609 } __packed; 610 611 /* Tx descriptor. */ 612 struct tx_desc { 613 uint64_t addr; 614 uint32_t len; 615 #define AGE_TD_VLAN_MASK 0xFFFF0000 616 #define AGE_TD_PKT_INT 0x00008000 617 #define AGE_TD_DMA_INT 0x00004000 618 #define AGE_TD_BUFLEN_MASK 0x00003FFF 619 #define AGE_TD_VLAN_SHIFT 16 620 #define AGE_TX_VLAN_TAG(x) \ 621 (((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8)) 622 #define AGE_TD_BUFLEN_SHIFT 0 623 #define AGE_TX_BYTES(x) \ 624 (((x) << AGE_TD_BUFLEN_SHIFT) & AGE_TD_BUFLEN_MASK) 625 uint32_t flags; 626 #define AGE_TD_TSO_MSS 0xFFF80000 627 #define AGE_TD_TSO_HDR 0x00040000 628 #define AGE_TD_TSO_TCPHDR_LEN 0x0003C000 629 #define AGE_TD_IPHDR_LEN 0x00003C00 630 #define AGE_TD_LLC_SNAP 0x00000200 631 #define AGE_TD_VLAN_TAGGED 0x00000100 632 #define AGE_TD_UDPCSUM 0x00000080 633 #define AGE_TD_TCPCSUM 0x00000040 634 #define AGE_TD_IPCSUM 0x00000020 635 #define AGE_TD_TSO_IPV4 0x00000010 636 #define AGE_TD_TSO_IPV6 0x00000012 637 #define AGE_TD_CSUM 0x00000008 638 #define AGE_TD_INSERT_VLAN_TAG 0x00000004 639 #define AGE_TD_COALESCE 0x00000002 640 #define AGE_TD_EOP 0x00000001 641 642 #define AGE_TD_CSUM_PLOADOFFSET 0x00FF0000 643 #define AGE_TD_CSUM_XSUMOFFSET 0xFF000000 644 #define AGE_TD_CSUM_XSUMOFFSET_SHIFT 24 645 #define AGE_TD_CSUM_PLOADOFFSET_SHIFT 16 646 #define AGE_TD_TSO_MSS_SHIFT 19 647 #define AGE_TD_TSO_TCPHDR_LEN_SHIFT 14 648 #define AGE_TD_IPHDR_LEN_SHIFT 10 649 } __packed; 650 651 #define AGE_TX_RING_CNT 256 652 #define AGE_RX_RING_CNT 256 653 #define AGE_RR_RING_CNT (AGE_TX_RING_CNT + AGE_RX_RING_CNT) 654 /* The following ring alignments are just guessing. */ 655 #define AGE_TX_RING_ALIGN 16 656 #define AGE_RX_RING_ALIGN 16 657 #define AGE_RR_RING_ALIGN 16 658 #define AGE_CMB_ALIGN 16 659 #define AGE_SMB_ALIGN 16 660 661 #define AGE_TSO_MAXSEGSIZE 4096 662 #define AGE_TSO_MAXSIZE (65535 + sizeof(struct ether_vlan_header)) 663 #define AGE_MAXTXSEGS 32 664 665 #define AGE_ADDR_LO(x) ((uint64_t) (x) & 0xFFFFFFFF) 666 #define AGE_ADDR_HI(x) ((uint64_t) (x) >> 32) 667 668 #define AGE_MSI_MESSAGES 1 669 #define AGE_MSIX_MESSAGES 1 670 671 #define AGE_JUMBO_FRAMELEN 10240 672 #define AGE_JUMBO_MTU \ 673 (AGE_JUMBO_FRAMELEN - EVL_ENCAPLEN - \ 674 ETHER_HDR_LEN - ETHER_CRC_LEN) 675 676 #define AGE_DESC_INC(x, y) ((x) = ((x) + 1) % (y)) 677 678 #define AGE_PROC_MIN 30 679 #define AGE_PROC_MAX (AGE_RX_RING_CNT - 1) 680 #define AGE_PROC_DEFAULT (AGE_RX_RING_CNT / 2) 681 682 struct age_txdesc { 683 struct mbuf *tx_m; 684 bus_dmamap_t tx_dmamap; 685 struct tx_desc *tx_desc; 686 }; 687 688 struct age_rxdesc { 689 struct mbuf *rx_m; 690 bus_dmamap_t rx_dmamap; 691 struct rx_desc *rx_desc; 692 }; 693 694 struct age_chain_data{ 695 struct age_txdesc age_txdesc[AGE_TX_RING_CNT]; 696 struct age_rxdesc age_rxdesc[AGE_RX_RING_CNT]; 697 bus_dmamap_t age_tx_ring_map; 698 bus_dma_segment_t age_tx_ring_seg; 699 bus_dmamap_t age_rx_ring_map; 700 bus_dma_segment_t age_rx_ring_seg; 701 bus_dmamap_t age_rx_sparemap; 702 bus_dmamap_t age_rr_ring_map; 703 bus_dma_segment_t age_rr_ring_seg; 704 bus_dmamap_t age_cmb_block_map; 705 bus_dma_segment_t age_cmb_block_seg; 706 bus_dmamap_t age_smb_block_map; 707 bus_dma_segment_t age_smb_block_seg; 708 709 int age_tx_prod; 710 int age_tx_cons; 711 int age_tx_cnt; 712 int age_rx_cons; 713 int age_rr_cons; 714 int age_rxlen; 715 716 struct mbuf *age_rxhead; 717 struct mbuf *age_rxtail; 718 struct mbuf *age_rxprev_tail; 719 }; 720 721 struct age_ring_data { 722 struct tx_desc *age_tx_ring; 723 bus_dma_segment_t age_tx_ring_seg; 724 bus_addr_t age_tx_ring_paddr; 725 struct rx_desc *age_rx_ring; 726 bus_dma_segment_t age_rx_ring_seg; 727 bus_addr_t age_rx_ring_paddr; 728 struct rx_rdesc *age_rr_ring; 729 bus_dma_segment_t age_rr_ring_seg; 730 bus_addr_t age_rr_ring_paddr; 731 struct cmb *age_cmb_block; 732 bus_dma_segment_t age_cmb_block_seg; 733 bus_addr_t age_cmb_block_paddr; 734 struct smb *age_smb_block; 735 bus_dma_segment_t age_smb_block_seg; 736 bus_addr_t age_smb_block_paddr; 737 }; 738 739 #define AGE_TX_RING_SZ \ 740 (sizeof(struct tx_desc) * AGE_TX_RING_CNT) 741 #define AGE_RX_RING_SZ \ 742 (sizeof(struct rx_desc) * AGE_RX_RING_CNT) 743 #define AGE_RR_RING_SZ \ 744 (sizeof(struct rx_rdesc) * AGE_RR_RING_CNT) 745 #define AGE_CMB_BLOCK_SZ sizeof(struct cmb) 746 #define AGE_SMB_BLOCK_SZ sizeof(struct smb) 747 748 struct age_stats { 749 /* Rx stats. */ 750 uint64_t rx_frames; 751 uint64_t rx_bcast_frames; 752 uint64_t rx_mcast_frames; 753 uint32_t rx_pause_frames; 754 uint32_t rx_control_frames; 755 uint32_t rx_crcerrs; 756 uint32_t rx_lenerrs; 757 uint64_t rx_bytes; 758 uint32_t rx_runts; 759 uint64_t rx_fragments; 760 uint64_t rx_pkts_64; 761 uint64_t rx_pkts_65_127; 762 uint64_t rx_pkts_128_255; 763 uint64_t rx_pkts_256_511; 764 uint64_t rx_pkts_512_1023; 765 uint64_t rx_pkts_1024_1518; 766 uint64_t rx_pkts_1519_max; 767 uint64_t rx_pkts_truncated; 768 uint32_t rx_fifo_oflows; 769 uint32_t rx_desc_oflows; 770 uint32_t rx_alignerrs; 771 uint64_t rx_bcast_bytes; 772 uint64_t rx_mcast_bytes; 773 uint64_t rx_pkts_filtered; 774 /* Tx stats. */ 775 uint64_t tx_frames; 776 uint64_t tx_bcast_frames; 777 uint64_t tx_mcast_frames; 778 uint32_t tx_pause_frames; 779 uint32_t tx_excess_defer; 780 uint32_t tx_control_frames; 781 uint32_t tx_deferred; 782 uint64_t tx_bytes; 783 uint64_t tx_pkts_64; 784 uint64_t tx_pkts_65_127; 785 uint64_t tx_pkts_128_255; 786 uint64_t tx_pkts_256_511; 787 uint64_t tx_pkts_512_1023; 788 uint64_t tx_pkts_1024_1518; 789 uint64_t tx_pkts_1519_max; 790 uint32_t tx_single_colls; 791 uint32_t tx_multi_colls; 792 uint32_t tx_late_colls; 793 uint32_t tx_excess_colls; 794 uint32_t tx_underrun; 795 uint32_t tx_desc_underrun; 796 uint32_t tx_lenerrs; 797 uint32_t tx_pkts_truncated; 798 uint64_t tx_bcast_bytes; 799 uint64_t tx_mcast_bytes; 800 }; 801 802 /* 803 * Software state per device. 804 */ 805 struct age_softc { 806 device_t sc_dev; 807 struct ethercom sc_ec; 808 uint8_t sc_enaddr[ETHER_ADDR_LEN]; 809 810 bus_space_tag_t sc_mem_bt; 811 bus_space_handle_t sc_mem_bh; 812 bus_size_t sc_mem_size; 813 bus_dma_tag_t sc_dmat; 814 pci_chipset_tag_t sc_pct; 815 pcitag_t sc_pcitag; 816 817 void *sc_irq_handle; 818 819 struct mii_data sc_miibus; 820 int age_rev; 821 int age_chip_rev; 822 int age_phyaddr; 823 824 uint32_t age_dma_rd_burst; 825 uint32_t age_dma_wr_burst; 826 827 uint32_t age_flags; 828 #define AGE_FLAG_PCIE 0x0001 829 #define AGE_FLAG_PCIX 0x0002 830 #define AGE_FLAG_MSI 0x0004 831 #define AGE_FLAG_MSIX 0x0008 832 #define AGE_FLAG_PMCAP 0x0010 833 #define AGE_FLAG_DETACH 0x4000 834 #define AGE_FLAG_LINK 0x8000 835 836 callout_t sc_tick_ch; 837 struct age_stats age_stat; 838 struct age_chain_data age_cdata; 839 struct age_ring_data age_rdata; 840 int age_process_limit; 841 int age_int_mod; 842 int age_max_frame_size; 843 int age_morework; 844 int age_rr_prod; 845 int age_tpd_cons; 846 847 int age_txd_spare; 848 }; 849 850 /* Register access macros. */ 851 #define CSR_WRITE_4(sc, reg, val) \ 852 bus_space_write_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val)) 853 #define CSR_WRITE_2(sc, reg, val) \ 854 bus_space_write_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg), (val)) 855 #define CSR_READ_2(sc, reg) \ 856 bus_space_read_2((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg)) 857 #define CSR_READ_4(sc, reg) \ 858 bus_space_read_4((sc)->sc_mem_bt, (sc)->sc_mem_bh, (reg)) 859 860 861 #define AGE_COMMIT_MBOX(_sc) \ 862 do { \ 863 CSR_WRITE_4(_sc, AGE_MBOX, \ 864 (((_sc)->age_cdata.age_rx_cons << MBOX_RD_PROD_IDX_SHIFT) & \ 865 MBOX_RD_PROD_IDX_MASK) | \ 866 (((_sc)->age_cdata.age_rr_cons << \ 867 MBOX_RRD_CONS_IDX_SHIFT) & MBOX_RRD_CONS_IDX_MASK) | \ 868 (((_sc)->age_cdata.age_tx_prod << MBOX_TD_PROD_IDX_SHIFT) & \ 869 MBOX_TD_PROD_IDX_MASK)); \ 870 } while (0) 871 872 #define AGE_RXCHAIN_RESET(_sc) \ 873 do { \ 874 (_sc)->age_cdata.age_rxhead = NULL; \ 875 (_sc)->age_cdata.age_rxtail = NULL; \ 876 (_sc)->age_cdata.age_rxprev_tail = NULL; \ 877 (_sc)->age_cdata.age_rxlen = 0; \ 878 } while (0) 879 880 #define AGE_TX_TIMEOUT 5 881 #define AGE_RESET_TIMEOUT 100 882 #define AGE_TIMEOUT 1000 883 #define AGE_PHY_TIMEOUT 1000 884 885 #endif /* _IF_AGEREG_H */ 886