xref: /netbsd-src/sys/dev/pci/cypide.c (revision 23c8222edbfb0f0932d88a8351d3a0cf817dfb9e)
1 /*	$NetBSD: cypide.c,v 1.13 2004/08/20 06:39:38 thorpej Exp $	*/
2 
3 /*
4  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Manuel Bouyer.
17  * 4. The name of the author may not be used to endorse or promote products
18  *    derived from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30  *
31  */
32 
33 #include <sys/param.h>
34 #include <sys/systm.h>
35 #include <sys/malloc.h>
36 
37 #include <dev/pci/pcivar.h>
38 #include <dev/pci/pcidevs.h>
39 #include <dev/pci/pciidereg.h>
40 #include <dev/pci/pciidevar.h>
41 #include <dev/pci/pciide_cy693_reg.h>
42 #include <dev/pci/cy82c693var.h>
43 
44 static void cy693_chip_map(struct pciide_softc*, struct pci_attach_args*);
45 static void cy693_setup_channel(struct ata_channel*);
46 
47 static int  cypide_match(struct device *, struct cfdata *, void *);
48 static void cypide_attach(struct device *, struct device *, void *);
49 
50 CFATTACH_DECL(cypide, sizeof(struct pciide_softc),
51     cypide_match, cypide_attach, NULL, NULL);
52 
53 static const struct pciide_product_desc pciide_cypress_products[] =  {
54 	{ PCI_PRODUCT_CONTAQ_82C693,
55 	  IDE_16BIT_IOSPACE,
56 	  "Cypress 82C693 IDE Controller",
57 	  cy693_chip_map,
58 	},
59 	{ 0,
60 	  0,
61 	  NULL,
62 	  NULL
63 	}
64 };
65 
66 static int
67 cypide_match(struct device *parent, struct cfdata *match, void *aux)
68 {
69 	struct pci_attach_args *pa = aux;
70 
71 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CONTAQ &&
72 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
73 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
74 		if (pciide_lookup_product(pa->pa_id, pciide_cypress_products))
75 			return (2);
76 	}
77 	return (0);
78 }
79 
80 static void
81 cypide_attach(struct device *parent, struct device *self, void *aux)
82 {
83 	struct pci_attach_args *pa = aux;
84 	struct pciide_softc *sc = (struct pciide_softc *)self;
85 
86 	pciide_common_attach(sc, pa,
87 	    pciide_lookup_product(pa->pa_id, pciide_cypress_products));
88 
89 }
90 
91 static void
92 cy693_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
93 {
94 	struct pciide_channel *cp;
95 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
96 	bus_size_t cmdsize, ctlsize;
97 
98 	if (pciide_chipen(sc, pa) == 0)
99 		return;
100 
101 	/*
102 	 * this chip has 2 PCI IDE functions, one for primary and one for
103 	 * secondary. So we need to call pciide_mapregs_compat() with
104 	 * the real channel
105 	 */
106 	if (pa->pa_function == 1) {
107 		sc->sc_cy_compatchan = 0;
108 	} else if (pa->pa_function == 2) {
109 		sc->sc_cy_compatchan = 1;
110 	} else {
111 		aprint_error("%s: unexpected PCI function %d\n",
112 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, pa->pa_function);
113 		return;
114 	}
115 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
116 		aprint_normal("%s: bus-master DMA support present",
117 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
118 		pciide_mapreg_dma(sc, pa);
119 	} else {
120 		aprint_normal("%s: hardware does not support DMA",
121 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
122 		sc->sc_dma_ok = 0;
123 	}
124 	aprint_normal("\n");
125 
126 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
127 	if (sc->sc_cy_handle == NULL) {
128 		aprint_error("%s: unable to map hyperCache control registers\n",
129 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
130 		sc->sc_dma_ok = 0;
131 	}
132 
133 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
134 	if (sc->sc_dma_ok) {
135 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
136 		sc->sc_wdcdev.irqack = pciide_irqack;
137 	}
138 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
139 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
140 	sc->sc_wdcdev.sc_atac.atac_set_modes = cy693_setup_channel;
141 
142 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
143 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
144 
145 	wdc_allocate_regs(&sc->sc_wdcdev);
146 
147 	/* Only one channel for this chip; if we are here it's enabled */
148 	cp = &sc->pciide_channels[0];
149 	sc->wdc_chanarray[0] = &cp->ata_channel;
150 	cp->name = PCIIDE_CHANNEL_NAME(0);
151 	cp->ata_channel.ch_channel = 0;
152 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
153 	cp->ata_channel.ch_queue =
154 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
155 	if (cp->ata_channel.ch_queue == NULL) {
156 		aprint_error("%s primary channel: "
157 		    "can't allocate memory for command queue",
158 		sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
159 		return;
160 	}
161 	aprint_normal("%s: primary channel %s to ",
162 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
163 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
164 	    "configured" : "wired");
165 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
166 		aprint_normal("native-PCI mode\n");
167 		pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
168 		    pciide_pci_intr);
169 	} else {
170 		aprint_normal("compatibility mode\n");
171 		pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan, &cmdsize,
172 		    &ctlsize);
173 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
174 			pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan);
175 	}
176 	wdcattach(&cp->ata_channel);
177 }
178 
179 static void
180 cy693_setup_channel(struct ata_channel *chp)
181 {
182 	struct ata_drive_datas *drvp;
183 	int drive;
184 	u_int32_t cy_cmd_ctrl;
185 	u_int32_t idedma_ctl;
186 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
187 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
188 	int dma_mode = -1;
189 
190 	ATADEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
191 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
192 
193 	cy_cmd_ctrl = idedma_ctl = 0;
194 
195 	/* setup DMA if needed */
196 	pciide_channel_dma_setup(cp);
197 
198 	for (drive = 0; drive < 2; drive++) {
199 		drvp = &chp->ch_drive[drive];
200 		/* If no drive, skip */
201 		if ((drvp->drive_flags & DRIVE) == 0)
202 			continue;
203 		/* add timing values, setup DMA if needed */
204 		if (drvp->drive_flags & DRIVE_DMA) {
205 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
206 			/* use Multiword DMA */
207 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
208 				dma_mode = drvp->DMA_mode;
209 		}
210 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
211 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
212 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
213 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
214 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
215 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
216 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
217 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
218 	}
219 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
220 	chp->ch_drive[0].DMA_mode = dma_mode;
221 	chp->ch_drive[1].DMA_mode = dma_mode;
222 
223 	if (dma_mode == -1)
224 		dma_mode = 0;
225 
226 	if (sc->sc_cy_handle != NULL) {
227 		/* Note: `multiple' is implied. */
228 		cy82c693_write(sc->sc_cy_handle,
229 		    (sc->sc_cy_compatchan == 0) ?
230 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
231 	}
232 
233 	if (idedma_ctl != 0) {
234 		/* Add software bits in status register */
235 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
236 		    idedma_ctl);
237 	}
238 	ATADEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
239 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
240 }
241