1*c7fb772bSthorpej /* $NetBSD: amdpm_smbus.c,v 1.25 2021/08/07 16:19:14 thorpej Exp $ */
2b6912545Stls
3b6912545Stls /*
4b6912545Stls * Copyright (c) 2005 Anil Gopinath (anil_public@yahoo.com)
5b6912545Stls * All rights reserved.
6b6912545Stls *
7b6912545Stls * Redistribution and use in source and binary forms, with or without
8b6912545Stls * modification, are permitted provided that the following conditions
9b6912545Stls * are met:
10b6912545Stls * 1. Redistributions of source code must retain the above copyright
11b6912545Stls * notice, this list of conditions and the following disclaimer.
12b6912545Stls * 2. Redistributions in binary form must reproduce the above copyright
13b6912545Stls * notice, this list of conditions and the following disclaimer in the
14b6912545Stls * documentation and/or other materials provided with the distribution.
15b6912545Stls * 3. The name of the author may not be used to endorse or promote products
16b6912545Stls * derived from this software without specific prior written permission.
17b6912545Stls *
18b6912545Stls * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19b6912545Stls * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20b6912545Stls * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21b6912545Stls * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22b6912545Stls * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23b6912545Stls * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24b6912545Stls * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25b6912545Stls * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26b6912545Stls * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27b6912545Stls * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28b6912545Stls * SUCH DAMAGE.
29b6912545Stls */
30b6912545Stls
31b6912545Stls /* driver for SMBUS 1.0 host controller found in the
32b6912545Stls * AMD-8111 HyperTransport I/O Hub
33b6912545Stls */
34a9488074Sxtraeme #include <sys/cdefs.h>
35*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: amdpm_smbus.c,v 1.25 2021/08/07 16:19:14 thorpej Exp $");
36a9488074Sxtraeme
37b6912545Stls #include <sys/param.h>
38b6912545Stls #include <sys/systm.h>
39b6912545Stls #include <sys/kernel.h>
40b6912545Stls #include <sys/device.h>
4187186fccSxtraeme
42b6912545Stls #include <dev/pci/pcireg.h>
43b6912545Stls #include <dev/pci/pcivar.h>
44b6912545Stls #include <dev/pci/pcidevs.h>
45b6912545Stls
46b6912545Stls #include <dev/i2c/i2cvar.h>
47b6912545Stls #include <dev/i2c/i2c_bitbang.h>
48b6912545Stls
49b6912545Stls #include <dev/pci/amdpmreg.h>
50b6912545Stls #include <dev/pci/amdpmvar.h>
51b6912545Stls
52b6912545Stls #include <dev/pci/amdpm_smbusreg.h>
53b6912545Stls
54862b6644Sxtraeme static int amdpm_smbus_exec(void *, i2c_op_t, i2c_addr_t, const void *,
55862b6644Sxtraeme size_t, void *, size_t, int);
56862b6644Sxtraeme static int amdpm_smbus_check_done(struct amdpm_softc *, i2c_op_t);
57862b6644Sxtraeme static void amdpm_smbus_clear_gsr(struct amdpm_softc *);
58862b6644Sxtraeme static uint16_t amdpm_smbus_get_gsr(struct amdpm_softc *);
597eb6f514Spgoyette static int amdpm_smbus_quick(struct amdpm_softc *, i2c_op_t);
60862b6644Sxtraeme static int amdpm_smbus_send_1(struct amdpm_softc *, uint8_t, i2c_op_t);
61862b6644Sxtraeme static int amdpm_smbus_write_1(struct amdpm_softc *, uint8_t,
62862b6644Sxtraeme uint8_t, i2c_op_t);
63862b6644Sxtraeme static int amdpm_smbus_receive_1(struct amdpm_softc *, i2c_op_t);
64862b6644Sxtraeme static int amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t, i2c_op_t);
65b6912545Stls
66b6912545Stls void
amdpm_smbus_attach(struct amdpm_softc * sc)67b6912545Stls amdpm_smbus_attach(struct amdpm_softc *sc)
68b6912545Stls {
69b6912545Stls struct i2cbus_attach_args iba;
70b6912545Stls
71f6db1b68Sjmcneill /* register with iic */
72601e1783Sthorpej iic_tag_init(&sc->sc_i2c);
73b6912545Stls sc->sc_i2c.ic_cookie = sc;
74b6912545Stls sc->sc_i2c.ic_exec = amdpm_smbus_exec;
75b6912545Stls
762f02870fSchs memset(&iba, 0, sizeof(iba));
77b6912545Stls iba.iba_tag = &sc->sc_i2c;
78*c7fb772bSthorpej config_found(sc->sc_dev, &iba, iicbus_print, CFARGS_NONE);
79b6912545Stls }
80b6912545Stls
81ff206689Sjmcneill static int
amdpm_smbus_exec(void * cookie,i2c_op_t op,i2c_addr_t addr,const void * cmd,size_t cmdlen,void * vbuf,size_t buflen,int flags)82b6912545Stls amdpm_smbus_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
83168cd830Schristos size_t cmdlen, void *vbuf, size_t buflen, int flags)
84b6912545Stls {
85b6912545Stls struct amdpm_softc *sc = (struct amdpm_softc *) cookie;
86b6912545Stls sc->sc_smbus_slaveaddr = addr;
87862b6644Sxtraeme uint8_t *p = vbuf;
8877b483b9Sjmcneill int rv;
89b6912545Stls
907eb6f514Spgoyette if ((cmdlen == 0) && (buflen == 0))
917eb6f514Spgoyette return amdpm_smbus_quick(sc, op);
927eb6f514Spgoyette
93b6912545Stls if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
94ff206689Sjmcneill rv = amdpm_smbus_receive_1(sc, op);
9577b483b9Sjmcneill if (rv == -1)
9677b483b9Sjmcneill return -1;
97862b6644Sxtraeme *p = (uint8_t)rv;
9877b483b9Sjmcneill return 0;
99b6912545Stls }
100b6912545Stls
101b6912545Stls if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
102ff206689Sjmcneill rv = amdpm_smbus_read_1(sc, *(const uint8_t *)cmd, op);
10377b483b9Sjmcneill if (rv == -1)
10477b483b9Sjmcneill return -1;
105862b6644Sxtraeme *p = (uint8_t)rv;
10677b483b9Sjmcneill return 0;
107b6912545Stls }
108b6912545Stls
109862b6644Sxtraeme if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1))
110ff206689Sjmcneill return amdpm_smbus_send_1(sc, *(uint8_t*)vbuf, op);
111b6912545Stls
112862b6644Sxtraeme if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1))
113862b6644Sxtraeme return amdpm_smbus_write_1(sc,
114862b6644Sxtraeme *(const uint8_t*)cmd,
115862b6644Sxtraeme *(uint8_t*)vbuf,
116862b6644Sxtraeme op);
117b6912545Stls
118862b6644Sxtraeme return -1;
119b6912545Stls }
120b6912545Stls
121b6912545Stls static int
amdpm_smbus_check_done(struct amdpm_softc * sc,i2c_op_t op)122ff206689Sjmcneill amdpm_smbus_check_done(struct amdpm_softc *sc, i2c_op_t op)
123b6912545Stls {
124862b6644Sxtraeme int i;
125862b6644Sxtraeme
126b6912545Stls for (i = 0; i < 1000; i++) {
127b6912545Stls /* check gsr and wait till cycle is done */
128862b6644Sxtraeme uint16_t data = amdpm_smbus_get_gsr(sc);
129862b6644Sxtraeme if (data & AMDPM_8111_GSR_CYCLE_DONE)
130862b6644Sxtraeme return 0;
131b6912545Stls }
132862b6644Sxtraeme
133ff206689Sjmcneill if (!(op & I2C_F_POLL))
134b6912545Stls delay(1);
135862b6644Sxtraeme
136862b6644Sxtraeme return -1;
137b6912545Stls }
138b6912545Stls
139b6912545Stls
140b6912545Stls static void
amdpm_smbus_clear_gsr(struct amdpm_softc * sc)141b6912545Stls amdpm_smbus_clear_gsr(struct amdpm_softc *sc)
142b6912545Stls {
143b6912545Stls /* clear register */
144862b6644Sxtraeme uint16_t data = 0xFFFF;
1455c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
1465c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
1475c651590Sjmcneill AMDPM_8111_SMBUS_STAT - off, data);
148b6912545Stls }
149b6912545Stls
150862b6644Sxtraeme static uint16_t
amdpm_smbus_get_gsr(struct amdpm_softc * sc)151b6912545Stls amdpm_smbus_get_gsr(struct amdpm_softc *sc)
152b6912545Stls {
1535c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
154862b6644Sxtraeme return bus_space_read_2(sc->sc_iot, sc->sc_ioh,
155862b6644Sxtraeme AMDPM_8111_SMBUS_STAT - off);
156b6912545Stls }
157b6912545Stls
158b6912545Stls static int
amdpm_smbus_quick(struct amdpm_softc * sc,i2c_op_t op)1597eb6f514Spgoyette amdpm_smbus_quick(struct amdpm_softc *sc, i2c_op_t op)
1607eb6f514Spgoyette {
1617eb6f514Spgoyette uint16_t data = 0;
1627eb6f514Spgoyette int off = (sc->sc_nforce ? 0xe0 : 0);
1637eb6f514Spgoyette
1647eb6f514Spgoyette /* first clear gsr */
1657eb6f514Spgoyette amdpm_smbus_clear_gsr(sc);
1667eb6f514Spgoyette
1677eb6f514Spgoyette /* write smbus slave address and read/write bit to register */
1687eb6f514Spgoyette data = sc->sc_smbus_slaveaddr;
1697eb6f514Spgoyette data <<= 1;
1707eb6f514Spgoyette if (I2C_OP_READ_P(op))
1717eb6f514Spgoyette data |= AMDPM_8111_SMBUS_READ;
1727eb6f514Spgoyette
1737eb6f514Spgoyette bus_space_write_1(sc->sc_iot, sc->sc_ioh,
1747eb6f514Spgoyette AMDPM_8111_SMBUS_HOSTADDR - off, data);
1757eb6f514Spgoyette
1767eb6f514Spgoyette /* host start */
1777eb6f514Spgoyette bus_space_write_2(sc->sc_iot, sc->sc_ioh,
1787eb6f514Spgoyette AMDPM_8111_SMBUS_CTRL - off,
1797eb6f514Spgoyette AMDPM_8111_SMBUS_GSR_QUICK);
1807eb6f514Spgoyette
1817eb6f514Spgoyette return amdpm_smbus_check_done(sc, op);
1827eb6f514Spgoyette }
1837eb6f514Spgoyette
1847eb6f514Spgoyette static int
amdpm_smbus_send_1(struct amdpm_softc * sc,uint8_t val,i2c_op_t op)185862b6644Sxtraeme amdpm_smbus_send_1(struct amdpm_softc *sc, uint8_t val, i2c_op_t op)
186b6912545Stls {
187862b6644Sxtraeme uint16_t data = 0;
1885c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
1895c651590Sjmcneill
190b6912545Stls /* first clear gsr */
191b6912545Stls amdpm_smbus_clear_gsr(sc);
192b6912545Stls
193b6912545Stls /* write smbus slave address to register */
194b6912545Stls data = sc->sc_smbus_slaveaddr;
195b6912545Stls data <<= 1;
196b6912545Stls data |= AMDPM_8111_SMBUS_SEND;
1975c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
1985c651590Sjmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
199b6912545Stls
200b6912545Stls data = val;
201b6912545Stls /* store data */
2025c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2035c651590Sjmcneill AMDPM_8111_SMBUS_HOSTDATA - off, data);
204b6912545Stls /* host start */
2055c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2065c651590Sjmcneill AMDPM_8111_SMBUS_CTRL - off,
207b6912545Stls AMDPM_8111_SMBUS_GSR_SB);
2085c651590Sjmcneill
209862b6644Sxtraeme return amdpm_smbus_check_done(sc, op);
210b6912545Stls }
211b6912545Stls
212b6912545Stls
213b6912545Stls static int
amdpm_smbus_write_1(struct amdpm_softc * sc,uint8_t cmd,uint8_t val,i2c_op_t op)214862b6644Sxtraeme amdpm_smbus_write_1(struct amdpm_softc *sc, uint8_t cmd, uint8_t val,
215862b6644Sxtraeme i2c_op_t op)
216b6912545Stls {
217862b6644Sxtraeme uint16_t data = 0;
2185c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
2195c651590Sjmcneill
220b6912545Stls /* first clear gsr */
221b6912545Stls amdpm_smbus_clear_gsr(sc);
222b6912545Stls
223b6912545Stls data = sc->sc_smbus_slaveaddr;
224b6912545Stls data <<= 1;
225b6912545Stls data |= AMDPM_8111_SMBUS_WRITE;
2265c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
2275c651590Sjmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
228b6912545Stls
229b6912545Stls data = val;
230b6912545Stls /* store cmd */
2315c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
2325c651590Sjmcneill AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
233b6912545Stls /* store data */
2345c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2355c651590Sjmcneill AMDPM_8111_SMBUS_HOSTDATA - off, data);
236b6912545Stls /* host start */
2375c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2385c651590Sjmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_WB);
239b6912545Stls
240862b6644Sxtraeme return amdpm_smbus_check_done(sc, op);
241b6912545Stls }
242b6912545Stls
243b6912545Stls static int
amdpm_smbus_receive_1(struct amdpm_softc * sc,i2c_op_t op)244ff206689Sjmcneill amdpm_smbus_receive_1(struct amdpm_softc *sc, i2c_op_t op)
245b6912545Stls {
246862b6644Sxtraeme uint16_t data = 0;
2475c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
2485c651590Sjmcneill
249b6912545Stls /* first clear gsr */
250b6912545Stls amdpm_smbus_clear_gsr(sc);
251b6912545Stls
252b6912545Stls /* write smbus slave address to register */
253b6912545Stls data = sc->sc_smbus_slaveaddr;
254b6912545Stls data <<= 1;
255b6912545Stls data |= AMDPM_8111_SMBUS_RX;
2565c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
2575c651590Sjmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
258b6912545Stls
259b6912545Stls /* start smbus cycle */
2605c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2615c651590Sjmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RXB);
262b6912545Stls
263b6912545Stls /* check for errors */
264ff206689Sjmcneill if (amdpm_smbus_check_done(sc, op) < 0)
265862b6644Sxtraeme return -1;
266b6912545Stls
267b6912545Stls /* read data */
2685c651590Sjmcneill data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
2695c651590Sjmcneill AMDPM_8111_SMBUS_HOSTDATA - off);
270862b6644Sxtraeme uint8_t ret = (uint8_t)(data & 0x00FF);
271862b6644Sxtraeme return ret;
272b6912545Stls }
273b6912545Stls
274b6912545Stls static int
amdpm_smbus_read_1(struct amdpm_softc * sc,uint8_t cmd,i2c_op_t op)275862b6644Sxtraeme amdpm_smbus_read_1(struct amdpm_softc *sc, uint8_t cmd, i2c_op_t op)
276b6912545Stls {
277862b6644Sxtraeme uint16_t data = 0;
278862b6644Sxtraeme uint8_t ret;
2795c651590Sjmcneill int off = (sc->sc_nforce ? 0xe0 : 0);
2805c651590Sjmcneill
281b6912545Stls /* first clear gsr */
282b6912545Stls amdpm_smbus_clear_gsr(sc);
283b6912545Stls
284b6912545Stls /* write smbus slave address to register */
285b6912545Stls data = sc->sc_smbus_slaveaddr;
286b6912545Stls data <<= 1;
287b6912545Stls data |= AMDPM_8111_SMBUS_READ;
2885c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
2895c651590Sjmcneill AMDPM_8111_SMBUS_HOSTADDR - off, data);
290b6912545Stls
291b6912545Stls /* store cmd */
2925c651590Sjmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
2935c651590Sjmcneill AMDPM_8111_SMBUS_HOSTCMD - off, cmd);
294b6912545Stls /* host start */
2955c651590Sjmcneill bus_space_write_2(sc->sc_iot, sc->sc_ioh,
2965c651590Sjmcneill AMDPM_8111_SMBUS_CTRL - off, AMDPM_8111_SMBUS_GSR_RB);
297b6912545Stls
298b6912545Stls /* check for errors */
299ff206689Sjmcneill if (amdpm_smbus_check_done(sc, op) < 0)
300862b6644Sxtraeme return -1;
301b6912545Stls
302b6912545Stls /* store data */
3035c651590Sjmcneill data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
3045c651590Sjmcneill AMDPM_8111_SMBUS_HOSTDATA - off);
305862b6644Sxtraeme ret = (uint8_t)(data & 0x00FF);
306862b6644Sxtraeme return ret;
307b6912545Stls }
308