1 /* $NetBSD: ahcisata_pci.c,v 1.14 2009/03/27 06:36:49 dholland Exp $ */ 2 3 /* 4 * Copyright (c) 2006 Manuel Bouyer. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. All advertising materials mentioning features or use of this software 15 * must display the following acknowledgement: 16 * This product includes software developed by Manuel Bouyer. 17 * 4. The name of the author may not be used to endorse or promote products 18 * derived from this software without specific prior written permission. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 30 * 31 */ 32 33 #include <sys/cdefs.h> 34 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.14 2009/03/27 06:36:49 dholland Exp $"); 35 36 #include <sys/types.h> 37 #include <sys/malloc.h> 38 #include <sys/param.h> 39 #include <sys/kernel.h> 40 #include <sys/systm.h> 41 #include <sys/disklabel.h> 42 #include <sys/pmf.h> 43 44 #include <uvm/uvm_extern.h> 45 46 #include <dev/pci/pcivar.h> 47 #include <dev/pci/pcidevs.h> 48 #include <dev/pci/pciidereg.h> 49 #include <dev/pci/pciidevar.h> 50 #include <dev/ic/ahcisatavar.h> 51 52 #define AHCI_PCI_QUIRK_FORCE 1 /* force attach */ 53 54 static const struct pci_quirkdata ahci_pci_quirks[] = { 55 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA, 56 AHCI_PCI_QUIRK_FORCE }, 57 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2, 58 AHCI_PCI_QUIRK_FORCE }, 59 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3, 60 AHCI_PCI_QUIRK_FORCE }, 61 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4, 62 AHCI_PCI_QUIRK_FORCE }, 63 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA, 64 AHCI_PCI_QUIRK_FORCE }, 65 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1, 66 AHCI_PCI_QUIRK_FORCE }, 67 }; 68 69 struct ahci_pci_softc { 70 struct ahci_softc ah_sc; 71 pci_chipset_tag_t sc_pc; 72 pcitag_t sc_pcitag; 73 }; 74 75 76 static int ahci_pci_match(device_t, cfdata_t, void *); 77 static void ahci_pci_attach(device_t, device_t, void *); 78 const struct pci_quirkdata *ahci_pci_lookup_quirkdata(pci_vendor_id_t, 79 pci_product_id_t); 80 static bool ahci_pci_resume(device_t PMF_FN_PROTO); 81 82 83 CFATTACH_DECL_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc), 84 ahci_pci_match, ahci_pci_attach, NULL, NULL); 85 86 static int 87 ahci_pci_match(device_t parent, cfdata_t match, void *aux) 88 { 89 struct pci_attach_args *pa = aux; 90 bus_space_tag_t regt; 91 bus_space_handle_t regh; 92 bus_size_t size; 93 int ret = 0; 94 const struct pci_quirkdata *quirks; 95 96 quirks = ahci_pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id), 97 PCI_PRODUCT(pa->pa_id)); 98 99 /* if wrong class and not forced by quirks, don't match */ 100 if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE || 101 ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA || 102 PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) && 103 PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) && 104 (quirks == NULL || (quirks->quirks & AHCI_PCI_QUIRK_FORCE) == 0)) 105 return 0; 106 107 if (pci_mapreg_map(pa, AHCI_PCI_ABAR, 108 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0, 109 ®t, ®h, NULL, &size) != 0) 110 return 0; 111 112 if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA && 113 PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) || 114 (quirks && quirks->quirks & AHCI_PCI_QUIRK_FORCE) || 115 (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE)) 116 ret = 3; 117 118 bus_space_unmap(regt, regh, size); 119 return ret; 120 } 121 122 static void 123 ahci_pci_attach(device_t parent, device_t self, void *aux) 124 { 125 struct pci_attach_args *pa = aux; 126 struct ahci_pci_softc *psc = device_private(self); 127 struct ahci_softc *sc = &psc->ah_sc; 128 bus_size_t size; 129 char devinfo[256]; 130 const char *intrstr; 131 pci_intr_handle_t intrhandle; 132 void *ih; 133 134 sc->sc_atac.atac_dev = self; 135 136 if (pci_mapreg_map(pa, AHCI_PCI_ABAR, 137 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0, 138 &sc->sc_ahcit, &sc->sc_ahcih, NULL, &size) != 0) { 139 aprint_error_dev(self, "can't map ahci registers\n"); 140 return; 141 } 142 psc->sc_pc = pa->pa_pc; 143 psc->sc_pcitag = pa->pa_tag; 144 145 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo)); 146 aprint_naive(": AHCI disk controller\n"); 147 aprint_normal(": %s\n", devinfo); 148 149 if (pci_intr_map(pa, &intrhandle) != 0) { 150 aprint_error("%s: couldn't map interrupt\n", AHCINAME(sc)); 151 return; 152 } 153 intrstr = pci_intr_string(pa->pa_pc, intrhandle); 154 ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO, ahci_intr, sc); 155 if (ih == NULL) { 156 aprint_error("%s: couldn't establish interrupt", AHCINAME(sc)); 157 return; 158 } 159 aprint_normal("%s: interrupting at %s\n", AHCINAME(sc), 160 intrstr ? intrstr : "unknown interrupt"); 161 sc->sc_dmat = pa->pa_dmat; 162 163 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) { 164 AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE); 165 sc->sc_atac_capflags = ATAC_CAP_RAID; 166 } else { 167 AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE); 168 } 169 170 ahci_attach(sc); 171 172 if (!pmf_device_register(self, NULL, ahci_pci_resume)) 173 aprint_error_dev(self, "couldn't establish power handler\n"); 174 } 175 176 static bool 177 ahci_pci_resume(device_t dv PMF_FN_ARGS) 178 { 179 struct ahci_pci_softc *psc = device_private(dv); 180 struct ahci_softc *sc = &psc->ah_sc; 181 int s; 182 183 s = splbio(); 184 ahci_reset(sc); 185 ahci_setup_ports(sc); 186 ahci_reprobe_drives(sc); 187 ahci_enable_intrs(sc); 188 splx(s); 189 190 return true; 191 } 192 193 const struct pci_quirkdata * 194 ahci_pci_lookup_quirkdata(pci_vendor_id_t vendor, pci_product_id_t product) 195 { 196 int i; 197 198 for (i = 0; i < (sizeof ahci_pci_quirks / sizeof ahci_pci_quirks[0]); 199 i++) 200 if (vendor == ahci_pci_quirks[i].vendor && 201 product == ahci_pci_quirks[i].product) 202 return (&ahci_pci_quirks[i]); 203 return (NULL); 204 } 205