1 /* $NetBSD: ahcisata_pci.c,v 1.61 2021/11/19 23:46:55 rin Exp $ */ 2 3 /* 4 * Copyright (c) 2006 Manuel Bouyer. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 * 26 */ 27 28 #include <sys/cdefs.h> 29 __KERNEL_RCSID(0, "$NetBSD: ahcisata_pci.c,v 1.61 2021/11/19 23:46:55 rin Exp $"); 30 31 #ifdef _KERNEL_OPT 32 #include "opt_ahcisata_pci.h" 33 #endif 34 35 #include <sys/types.h> 36 #include <sys/kmem.h> 37 #include <sys/param.h> 38 #include <sys/kernel.h> 39 #include <sys/systm.h> 40 #include <sys/disklabel.h> 41 #include <sys/pmf.h> 42 43 #include <dev/pci/pcivar.h> 44 #include <dev/pci/pcidevs.h> 45 #include <dev/pci/pciidereg.h> 46 #include <dev/pci/pciidevar.h> 47 #include <dev/ic/ahcisatavar.h> 48 49 struct ahci_pci_quirk { 50 pci_vendor_id_t vendor; /* Vendor ID */ 51 pci_product_id_t product; /* Product ID */ 52 int quirks; /* quirks; same as sc_ahci_quirks */ 53 }; 54 55 static const struct ahci_pci_quirk ahci_pci_quirks[] = { 56 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA, 57 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 58 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA2, 59 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 60 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA3, 61 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 62 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_SATA4, 63 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 64 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_1, 65 AHCI_QUIRK_BADPMP }, 66 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_2, 67 AHCI_QUIRK_BADPMP }, 68 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_3, 69 AHCI_QUIRK_BADPMP }, 70 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_AHCI_4, 71 AHCI_QUIRK_BADPMP }, 72 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA, 73 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 74 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA2, 75 AHCI_QUIRK_BADPMP }, 76 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA3, 77 AHCI_QUIRK_BADPMP }, 78 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_SATA4, 79 AHCI_QUIRK_BADPMP }, 80 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_1, 81 AHCI_QUIRK_BADPMP }, 82 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_2, 83 AHCI_QUIRK_BADPMP }, 84 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_3, 85 AHCI_QUIRK_BADPMP }, 86 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_4, 87 AHCI_QUIRK_BADPMP }, 88 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_5, 89 AHCI_QUIRK_BADPMP }, 90 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_6, 91 AHCI_QUIRK_BADPMP }, 92 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_7, 93 AHCI_QUIRK_BADPMP }, 94 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_AHCI_8, 95 AHCI_QUIRK_BADPMP }, 96 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_1, 97 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 98 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_2, 99 AHCI_QUIRK_BADPMP }, 100 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_3, 101 AHCI_QUIRK_BADPMP }, 102 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_4, 103 AHCI_QUIRK_BADPMP }, 104 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_5, 105 AHCI_QUIRK_BADPMP }, 106 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_6, 107 AHCI_QUIRK_BADPMP }, 108 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_7, 109 AHCI_QUIRK_BADPMP }, 110 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_8, 111 AHCI_QUIRK_BADPMP }, 112 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_9, 113 AHCI_QUIRK_BADPMP }, 114 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_10, 115 AHCI_QUIRK_BADPMP }, 116 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_11, 117 AHCI_QUIRK_BADPMP }, 118 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_AHCI_12, 119 AHCI_QUIRK_BADPMP }, 120 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_1, 121 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 122 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_2, 123 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 124 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_3, 125 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 126 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_4, 127 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 128 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_5, 129 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 130 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_6, 131 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 132 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_7, 133 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 134 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_8, 135 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 136 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_9, 137 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 138 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_10, 139 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 140 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_11, 141 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 142 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_AHCI_12, 143 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 144 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_1, 145 AHCI_QUIRK_BADPMP }, 146 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_2, 147 AHCI_QUIRK_BADPMP }, 148 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_3, 149 AHCI_QUIRK_BADPMP }, 150 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_4, 151 AHCI_QUIRK_BADPMP }, 152 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_5, 153 AHCI_QUIRK_BADPMP }, 154 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_6, 155 AHCI_QUIRK_BADPMP }, 156 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_7, 157 AHCI_QUIRK_BADPMP }, 158 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_8, 159 AHCI_QUIRK_BADPMP }, 160 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_9, 161 AHCI_QUIRK_BADPMP }, 162 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_10, 163 AHCI_QUIRK_BADPMP }, 164 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_11, 165 AHCI_QUIRK_BADPMP }, 166 { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_AHCI_12, 167 AHCI_QUIRK_BADPMP }, 168 { PCI_VENDOR_ALI, PCI_PRODUCT_ALI_M5288, 169 AHCI_PCI_QUIRK_FORCE }, 170 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6121, 171 AHCI_PCI_QUIRK_FORCE | AHCI_QUIRK_BADPMP }, 172 { PCI_VENDOR_MARVELL, PCI_PRODUCT_MARVELL_88SE6145, 173 AHCI_QUIRK_BADPMP }, 174 { PCI_VENDOR_MARVELL2, PCI_PRODUCT_MARVELL2_88SE91XX, 175 AHCI_PCI_QUIRK_FORCE }, 176 /* ATI SB600 AHCI 64-bit DMA only works on some boards/BIOSes */ 177 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB600_SATA_1, 178 AHCI_PCI_QUIRK_BAD64 | AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 179 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI, 180 AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 181 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID, 182 AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 183 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_RAID5, 184 AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 185 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_AHCI2, 186 AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 187 { PCI_VENDOR_ATI, PCI_PRODUCT_ATI_SB700_SATA_STORAGE, 188 AHCI_QUIRK_BADPMP | AHCI_QUIRK_BADNCQ }, 189 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8237R_SATA, 190 AHCI_QUIRK_BADPMP }, 191 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT8251_SATA, 192 AHCI_QUIRK_BADPMP }, 193 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_01, 194 AHCI_PCI_QUIRK_FORCE }, 195 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_02, 196 AHCI_PCI_QUIRK_FORCE }, 197 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_11, 198 AHCI_PCI_QUIRK_FORCE }, 199 { PCI_VENDOR_ASMEDIA, PCI_PRODUCT_ASMEDIA_ASM1061_12, 200 AHCI_PCI_QUIRK_FORCE }, 201 { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA, 202 AHCI_PCI_QUIRK_FORCE }, 203 { PCI_VENDOR_AMD, PCI_PRODUCT_AMD_HUDSON_SATA_AHCI, 204 AHCI_QUIRK_BADPMP }, 205 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JI_SATA_AHCI, 206 AHCI_QUIRK_BADPMP }, 207 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C600_AHCI, 208 AHCI_QUIRK_EXTRA_DELAY }, 209 #if 0 210 /* 211 * XXX Non-reproducible failures reported. May need extra-delay quirk. 212 */ 213 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_BAYTRAIL_SATA_AHCI_0, 214 AHCI_QUIRK_EXTRA_DELAY }, 215 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_BAYTRAIL_SATA_AHCI_1, 216 AHCI_QUIRK_EXTRA_DELAY }, 217 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_SATA_4, 218 AHCI_QUIRK_EXTRA_DELAY }, 219 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_SATA_5, 220 AHCI_QUIRK_EXTRA_DELAY }, 221 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_SATA_6, 222 AHCI_QUIRK_EXTRA_DELAY }, 223 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_SATA_7, 224 AHCI_QUIRK_EXTRA_DELAY }, 225 #endif 226 }; 227 228 struct ahci_pci_softc { 229 struct ahci_softc ah_sc; 230 pci_chipset_tag_t sc_pc; 231 pcitag_t sc_pcitag; 232 pci_intr_handle_t *sc_pihp; 233 int sc_nintr; 234 void **sc_ih; 235 }; 236 237 static int ahci_pci_has_quirk(pci_vendor_id_t, pci_product_id_t); 238 static int ahci_pci_match(device_t, cfdata_t, void *); 239 static void ahci_pci_attach(device_t, device_t, void *); 240 static int ahci_pci_detach(device_t, int); 241 static void ahci_pci_childdetached(device_t, device_t); 242 static bool ahci_pci_resume(device_t, const pmf_qual_t *); 243 244 245 CFATTACH_DECL3_NEW(ahcisata_pci, sizeof(struct ahci_pci_softc), 246 ahci_pci_match, ahci_pci_attach, ahci_pci_detach, NULL, 247 NULL, ahci_pci_childdetached, DVF_DETACH_SHUTDOWN); 248 249 #define AHCI_PCI_ABAR_CAVIUM 0x10 250 251 static int 252 ahci_pci_has_quirk(pci_vendor_id_t vendor, pci_product_id_t product) 253 { 254 int i; 255 256 for (i = 0; i < __arraycount(ahci_pci_quirks); i++) 257 if (vendor == ahci_pci_quirks[i].vendor && 258 product == ahci_pci_quirks[i].product) 259 return ahci_pci_quirks[i].quirks; 260 return 0; 261 } 262 263 static int 264 ahci_pci_abar(struct pci_attach_args *pa) 265 { 266 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CAVIUM) { 267 if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_AHCI || 268 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CAVIUM_THUNDERX_RAID) { 269 return AHCI_PCI_ABAR_CAVIUM; 270 } 271 } 272 273 return AHCI_PCI_ABAR; 274 } 275 276 277 static int 278 ahci_pci_match(device_t parent, cfdata_t match, void *aux) 279 { 280 struct pci_attach_args *pa = aux; 281 bus_space_tag_t regt; 282 bus_space_handle_t regh; 283 bus_size_t size; 284 int ret = 0; 285 bool force; 286 287 force = ((ahci_pci_has_quirk( PCI_VENDOR(pa->pa_id), 288 PCI_PRODUCT(pa->pa_id)) & AHCI_PCI_QUIRK_FORCE) != 0); 289 290 /* if wrong class and not forced by quirks, don't match */ 291 if ((PCI_CLASS(pa->pa_class) != PCI_CLASS_MASS_STORAGE || 292 ((PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_SATA || 293 PCI_INTERFACE(pa->pa_class) != PCI_INTERFACE_SATA_AHCI) && 294 PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_RAID)) && 295 (force == false)) 296 return 0; 297 298 int bar = ahci_pci_abar(pa); 299 pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar); 300 if (pci_mapreg_map(pa, bar, memtype, 0, ®t, ®h, NULL, &size) != 0) 301 return 0; 302 303 if ((PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_SATA && 304 PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_SATA_AHCI) || 305 (bus_space_read_4(regt, regh, AHCI_GHC) & AHCI_GHC_AE) || 306 (force == true)) 307 ret = 3; 308 309 bus_space_unmap(regt, regh, size); 310 return ret; 311 } 312 313 static int 314 ahci_pci_intr_establish(struct ahci_softc *sc, int port) 315 { 316 struct ahci_pci_softc *psc = (struct ahci_pci_softc *)sc; 317 device_t self = sc->sc_atac.atac_dev; 318 char intrbuf[PCI_INTRSTR_LEN]; 319 char intr_xname[INTRDEVNAMEBUF]; 320 const char *intrstr; 321 int vec; 322 int (*intr_handler)(void *); 323 void *intr_arg; 324 325 KASSERT(psc->sc_pihp != NULL); 326 KASSERT(psc->sc_nintr > 0); 327 328 snprintf(intr_xname, sizeof(intr_xname), "%s", device_xname(self)); 329 330 if (psc->sc_nintr == 1 || sc->sc_ghc_mrsm) { 331 /* Only one interrupt, established on vector 0 */ 332 intr_handler = ahci_intr; 333 intr_arg = sc; 334 vec = 0; 335 336 if (psc->sc_ih[vec] != NULL) { 337 /* Already established, nothing more to do */ 338 goto out; 339 } 340 341 } else { 342 /* 343 * Theoretically AHCI device can have less MSI/MSI-X vectors 344 * than supported ports. Hardware is allowed to revert 345 * to single message MSI, but not required to do so. 346 * So handle the case when it did not revert to single MSI. 347 * In this case last available interrupt vector is used 348 * for port == max vector, and all further ports. 349 * This last vector must use the general interrupt handler, 350 * since it needs to be able to handle several ports. 351 * NOTE: such case was never actually observed yet 352 */ 353 if (sc->sc_atac.atac_nchannels > psc->sc_nintr 354 && port >= (psc->sc_nintr - 1)) { 355 intr_handler = ahci_intr; 356 intr_arg = sc; 357 vec = psc->sc_nintr - 1; 358 359 if (psc->sc_ih[vec] != NULL) { 360 /* Already established, nothing more to do */ 361 goto out; 362 } 363 364 if (port == vec) { 365 /* Print error once */ 366 aprint_error_dev(self, 367 "port %d independant interrupt vector not " 368 "available, sharing with further ports", 369 port); 370 } 371 } else { 372 /* Vector according to port */ 373 KASSERT(port < psc->sc_nintr); 374 KASSERT(psc->sc_ih[port] == NULL); 375 intr_handler = ahci_intr_port; 376 intr_arg = &sc->sc_channels[port]; 377 vec = port; 378 379 snprintf(intr_xname, sizeof(intr_xname), "%s port%d", 380 device_xname(self), port); 381 } 382 } 383 384 intrstr = pci_intr_string(psc->sc_pc, psc->sc_pihp[vec], intrbuf, 385 sizeof(intrbuf)); 386 psc->sc_ih[vec] = pci_intr_establish_xname(psc->sc_pc, 387 psc->sc_pihp[vec], IPL_BIO, intr_handler, intr_arg, intr_xname); 388 if (psc->sc_ih[vec] == NULL) { 389 aprint_error_dev(self, "couldn't establish interrupt"); 390 if (intrstr != NULL) 391 aprint_error(" at %s", intrstr); 392 aprint_error("\n"); 393 goto fail; 394 } 395 aprint_normal_dev(self, "interrupting at %s\n", intrstr); 396 397 out: 398 return 0; 399 400 fail: 401 return EAGAIN; 402 } 403 404 static void 405 ahci_pci_attach(device_t parent, device_t self, void *aux) 406 { 407 struct pci_attach_args *pa = aux; 408 struct ahci_pci_softc *psc = device_private(self); 409 struct ahci_softc *sc = &psc->ah_sc; 410 bool ahci_cap_64bit; 411 bool ahci_bad_64bit; 412 pcireg_t reg; 413 414 sc->sc_atac.atac_dev = self; 415 416 int bar = ahci_pci_abar(pa); 417 pcireg_t memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, bar); 418 if (pci_mapreg_map(pa, bar, memtype, 0, &sc->sc_ahcit, &sc->sc_ahcih, 419 NULL, &sc->sc_ahcis) != 0) { 420 aprint_error_dev(self, "can't map ahci registers\n"); 421 return; 422 } 423 psc->sc_pc = pa->pa_pc; 424 psc->sc_pcitag = pa->pa_tag; 425 426 pci_aprint_devinfo(pa, "AHCI disk controller"); 427 428 int counts[PCI_INTR_TYPE_SIZE] = { 429 [PCI_INTR_TYPE_INTX] = 1, 430 [PCI_INTR_TYPE_MSI] = 1, 431 [PCI_INTR_TYPE_MSIX] = -1, 432 }; 433 434 /* Allocate and establish the interrupt. */ 435 if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) { 436 aprint_error_dev(self, "can't allocate handler\n"); 437 goto fail; 438 } 439 440 psc->sc_nintr = counts[pci_intr_type(pa->pa_pc, psc->sc_pihp[0])]; 441 psc->sc_ih = kmem_zalloc(sizeof(void *) * psc->sc_nintr, KM_SLEEP); 442 sc->sc_intr_establish = ahci_pci_intr_establish; 443 444 sc->sc_dmat = pa->pa_dmat; 445 446 sc->sc_ahci_quirks = ahci_pci_has_quirk(PCI_VENDOR(pa->pa_id), 447 PCI_PRODUCT(pa->pa_id)); 448 449 ahci_cap_64bit = (AHCI_READ(sc, AHCI_CAP) & AHCI_CAP_64BIT) != 0; 450 ahci_bad_64bit = ((sc->sc_ahci_quirks & AHCI_PCI_QUIRK_BAD64) != 0); 451 452 if (pci_dma64_available(pa) && ahci_cap_64bit) { 453 if (!ahci_bad_64bit) 454 sc->sc_dmat = pa->pa_dmat64; 455 aprint_verbose_dev(self, "64-bit DMA%s\n", 456 (sc->sc_dmat == pa->pa_dmat) ? " unavailable" : ""); 457 } 458 459 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID) { 460 AHCIDEBUG_PRINT(("%s: RAID mode\n", AHCINAME(sc)), DEBUG_PROBE); 461 sc->sc_atac_capflags = ATAC_CAP_RAID; 462 } else { 463 AHCIDEBUG_PRINT(("%s: SATA mode\n", AHCINAME(sc)), DEBUG_PROBE); 464 } 465 466 reg = pci_conf_read(psc->sc_pc, psc->sc_pcitag, PCI_COMMAND_STATUS_REG); 467 reg |= (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE); 468 pci_conf_write(psc->sc_pc, psc->sc_pcitag, PCI_COMMAND_STATUS_REG, reg); 469 470 ahci_attach(sc); 471 472 if (!pmf_device_register(self, NULL, ahci_pci_resume)) 473 aprint_error_dev(self, "couldn't establish power handler\n"); 474 475 return; 476 fail: 477 if (psc->sc_pihp != NULL) { 478 pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr); 479 psc->sc_pihp = NULL; 480 } 481 if (sc->sc_ahcis) { 482 bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis); 483 sc->sc_ahcis = 0; 484 } 485 486 return; 487 488 } 489 490 static void 491 ahci_pci_childdetached(device_t dv, device_t child) 492 { 493 struct ahci_pci_softc *psc = device_private(dv); 494 struct ahci_softc *sc = &psc->ah_sc; 495 496 ahci_childdetached(sc, child); 497 } 498 499 static int 500 ahci_pci_detach(device_t dv, int flags) 501 { 502 struct ahci_pci_softc *psc; 503 struct ahci_softc *sc; 504 int rv; 505 506 psc = device_private(dv); 507 sc = &psc->ah_sc; 508 509 if ((rv = ahci_detach(sc, flags))) 510 return rv; 511 512 pmf_device_deregister(dv); 513 514 if (psc->sc_ih != NULL) { 515 for (int intr = 0; intr < psc->sc_nintr; intr++) { 516 if (psc->sc_ih[intr] != NULL) { 517 pci_intr_disestablish(psc->sc_pc, 518 psc->sc_ih[intr]); 519 psc->sc_ih[intr] = NULL; 520 } 521 } 522 523 kmem_free(psc->sc_ih, sizeof(void *) * psc->sc_nintr); 524 psc->sc_ih = NULL; 525 } 526 527 if (psc->sc_pihp != NULL) { 528 pci_intr_release(psc->sc_pc, psc->sc_pihp, psc->sc_nintr); 529 psc->sc_pihp = NULL; 530 } 531 532 bus_space_unmap(sc->sc_ahcit, sc->sc_ahcih, sc->sc_ahcis); 533 534 return 0; 535 } 536 537 static bool 538 ahci_pci_resume(device_t dv, const pmf_qual_t *qual) 539 { 540 struct ahci_pci_softc *psc = device_private(dv); 541 struct ahci_softc *sc = &psc->ah_sc; 542 int s; 543 544 s = splbio(); 545 ahci_resume(sc); 546 splx(s); 547 548 return true; 549 } 550