1 /* $NetBSD: aceride.c,v 1.19 2005/12/11 12:22:48 christos Exp $ */ 2 3 /* 4 * Copyright (c) 1999, 2000, 2001 Manuel Bouyer. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. All advertising materials mentioning features or use of this software 15 * must display the following acknowledgement: 16 * This product includes software developed by Manuel Bouyer. 17 * 4. The name of the author may not be used to endorse or promote products 18 * derived from this software without specific prior written permission. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 30 */ 31 32 #include <sys/cdefs.h> 33 __KERNEL_RCSID(0, "$NetBSD: aceride.c,v 1.19 2005/12/11 12:22:48 christos Exp $"); 34 35 #include <sys/param.h> 36 #include <sys/systm.h> 37 38 #include <dev/pci/pcivar.h> 39 #include <dev/pci/pcidevs.h> 40 #include <dev/pci/pciidereg.h> 41 #include <dev/pci/pciidevar.h> 42 #include <dev/pci/pciide_acer_reg.h> 43 44 static int acer_pcib_match(struct pci_attach_args *); 45 static void acer_do_reset(struct ata_channel *, int); 46 static void acer_chip_map(struct pciide_softc*, struct pci_attach_args*); 47 static void acer_setup_channel(struct ata_channel*); 48 static int acer_pci_intr(void *); 49 50 static int aceride_match(struct device *, struct cfdata *, void *); 51 static void aceride_attach(struct device *, struct device *, void *); 52 53 struct aceride_softc { 54 struct pciide_softc pciide_sc; 55 struct pci_attach_args pcib_pa; 56 }; 57 58 CFATTACH_DECL(aceride, sizeof(struct aceride_softc), 59 aceride_match, aceride_attach, NULL, NULL); 60 61 static const struct pciide_product_desc pciide_acer_products[] = { 62 { PCI_PRODUCT_ALI_M5229, 63 0, 64 "Acer Labs M5229 UDMA IDE Controller", 65 acer_chip_map, 66 }, 67 { 0, 68 0, 69 NULL, 70 NULL 71 } 72 }; 73 74 static int 75 aceride_match(struct device *parent, struct cfdata *match, void *aux) 76 { 77 struct pci_attach_args *pa = aux; 78 79 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI && 80 PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 81 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 82 if (pciide_lookup_product(pa->pa_id, pciide_acer_products)) 83 return (2); 84 } 85 return (0); 86 } 87 88 static void 89 aceride_attach(struct device *parent, struct device *self, void *aux) 90 { 91 struct pci_attach_args *pa = aux; 92 struct pciide_softc *sc = (struct pciide_softc *)self; 93 94 pciide_common_attach(sc, pa, 95 pciide_lookup_product(pa->pa_id, pciide_acer_products)); 96 97 } 98 99 static int 100 acer_pcib_match(struct pci_attach_args *pa) 101 { 102 /* 103 * we need to access the PCI config space of the pcib, see 104 * acer_do_reset() 105 */ 106 if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE && 107 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA && 108 PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI && 109 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543) 110 return 1; 111 return 0; 112 } 113 114 static void 115 acer_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa) 116 { 117 struct pciide_channel *cp; 118 int channel; 119 pcireg_t cr, interface; 120 bus_size_t cmdsize, ctlsize; 121 pcireg_t rev = PCI_REVISION(pa->pa_class); 122 struct aceride_softc *acer_sc = (struct aceride_softc *)sc; 123 124 if (pciide_chipen(sc, pa) == 0) 125 return; 126 127 aprint_normal("%s: bus-master DMA support present", 128 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 129 pciide_mapreg_dma(sc, pa); 130 aprint_normal("\n"); 131 sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 132 if (sc->sc_dma_ok) { 133 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA; 134 if (rev >= 0x20) { 135 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA; 136 if (rev >= 0xC4) 137 sc->sc_wdcdev.sc_atac.atac_udma_cap = 5; 138 else if (rev >= 0xC2) 139 sc->sc_wdcdev.sc_atac.atac_udma_cap = 4; 140 else 141 sc->sc_wdcdev.sc_atac.atac_udma_cap = 2; 142 } 143 sc->sc_wdcdev.irqack = pciide_irqack; 144 } 145 146 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 147 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 148 sc->sc_wdcdev.sc_atac.atac_set_modes = acer_setup_channel; 149 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 150 sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 151 152 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC, 153 (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) | 154 ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE); 155 156 /* Enable "microsoft register bits" R/W. */ 157 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3, 158 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI); 159 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1, 160 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) & 161 ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1))); 162 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2, 163 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) & 164 ~ACER_CHANSTATUSREGS_RO); 165 cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG); 166 cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT); 167 pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr); 168 /* Don't use cr, re-read the real register content instead */ 169 interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, 170 PCI_CLASS_REG)); 171 172 /* From linux: enable "Cable Detection" */ 173 if (rev >= 0xC2) { 174 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B, 175 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B) 176 | ACER_0x4B_CDETECT); 177 } 178 179 wdc_allocate_regs(&sc->sc_wdcdev); 180 if (rev == 0xC3) { 181 /* install reset bug workaround */ 182 if (pci_find_device(&acer_sc->pcib_pa, acer_pcib_match) == 0) { 183 printf("%s: WARNING: can't find pci-isa bridge\n", 184 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 185 } else 186 sc->sc_wdcdev.reset = acer_do_reset; 187 } 188 189 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 190 channel++) { 191 cp = &sc->pciide_channels[channel]; 192 if (pciide_chansetup(sc, channel, interface) == 0) 193 continue; 194 if ((interface & PCIIDE_CHAN_EN(channel)) == 0) { 195 aprint_normal("%s: %s channel ignored (disabled)\n", 196 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 197 cp->ata_channel.ch_flags |= ATACH_DISABLED; 198 continue; 199 } 200 /* newer controllers seems to lack the ACER_CHIDS. Sigh */ 201 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, 202 (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr); 203 } 204 } 205 206 static void 207 acer_do_reset(struct ata_channel *chp, int poll) 208 { 209 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 210 struct aceride_softc *acer_sc = (struct aceride_softc *)sc; 211 u_int8_t reg; 212 213 /* 214 * From OpenSolaris: after a reset we need to disable/enable the 215 * corresponding channel, or data corruption will occur in 216 * UltraDMA modes 217 */ 218 219 wdc_do_reset(chp, poll); 220 reg = pciide_pci_read(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag, 221 ACER_PCIB_CTRL); 222 pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag, 223 ACER_PCIB_CTRL, reg & ~ACER_PCIB_CTRL_ENCHAN(chp->ch_channel)); 224 delay(1000); 225 pciide_pci_write(acer_sc->pcib_pa.pa_pc, acer_sc->pcib_pa.pa_tag, 226 ACER_PCIB_CTRL, reg); 227 } 228 229 static void 230 acer_setup_channel(struct ata_channel *chp) 231 { 232 struct ata_drive_datas *drvp; 233 int drive, s; 234 u_int32_t acer_fifo_udma; 235 u_int32_t idedma_ctl; 236 struct pciide_channel *cp = (struct pciide_channel*)chp; 237 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 238 239 idedma_ctl = 0; 240 acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA); 241 ATADEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n", 242 acer_fifo_udma), DEBUG_PROBE); 243 /* setup DMA if needed */ 244 pciide_channel_dma_setup(cp); 245 246 if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) & 247 DRIVE_UDMA) { /* check 80 pins cable */ 248 if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) & 249 ACER_0x4A_80PIN(chp->ch_channel)) { 250 if (chp->ch_drive[0].UDMA_mode > 2) 251 chp->ch_drive[0].UDMA_mode = 2; 252 if (chp->ch_drive[1].UDMA_mode > 2) 253 chp->ch_drive[1].UDMA_mode = 2; 254 } 255 } 256 257 for (drive = 0; drive < 2; drive++) { 258 drvp = &chp->ch_drive[drive]; 259 /* If no drive, skip */ 260 if ((drvp->drive_flags & DRIVE) == 0) 261 continue; 262 ATADEBUG_PRINT(("acer_setup_channel: old timings reg for " 263 "channel %d drive %d 0x%x\n", chp->ch_channel, drive, 264 pciide_pci_read(sc->sc_pc, sc->sc_tag, 265 ACER_IDETIM(chp->ch_channel, drive))), DEBUG_PROBE); 266 /* clear FIFO/DMA mode */ 267 acer_fifo_udma &= ~(ACER_FTH_OPL(chp->ch_channel, drive, 0x3) | 268 ACER_UDMA_EN(chp->ch_channel, drive) | 269 ACER_UDMA_TIM(chp->ch_channel, drive, 0x7)); 270 271 /* add timing values, setup DMA if needed */ 272 if ((drvp->drive_flags & DRIVE_DMA) == 0 && 273 (drvp->drive_flags & DRIVE_UDMA) == 0) { 274 acer_fifo_udma |= 275 ACER_FTH_OPL(chp->ch_channel, drive, 0x1); 276 goto pio; 277 } 278 279 acer_fifo_udma |= ACER_FTH_OPL(chp->ch_channel, drive, 0x2); 280 if (drvp->drive_flags & DRIVE_UDMA) { 281 /* use Ultra/DMA */ 282 s = splbio(); 283 drvp->drive_flags &= ~DRIVE_DMA; 284 splx(s); 285 acer_fifo_udma |= ACER_UDMA_EN(chp->ch_channel, drive); 286 acer_fifo_udma |= 287 ACER_UDMA_TIM(chp->ch_channel, drive, 288 acer_udma[drvp->UDMA_mode]); 289 /* XXX disable if one drive < UDMA3 ? */ 290 if (drvp->UDMA_mode >= 3) { 291 pciide_pci_write(sc->sc_pc, sc->sc_tag, 292 ACER_0x4B, 293 pciide_pci_read(sc->sc_pc, sc->sc_tag, 294 ACER_0x4B) | ACER_0x4B_UDMA66); 295 } 296 } else { 297 /* 298 * use Multiword DMA 299 * Timings will be used for both PIO and DMA, 300 * so adjust DMA mode if needed 301 */ 302 if (drvp->PIO_mode > (drvp->DMA_mode + 2)) 303 drvp->PIO_mode = drvp->DMA_mode + 2; 304 if (drvp->DMA_mode + 2 > (drvp->PIO_mode)) 305 drvp->DMA_mode = (drvp->PIO_mode > 2) ? 306 drvp->PIO_mode - 2 : 0; 307 if (drvp->DMA_mode == 0) 308 drvp->PIO_mode = 0; 309 } 310 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 311 pio: pciide_pci_write(sc->sc_pc, sc->sc_tag, 312 ACER_IDETIM(chp->ch_channel, drive), 313 acer_pio[drvp->PIO_mode]); 314 } 315 ATADEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n", 316 acer_fifo_udma), DEBUG_PROBE); 317 pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma); 318 if (idedma_ctl != 0) { 319 /* Add software bits in status register */ 320 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 321 idedma_ctl); 322 } 323 } 324 325 static int 326 acer_pci_intr(void *arg) 327 { 328 struct pciide_softc *sc = arg; 329 struct pciide_channel *cp; 330 struct ata_channel *wdc_cp; 331 int i, rv, crv; 332 u_int32_t chids; 333 334 rv = 0; 335 chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS); 336 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) { 337 cp = &sc->pciide_channels[i]; 338 wdc_cp = &cp->ata_channel; 339 /* If a compat channel skip. */ 340 if (cp->compat) 341 continue; 342 if (chids & ACER_CHIDS_INT(i)) { 343 crv = wdcintr(wdc_cp); 344 if (crv == 0) { 345 printf("%s:%d: bogus intr\n", 346 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i); 347 pciide_irqack(wdc_cp); 348 } else 349 rv = 1; 350 } 351 } 352 return rv; 353 } 354