xref: /netbsd-src/sys/dev/mii/rgephy.c (revision 7a9a30c5e763bb556f73924ae04973e33cc385da)
1*7a9a30c5Sthorpej /*	$NetBSD: rgephy.c,v 1.59 2020/03/15 23:04:50 thorpej Exp $	*/
29d44c4d9Sjonathan 
39d44c4d9Sjonathan /*
49d44c4d9Sjonathan  * Copyright (c) 2003
59d44c4d9Sjonathan  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
69d44c4d9Sjonathan  *
79d44c4d9Sjonathan  * Redistribution and use in source and binary forms, with or without
89d44c4d9Sjonathan  * modification, are permitted provided that the following conditions
99d44c4d9Sjonathan  * are met:
109d44c4d9Sjonathan  * 1. Redistributions of source code must retain the above copyright
119d44c4d9Sjonathan  *    notice, this list of conditions and the following disclaimer.
129d44c4d9Sjonathan  * 2. Redistributions in binary form must reproduce the above copyright
139d44c4d9Sjonathan  *    notice, this list of conditions and the following disclaimer in the
149d44c4d9Sjonathan  *    documentation and/or other materials provided with the distribution.
159d44c4d9Sjonathan  * 3. All advertising materials mentioning features or use of this software
169d44c4d9Sjonathan  *    must display the following acknowledgement:
179d44c4d9Sjonathan  *	This product includes software developed by Bill Paul.
189d44c4d9Sjonathan  * 4. Neither the name of the author nor the names of any co-contributors
199d44c4d9Sjonathan  *    may be used to endorse or promote products derived from this software
209d44c4d9Sjonathan  *    without specific prior written permission.
219d44c4d9Sjonathan  *
229d44c4d9Sjonathan  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
239d44c4d9Sjonathan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
249d44c4d9Sjonathan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
259d44c4d9Sjonathan  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
269d44c4d9Sjonathan  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
279d44c4d9Sjonathan  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
289d44c4d9Sjonathan  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
299d44c4d9Sjonathan  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
309d44c4d9Sjonathan  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
319d44c4d9Sjonathan  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
329d44c4d9Sjonathan  * THE POSSIBILITY OF SUCH DAMAGE.
339d44c4d9Sjonathan  */
349d44c4d9Sjonathan 
359d44c4d9Sjonathan #include <sys/cdefs.h>
36*7a9a30c5Sthorpej __KERNEL_RCSID(0, "$NetBSD: rgephy.c,v 1.59 2020/03/15 23:04:50 thorpej Exp $");
379d44c4d9Sjonathan 
389d44c4d9Sjonathan 
399d44c4d9Sjonathan /*
409d44c4d9Sjonathan  * Driver for the RealTek 8169S/8110S internal 10/100/1000 PHY.
419d44c4d9Sjonathan  */
429d44c4d9Sjonathan 
439d44c4d9Sjonathan #include <sys/param.h>
449d44c4d9Sjonathan #include <sys/systm.h>
459d44c4d9Sjonathan #include <sys/kernel.h>
468d3021b4Stsutsui #include <sys/device.h>
479d44c4d9Sjonathan #include <sys/socket.h>
489d44c4d9Sjonathan 
499d44c4d9Sjonathan 
509d44c4d9Sjonathan #include <net/if.h>
519d44c4d9Sjonathan #include <net/if_media.h>
529d44c4d9Sjonathan 
539d44c4d9Sjonathan #include <dev/mii/mii.h>
5429dcf753Smsaitoh #include <dev/mii/mdio.h>
559d44c4d9Sjonathan #include <dev/mii/miivar.h>
569d44c4d9Sjonathan #include <dev/mii/miidevs.h>
579d44c4d9Sjonathan 
589d44c4d9Sjonathan #include <dev/mii/rgephyreg.h>
599d44c4d9Sjonathan 
609d44c4d9Sjonathan #include <dev/ic/rtl81x9reg.h>
619d44c4d9Sjonathan 
627db0e577Sxtraeme static int	rgephy_match(device_t, cfdata_t, void *);
637db0e577Sxtraeme static void	rgephy_attach(device_t, device_t, void *);
649d44c4d9Sjonathan 
65467bde05Stsutsui struct rgephy_softc {
66467bde05Stsutsui 	struct mii_softc mii_sc;
671cf77451Sjmcneill 	bool mii_no_rx_delay;
68467bde05Stsutsui };
69467bde05Stsutsui 
707db0e577Sxtraeme CFATTACH_DECL_NEW(rgephy, sizeof(struct rgephy_softc),
719d44c4d9Sjonathan     rgephy_match, rgephy_attach, mii_phy_detach, mii_phy_activate);
729d44c4d9Sjonathan 
739d44c4d9Sjonathan 
749d44c4d9Sjonathan static int	rgephy_service(struct mii_softc *, struct mii_data *, int);
759d44c4d9Sjonathan static void	rgephy_status(struct mii_softc *);
769d44c4d9Sjonathan static int	rgephy_mii_phy_auto(struct mii_softc *);
779d44c4d9Sjonathan static void	rgephy_reset(struct mii_softc *);
786a0f71c2Smsaitoh static bool	rgephy_linkup(struct mii_softc *);
799d44c4d9Sjonathan static void	rgephy_loop(struct mii_softc *);
809d44c4d9Sjonathan static void	rgephy_load_dspcode(struct mii_softc *);
812af93ca7Stsutsui 
829d44c4d9Sjonathan static const struct mii_phy_funcs rgephy_funcs = {
839d44c4d9Sjonathan 	rgephy_service, rgephy_status, rgephy_reset,
849d44c4d9Sjonathan };
859d44c4d9Sjonathan 
869d44c4d9Sjonathan static const struct mii_phydesc rgephys[] = {
877b43da1bSchristos 	MII_PHY_DESC(xxREALTEK, RTL8169S),
887b43da1bSchristos 	MII_PHY_DESC(REALTEK, RTL8169S),
897b43da1bSchristos 	MII_PHY_DESC(REALTEK, RTL8251),
907b43da1bSchristos 	MII_PHY_END,
919d44c4d9Sjonathan };
929d44c4d9Sjonathan 
939d44c4d9Sjonathan static int
rgephy_match(device_t parent,cfdata_t match,void * aux)947db0e577Sxtraeme rgephy_match(device_t parent, cfdata_t match, void *aux)
959d44c4d9Sjonathan {
969d44c4d9Sjonathan 	struct mii_attach_args *ma = aux;
979d44c4d9Sjonathan 
989d44c4d9Sjonathan 	if (mii_phy_match(ma, rgephys) != NULL)
992af93ca7Stsutsui 		return 10;
1009d44c4d9Sjonathan 
1012af93ca7Stsutsui 	return 0;
1029d44c4d9Sjonathan }
1039d44c4d9Sjonathan 
1049d44c4d9Sjonathan static void
rgephy_attach(device_t parent,device_t self,void * aux)1057db0e577Sxtraeme rgephy_attach(device_t parent, device_t self, void *aux)
1069d44c4d9Sjonathan {
107467bde05Stsutsui 	struct rgephy_softc *rsc = device_private(self);
1081cf77451Sjmcneill 	prop_dictionary_t prop = device_properties(self);
109467bde05Stsutsui 	struct mii_softc *sc = &rsc->mii_sc;
1109d44c4d9Sjonathan 	struct mii_attach_args *ma = aux;
1119d44c4d9Sjonathan 	struct mii_data *mii = ma->mii_data;
1129d44c4d9Sjonathan 	const struct mii_phydesc *mpd;
1139d44c4d9Sjonathan 
1149d44c4d9Sjonathan 	mpd = mii_phy_match(ma, rgephys);
1159d44c4d9Sjonathan 	aprint_naive(": Media interface\n");
1169d44c4d9Sjonathan 
1177db0e577Sxtraeme 	sc->mii_dev = self;
1189d44c4d9Sjonathan 	sc->mii_inst = mii->mii_instance;
1199d44c4d9Sjonathan 	sc->mii_phy = ma->mii_phyno;
120*7a9a30c5Sthorpej 	sc->mii_funcs = &rgephy_funcs;
121*7a9a30c5Sthorpej 	sc->mii_pdata = mii;
122*7a9a30c5Sthorpej 	sc->mii_flags = ma->mii_flags;
123*7a9a30c5Sthorpej 
12431df9552Sjakllsch 	sc->mii_mpd_oui = MII_OUI(ma->mii_id1, ma->mii_id2);
12531df9552Sjakllsch 	sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
12631df9552Sjakllsch 	sc->mii_mpd_rev = MII_REV(ma->mii_id2);
12779244d2cSmsaitoh 
12879244d2cSmsaitoh 	if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8169S) {
12979244d2cSmsaitoh 		aprint_normal(": RTL8211");
13079244d2cSmsaitoh 		if (sc->mii_mpd_rev != 0)
13179244d2cSmsaitoh 			aprint_normal("%c",'@' + sc->mii_mpd_rev);
13279244d2cSmsaitoh 		aprint_normal(" 1000BASE-T media interface\n");
133*7a9a30c5Sthorpej 	} else {
134*7a9a30c5Sthorpej 		aprint_normal(": %s, rev. %d\n", mpd->mpd_name,
135*7a9a30c5Sthorpej 		    sc->mii_mpd_rev);
136*7a9a30c5Sthorpej 	}
1379d44c4d9Sjonathan 
1381cf77451Sjmcneill 	prop_dictionary_get_bool(prop, "no-rx-delay", &rsc->mii_no_rx_delay);
1391cf77451Sjmcneill 
1409d44c4d9Sjonathan #ifdef __FreeBSD__
1419d44c4d9Sjonathan 	ADD(IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, IFM_LOOP, sc->mii_inst),
1429d44c4d9Sjonathan 	    BMCR_LOOP | BMCR_S100);
1439d44c4d9Sjonathan #endif
1449d44c4d9Sjonathan 
145*7a9a30c5Sthorpej 	mii_lock(mii);
146*7a9a30c5Sthorpej 
147*7a9a30c5Sthorpej 	PHY_RESET(sc);
148*7a9a30c5Sthorpej 
149a5cdd4b4Smsaitoh 	PHY_READ(sc, MII_BMSR, &sc->mii_capabilities);
150a5cdd4b4Smsaitoh 	sc->mii_capabilities &= ma->mii_capmask;
151509697f3Smsaitoh 	/* RTL8169S does not report auto-sense; add manually.  */
152509697f3Smsaitoh 	sc->mii_capabilities |= BMSR_ANEG;
1539d44c4d9Sjonathan 
1549d44c4d9Sjonathan 	/*
1559d44c4d9Sjonathan 	 * FreeBSD does not check EXSTAT, but instead adds gigabit
1569d44c4d9Sjonathan 	 * media explicitly. Why?
1579d44c4d9Sjonathan 	 */
158a5cdd4b4Smsaitoh 	if (sc->mii_capabilities & BMSR_EXTSTAT)
159a5cdd4b4Smsaitoh 		PHY_READ(sc, MII_EXTSR, &sc->mii_extcapabilities);
160a5cdd4b4Smsaitoh 
161*7a9a30c5Sthorpej 	mii_unlock(mii);
162b0f03bc5Stsutsui 
163*7a9a30c5Sthorpej 	mii_phy_add_media(sc);
1649d44c4d9Sjonathan }
1659d44c4d9Sjonathan 
1669d44c4d9Sjonathan static int
rgephy_service(struct mii_softc * sc,struct mii_data * mii,int cmd)1672af93ca7Stsutsui rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
1689d44c4d9Sjonathan {
1699d44c4d9Sjonathan 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
170a5cdd4b4Smsaitoh 	uint16_t reg, speed, gig, anar;
1719d44c4d9Sjonathan 
172*7a9a30c5Sthorpej 	KASSERT(mii_locked(mii));
173*7a9a30c5Sthorpej 
1749d44c4d9Sjonathan 	switch (cmd) {
1759d44c4d9Sjonathan 	case MII_POLLSTAT:
1768e65e831Smsaitoh 		/* If we're not polling our PHY instance, just return. */
1779d44c4d9Sjonathan 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
1782af93ca7Stsutsui 			return 0;
1799d44c4d9Sjonathan 		break;
1809d44c4d9Sjonathan 
1819d44c4d9Sjonathan 	case MII_MEDIACHG:
1829d44c4d9Sjonathan 		/*
1839d44c4d9Sjonathan 		 * If the media indicates a different PHY instance,
1849d44c4d9Sjonathan 		 * isolate ourselves.
1859d44c4d9Sjonathan 		 */
1869d44c4d9Sjonathan 		if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
187a5cdd4b4Smsaitoh 			PHY_READ(sc, MII_BMCR, &reg);
1889d44c4d9Sjonathan 			PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
1892af93ca7Stsutsui 			return 0;
1909d44c4d9Sjonathan 		}
1919d44c4d9Sjonathan 
1928e65e831Smsaitoh 		/* If the interface is not up, don't do anything. */
1939d44c4d9Sjonathan 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
1949d44c4d9Sjonathan 			break;
1959d44c4d9Sjonathan 
19699af9c90Scegger 		rgephy_reset(sc);	/* XXX hardware bug work-around */
1979d44c4d9Sjonathan 
198a5cdd4b4Smsaitoh 		PHY_READ(sc, MII_ANAR, &anar);
199393ce9b8Sjakllsch 		anar &= ~(ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10);
2002e073907Stsutsui 
2019d44c4d9Sjonathan 		switch (IFM_SUBTYPE(ife->ifm_media)) {
2029d44c4d9Sjonathan 		case IFM_AUTO:
2039d44c4d9Sjonathan #ifdef foo
2048e65e831Smsaitoh 			/* If we're already in auto mode, just return. */
205a5cdd4b4Smsaitoh 			PHY_READ(sc, MII_BMCR, &reg);
206a5cdd4b4Smsaitoh 			if (reg & BMCR_AUTOEN)
2072af93ca7Stsutsui 				return 0;
2089d44c4d9Sjonathan #endif
2099d44c4d9Sjonathan 			(void)rgephy_mii_phy_auto(sc);
2109d44c4d9Sjonathan 			break;
2119d44c4d9Sjonathan 		case IFM_1000_T:
212393ce9b8Sjakllsch 			speed = BMCR_S1000;
2139d44c4d9Sjonathan 			goto setit;
2149d44c4d9Sjonathan 		case IFM_100_TX:
215393ce9b8Sjakllsch 			speed = BMCR_S100;
216393ce9b8Sjakllsch 			anar |= ANAR_TX_FD | ANAR_TX;
2179d44c4d9Sjonathan 			goto setit;
2189d44c4d9Sjonathan 		case IFM_10_T:
219393ce9b8Sjakllsch 			speed = BMCR_S10;
220393ce9b8Sjakllsch 			anar |= ANAR_10_FD | ANAR_10;
2219d44c4d9Sjonathan  setit:
2229d44c4d9Sjonathan 			rgephy_loop(sc);
223fa35121fSmsaitoh 			if ((ife->ifm_media & IFM_FDX) != 0) {
224393ce9b8Sjakllsch 				speed |= BMCR_FDX;
225393ce9b8Sjakllsch 				gig = GTCR_ADV_1000TFDX;
226393ce9b8Sjakllsch 				anar &= ~(ANAR_TX | ANAR_10);
2279d44c4d9Sjonathan 			} else {
228393ce9b8Sjakllsch 				gig = GTCR_ADV_1000THDX;
229393ce9b8Sjakllsch 				anar &= ~(ANAR_TX_FD | ANAR_10_FD);
2309d44c4d9Sjonathan 			}
2319d44c4d9Sjonathan 
2322e073907Stsutsui 			if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T) {
233393ce9b8Sjakllsch 				PHY_WRITE(sc, MII_100T2CR, 0);
234393ce9b8Sjakllsch 				PHY_WRITE(sc, MII_ANAR, anar);
2358e65e831Smsaitoh 				PHY_WRITE(sc, MII_BMCR,
2368e65e831Smsaitoh 				    speed | BMCR_AUTOEN | BMCR_STARTNEG);
2379d44c4d9Sjonathan 				break;
2382e073907Stsutsui 			}
2399d44c4d9Sjonathan 
2409d44c4d9Sjonathan 			/*
2418e65e831Smsaitoh 			 * When setting the link manually, one side must be the
2428e65e831Smsaitoh 			 * master and the other the slave. However ifmedia
2438e65e831Smsaitoh 			 * doesn't give us a good way to specify this, so we
2448e65e831Smsaitoh 			 * fake it by using one of the LINK flags. If LINK0 is
2458e65e831Smsaitoh 			 * set, we program the PHY to be a master, otherwise
2468e65e831Smsaitoh 			 * it's a slave.
2479d44c4d9Sjonathan 			 */
2489d44c4d9Sjonathan 			if ((mii->mii_ifp->if_flags & IFF_LINK0)) {
249393ce9b8Sjakllsch 				PHY_WRITE(sc, MII_100T2CR,
250393ce9b8Sjakllsch 				    gig | GTCR_MAN_MS | GTCR_ADV_MS);
251a62c5ff0Smsaitoh 			} else
252393ce9b8Sjakllsch 				PHY_WRITE(sc, MII_100T2CR, gig | GTCR_MAN_MS);
2538e65e831Smsaitoh 			PHY_WRITE(sc, MII_BMCR,
2548e65e831Smsaitoh 			    speed | BMCR_AUTOEN | BMCR_STARTNEG);
2559d44c4d9Sjonathan 			break;
2569d44c4d9Sjonathan 		case IFM_NONE:
2579d44c4d9Sjonathan 			PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN);
2589d44c4d9Sjonathan 			break;
2599d44c4d9Sjonathan 		case IFM_100_T4:
2609d44c4d9Sjonathan 		default:
2612af93ca7Stsutsui 			return EINVAL;
2629d44c4d9Sjonathan 		}
2639d44c4d9Sjonathan 		break;
2649d44c4d9Sjonathan 
2659d44c4d9Sjonathan 	case MII_TICK:
2668e65e831Smsaitoh 		/* If we're not currently selected, just return. */
2679d44c4d9Sjonathan 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
2682af93ca7Stsutsui 			return 0;
2699d44c4d9Sjonathan 
2708e65e831Smsaitoh 		/* Is the interface even up? */
2719d44c4d9Sjonathan 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
2722af93ca7Stsutsui 			return 0;
2739d44c4d9Sjonathan 
2748e65e831Smsaitoh 		/* Only used for autonegotiation. */
275a2fa7500Smsaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) &&
276307e621cSmsaitoh 		    (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)) {
277307e621cSmsaitoh 			/*
278307e621cSmsaitoh 			 * Reset autonegotiation timer to 0 to make sure
279307e621cSmsaitoh 			 * the future autonegotiation start with 0.
280307e621cSmsaitoh 			 */
281307e621cSmsaitoh 			sc->mii_ticks = 0;
2829d44c4d9Sjonathan 			break;
283307e621cSmsaitoh 		}
2849d44c4d9Sjonathan 
2859d44c4d9Sjonathan 		/*
2869d44c4d9Sjonathan 		 * Check to see if we have link.  If we do, we don't
2879d44c4d9Sjonathan 		 * need to restart the autonegotiation process.  Read
2889d44c4d9Sjonathan 		 * the BMSR twice in case it's latched.
2899d44c4d9Sjonathan 		 */
2906a0f71c2Smsaitoh 		if (rgephy_linkup(sc)) {
291b28c0b76Sjmcneill 			sc->mii_ticks = 0;
292b28c0b76Sjmcneill 			break;
293b28c0b76Sjmcneill 		}
2949d44c4d9Sjonathan 
29599af9c90Scegger 		/* Announce link loss right after it happens. */
29699af9c90Scegger 		if (sc->mii_ticks++ == 0)
2979d44c4d9Sjonathan 			break;
2989d44c4d9Sjonathan 
29999af9c90Scegger 		/* Only retry autonegotiation every mii_anegticks seconds. */
30099af9c90Scegger 		if (sc->mii_ticks <= sc->mii_anegticks)
30199af9c90Scegger 			return 0;
30299af9c90Scegger 
3039d44c4d9Sjonathan 		rgephy_mii_phy_auto(sc);
30499af9c90Scegger 		break;
3059d44c4d9Sjonathan 	}
3069d44c4d9Sjonathan 
3079d44c4d9Sjonathan 	/* Update the media status. */
3089d44c4d9Sjonathan 	rgephy_status(sc);
3099d44c4d9Sjonathan 
3109d44c4d9Sjonathan 	/*
3119d44c4d9Sjonathan 	 * Callback if something changed. Note that we need to poke
3129d44c4d9Sjonathan 	 * the DSP on the RealTek PHYs if the media changes.
3139d44c4d9Sjonathan 	 */
3149d44c4d9Sjonathan 	if (sc->mii_media_active != mii->mii_media_active ||
3159d44c4d9Sjonathan 	    sc->mii_media_status != mii->mii_media_status ||
3169d44c4d9Sjonathan 	    cmd == MII_MEDIACHG) {
3179d44c4d9Sjonathan 		rgephy_load_dspcode(sc);
3189d44c4d9Sjonathan 	}
3199d44c4d9Sjonathan 	mii_phy_update(sc, cmd);
3202af93ca7Stsutsui 	return 0;
3219d44c4d9Sjonathan }
3229d44c4d9Sjonathan 
3236a0f71c2Smsaitoh static bool
rgephy_linkup(struct mii_softc * sc)3246a0f71c2Smsaitoh rgephy_linkup(struct mii_softc *sc)
3256a0f71c2Smsaitoh {
3266a0f71c2Smsaitoh 	bool linkup = false;
3276a0f71c2Smsaitoh 	uint16_t reg;
3286a0f71c2Smsaitoh 
3296a0f71c2Smsaitoh 	if (sc->mii_mpd_rev >= RGEPHY_8211F) {
3306a0f71c2Smsaitoh 		PHY_READ(sc, RGEPHY_MII_PHYSR, &reg);
3316a0f71c2Smsaitoh 		if (reg & RGEPHY_PHYSR_LINK)
3326a0f71c2Smsaitoh 			linkup = true;
3336a0f71c2Smsaitoh 	} else if (sc->mii_mpd_rev >= RGEPHY_8211B) {
3346a0f71c2Smsaitoh 		PHY_READ(sc, RGEPHY_MII_SSR, &reg);
3356a0f71c2Smsaitoh 		if (reg & RGEPHY_SSR_LINK)
3366a0f71c2Smsaitoh 			linkup = true;
3376a0f71c2Smsaitoh 	} else {
3386a0f71c2Smsaitoh 		PHY_READ(sc, RTK_GMEDIASTAT, &reg);
3396a0f71c2Smsaitoh 		if ((reg & RTK_GMEDIASTAT_LINK) != 0)
3406a0f71c2Smsaitoh 			linkup = true;
3416a0f71c2Smsaitoh 	}
3426a0f71c2Smsaitoh 
3436a0f71c2Smsaitoh 	return linkup;
3446a0f71c2Smsaitoh }
3456a0f71c2Smsaitoh 
3469d44c4d9Sjonathan static void
rgephy_status(struct mii_softc * sc)3472af93ca7Stsutsui rgephy_status(struct mii_softc *sc)
3489d44c4d9Sjonathan {
3499d44c4d9Sjonathan 	struct mii_data *mii = sc->mii_pdata;
350892fb764Smsaitoh 	uint16_t gstat, bmsr, bmcr, gtsr, physr, ssr;
3519d44c4d9Sjonathan 
352*7a9a30c5Sthorpej 	KASSERT(mii_locked(mii));
353*7a9a30c5Sthorpej 
3549d44c4d9Sjonathan 	mii->mii_media_status = IFM_AVALID;
3559d44c4d9Sjonathan 	mii->mii_media_active = IFM_ETHER;
3569d44c4d9Sjonathan 
3576a0f71c2Smsaitoh 	if (rgephy_linkup(sc))
358b28c0b76Sjmcneill 		mii->mii_media_status |= IFM_ACTIVE;
3599d44c4d9Sjonathan 
360a5cdd4b4Smsaitoh 	PHY_READ(sc, MII_BMSR, &bmsr);
361a5cdd4b4Smsaitoh 	PHY_READ(sc, MII_BMCR, &bmcr);
3629d44c4d9Sjonathan 
363393ce9b8Sjakllsch 	if ((bmcr & BMCR_ISO) != 0) {
3641054d5ccSkanaoka 		mii->mii_media_active |= IFM_NONE;
3651054d5ccSkanaoka 		mii->mii_media_status = 0;
3661054d5ccSkanaoka 		return;
3671054d5ccSkanaoka 	}
3681054d5ccSkanaoka 
369393ce9b8Sjakllsch 	if ((bmcr & BMCR_LOOP) != 0)
3709d44c4d9Sjonathan 		mii->mii_media_active |= IFM_LOOP;
3719d44c4d9Sjonathan 
372393ce9b8Sjakllsch 	if ((bmcr & BMCR_AUTOEN) != 0) {
373393ce9b8Sjakllsch 		if ((bmsr & BMSR_ACOMP) == 0) {
3749d44c4d9Sjonathan 			/* Erg, still trying, I guess... */
3759d44c4d9Sjonathan 			mii->mii_media_active |= IFM_NONE;
3769d44c4d9Sjonathan 			return;
3779d44c4d9Sjonathan 		}
3789d44c4d9Sjonathan 	}
3799d44c4d9Sjonathan 
38014738837Sjmcneill 	if (sc->mii_mpd_rev >= RGEPHY_8211F) {
381a5cdd4b4Smsaitoh 		PHY_READ(sc, RGEPHY_MII_PHYSR, &physr);
382b28c0b76Sjmcneill 		switch (__SHIFTOUT(physr, RGEPHY_PHYSR_SPEED)) {
383b28c0b76Sjmcneill 		case RGEPHY_PHYSR_SPEED_1000:
384b28c0b76Sjmcneill 			mii->mii_media_active |= IFM_1000_T;
385b28c0b76Sjmcneill 			break;
386b28c0b76Sjmcneill 		case RGEPHY_PHYSR_SPEED_100:
387b28c0b76Sjmcneill 			mii->mii_media_active |= IFM_100_TX;
388b28c0b76Sjmcneill 			break;
389b28c0b76Sjmcneill 		case RGEPHY_PHYSR_SPEED_10:
390b28c0b76Sjmcneill 			mii->mii_media_active |= IFM_10_T;
391b28c0b76Sjmcneill 			break;
392b28c0b76Sjmcneill 		default:
393b28c0b76Sjmcneill 			mii->mii_media_active |= IFM_NONE;
394b28c0b76Sjmcneill 			break;
395b28c0b76Sjmcneill 		}
396b28c0b76Sjmcneill 		if (physr & RGEPHY_PHYSR_DUPLEX)
397b28c0b76Sjmcneill 			mii->mii_media_active |= mii_phy_flowstatus(sc) |
398b28c0b76Sjmcneill 			    IFM_FDX;
399b28c0b76Sjmcneill 		else
400b28c0b76Sjmcneill 			mii->mii_media_active |= IFM_HDX;
40114738837Sjmcneill 	} else if (sc->mii_mpd_rev >= RGEPHY_8211B) {
402a5cdd4b4Smsaitoh 		PHY_READ(sc, RGEPHY_MII_SSR, &ssr);
403467bde05Stsutsui 		switch (ssr & RGEPHY_SSR_SPD_MASK) {
404467bde05Stsutsui 		case RGEPHY_SSR_S1000:
4059d44c4d9Sjonathan 			mii->mii_media_active |= IFM_1000_T;
406467bde05Stsutsui 			break;
407467bde05Stsutsui 		case RGEPHY_SSR_S100:
4082e073907Stsutsui 			mii->mii_media_active |= IFM_100_TX;
409467bde05Stsutsui 			break;
410467bde05Stsutsui 		case RGEPHY_SSR_S10:
411467bde05Stsutsui 			mii->mii_media_active |= IFM_10_T;
412467bde05Stsutsui 			break;
413467bde05Stsutsui 		default:
414467bde05Stsutsui 			mii->mii_media_active |= IFM_NONE;
415467bde05Stsutsui 			break;
416467bde05Stsutsui 		}
417467bde05Stsutsui 		if (ssr & RGEPHY_SSR_FDX)
418096c5722Scegger 			mii->mii_media_active |= mii_phy_flowstatus(sc) |
419096c5722Scegger 			    IFM_FDX;
420467bde05Stsutsui 		else
421467bde05Stsutsui 			mii->mii_media_active |= IFM_HDX;
422467bde05Stsutsui 	} else {
423a5cdd4b4Smsaitoh 		PHY_READ(sc, RTK_GMEDIASTAT, &gstat);
424467bde05Stsutsui 		if ((gstat & RTK_GMEDIASTAT_1000MBPS) != 0)
425467bde05Stsutsui 			mii->mii_media_active |= IFM_1000_T;
426467bde05Stsutsui 		else if ((gstat & RTK_GMEDIASTAT_100MBPS) != 0)
427467bde05Stsutsui 			mii->mii_media_active |= IFM_100_TX;
428467bde05Stsutsui 		else if ((gstat & RTK_GMEDIASTAT_10MBPS) != 0)
4292e073907Stsutsui 			mii->mii_media_active |= IFM_10_T;
4302e073907Stsutsui 		else
4312e073907Stsutsui 			mii->mii_media_active |= IFM_NONE;
432467bde05Stsutsui 		if ((gstat & RTK_GMEDIASTAT_FDX) != 0)
433096c5722Scegger 			mii->mii_media_active |= mii_phy_flowstatus(sc) |
434096c5722Scegger 			    IFM_FDX;
435096c5722Scegger 		else
436096c5722Scegger 			mii->mii_media_active |= IFM_HDX;
4379d44c4d9Sjonathan 	}
438892fb764Smsaitoh 
439892fb764Smsaitoh 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
440892fb764Smsaitoh 		PHY_READ(sc, MII_GTSR, &gtsr);
441892fb764Smsaitoh 		if ((gtsr & GTSR_MS_RES) != 0)
442892fb764Smsaitoh 			mii->mii_media_active |= IFM_ETH_MASTER;
443892fb764Smsaitoh 	}
444467bde05Stsutsui }
4459d44c4d9Sjonathan 
4469d44c4d9Sjonathan static int
rgephy_mii_phy_auto(struct mii_softc * mii)4472af93ca7Stsutsui rgephy_mii_phy_auto(struct mii_softc *mii)
4489d44c4d9Sjonathan {
449096c5722Scegger 	int anar;
4502af93ca7Stsutsui 
4515cbe9dd2Smsaitoh 	mii->mii_ticks = 0;
4529d44c4d9Sjonathan 	rgephy_loop(mii);
45399af9c90Scegger 	rgephy_reset(mii);
4549d44c4d9Sjonathan 
455096c5722Scegger 	anar = BMSR_MEDIA_TO_ANAR(mii->mii_capabilities) | ANAR_CSMA;
456096c5722Scegger 	if (mii->mii_flags & MIIF_DOPAUSE)
457d13f0398Smsaitoh 		anar |= ANAR_FC | ANAR_PAUSE_ASYM;
458096c5722Scegger 
459393ce9b8Sjakllsch 	PHY_WRITE(mii, MII_ANAR, anar);
4609d44c4d9Sjonathan 	DELAY(1000);
461393ce9b8Sjakllsch 	PHY_WRITE(mii, MII_100T2CR, GTCR_ADV_1000THDX | GTCR_ADV_1000TFDX);
4629d44c4d9Sjonathan 	DELAY(1000);
463393ce9b8Sjakllsch 	PHY_WRITE(mii, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
4649d44c4d9Sjonathan 	DELAY(100);
4659d44c4d9Sjonathan 
4662af93ca7Stsutsui 	return EJUSTRETURN;
4679d44c4d9Sjonathan }
4689d44c4d9Sjonathan 
4699d44c4d9Sjonathan static void
rgephy_loop(struct mii_softc * sc)4709d44c4d9Sjonathan rgephy_loop(struct mii_softc *sc)
4719d44c4d9Sjonathan {
472a5cdd4b4Smsaitoh 	uint16_t bmsr;
4739d44c4d9Sjonathan 	int i;
4749d44c4d9Sjonathan 
475577d6ff6Snonaka 	if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 &&
47614738837Sjmcneill 	    sc->mii_mpd_rev < RGEPHY_8211B) {
477393ce9b8Sjakllsch 		PHY_WRITE(sc, MII_BMCR, BMCR_PDOWN);
4789d44c4d9Sjonathan 		DELAY(1000);
479467bde05Stsutsui 	}
4809d44c4d9Sjonathan 
4819d44c4d9Sjonathan 	for (i = 0; i < 15000; i++) {
482a5cdd4b4Smsaitoh 		PHY_READ(sc, MII_BMSR, &bmsr);
483393ce9b8Sjakllsch 		if ((bmsr & BMSR_LINK) == 0) {
4849d44c4d9Sjonathan #if 0
4859d44c4d9Sjonathan 			device_printf(sc->mii_dev, "looped %d\n", i);
4869d44c4d9Sjonathan #endif
4879d44c4d9Sjonathan 			break;
4889d44c4d9Sjonathan 		}
4899d44c4d9Sjonathan 		DELAY(10);
4909d44c4d9Sjonathan 	}
4919d44c4d9Sjonathan }
4929d44c4d9Sjonathan 
493a5cdd4b4Smsaitoh static inline int
PHY_SETBIT(struct mii_softc * sc,int y,uint16_t z)494a5cdd4b4Smsaitoh PHY_SETBIT(struct mii_softc *sc, int y, uint16_t z)
495a5cdd4b4Smsaitoh {
496a5cdd4b4Smsaitoh 	uint16_t _tmp;
497a5cdd4b4Smsaitoh 	int rv;
498a5cdd4b4Smsaitoh 
499a5cdd4b4Smsaitoh 	if ((rv = PHY_READ(sc, y, &_tmp)) != 0)
500a5cdd4b4Smsaitoh 		return rv;
501a5cdd4b4Smsaitoh 	return PHY_WRITE(sc, y, _tmp | z);
502a5cdd4b4Smsaitoh }
503a5cdd4b4Smsaitoh 
504a5cdd4b4Smsaitoh static inline int
PHY_CLRBIT(struct mii_softc * sc,int y,uint16_t z)505a5cdd4b4Smsaitoh PHY_CLRBIT(struct mii_softc *sc, int y, uint16_t z)
506a5cdd4b4Smsaitoh {
507a5cdd4b4Smsaitoh 	uint16_t _tmp;
508a5cdd4b4Smsaitoh 	int rv;
509a5cdd4b4Smsaitoh 
510a5cdd4b4Smsaitoh 	if ((rv = PHY_READ(sc, y, &_tmp)) != 0)
511a5cdd4b4Smsaitoh 	    return rv;
512a5cdd4b4Smsaitoh 	return PHY_WRITE(sc, y, _tmp & ~z);
513a5cdd4b4Smsaitoh }
5149d44c4d9Sjonathan 
5159d44c4d9Sjonathan /*
5168e65e831Smsaitoh  * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of existing
5178e65e831Smsaitoh  * revisions of the 8169S/8110S chips need to be tuned in order to reliably
5188e65e831Smsaitoh  * negotiate a 1000Mbps link. This is only needed for rev 0 and rev 1 of the
5198e65e831Smsaitoh  * PHY. Later versions work without any fixups.
5209d44c4d9Sjonathan  */
5219d44c4d9Sjonathan static void
rgephy_load_dspcode(struct mii_softc * sc)5229d44c4d9Sjonathan rgephy_load_dspcode(struct mii_softc *sc)
5239d44c4d9Sjonathan {
524a5cdd4b4Smsaitoh 	uint16_t val;
5259d44c4d9Sjonathan 
52633366c31Snonaka 	if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8251 ||
52714738837Sjmcneill 	    sc->mii_mpd_rev >= RGEPHY_8211B)
528f7112a92Scegger 		return;
529f7112a92Scegger 
5309d44c4d9Sjonathan #if 1
5319d44c4d9Sjonathan 	PHY_WRITE(sc, 31, 0x0001);
5329d44c4d9Sjonathan 	PHY_WRITE(sc, 21, 0x1000);
5339d44c4d9Sjonathan 	PHY_WRITE(sc, 24, 0x65C7);
5349d44c4d9Sjonathan 	PHY_CLRBIT(sc, 4, 0x0800);
535a5cdd4b4Smsaitoh 	PHY_READ(sc, 4, &val);
536a5cdd4b4Smsaitoh 	val &= 0xFFF;
5379d44c4d9Sjonathan 	PHY_WRITE(sc, 4, val);
5389d44c4d9Sjonathan 	PHY_WRITE(sc, 3, 0x00A1);
5399d44c4d9Sjonathan 	PHY_WRITE(sc, 2, 0x0008);
5409d44c4d9Sjonathan 	PHY_WRITE(sc, 1, 0x1020);
5419d44c4d9Sjonathan 	PHY_WRITE(sc, 0, 0x1000);
5429d44c4d9Sjonathan 	PHY_SETBIT(sc, 4, 0x0800);
5439d44c4d9Sjonathan 	PHY_CLRBIT(sc, 4, 0x0800);
544a5cdd4b4Smsaitoh 	PHY_READ(sc, 4, &val);
545a5cdd4b4Smsaitoh 	val = (val & 0xFFF) | 0x7000;
5469d44c4d9Sjonathan 	PHY_WRITE(sc, 4, val);
5479d44c4d9Sjonathan 	PHY_WRITE(sc, 3, 0xFF41);
5489d44c4d9Sjonathan 	PHY_WRITE(sc, 2, 0xDE60);
5499d44c4d9Sjonathan 	PHY_WRITE(sc, 1, 0x0140);
5509d44c4d9Sjonathan 	PHY_WRITE(sc, 0, 0x0077);
551a5cdd4b4Smsaitoh 	PHY_READ(sc, 4, &val);
552a5cdd4b4Smsaitoh 	val = (val & 0xFFF) | 0xA000;
5539d44c4d9Sjonathan 	PHY_WRITE(sc, 4, val);
5549d44c4d9Sjonathan 	PHY_WRITE(sc, 3, 0xDF01);
5559d44c4d9Sjonathan 	PHY_WRITE(sc, 2, 0xDF20);
5569d44c4d9Sjonathan 	PHY_WRITE(sc, 1, 0xFF95);
5579d44c4d9Sjonathan 	PHY_WRITE(sc, 0, 0xFA00);
558a5cdd4b4Smsaitoh 	PHY_READ(sc, 4, &val);
559a5cdd4b4Smsaitoh 	val = (val & 0xFFF) | 0xB000;
5609d44c4d9Sjonathan 	PHY_WRITE(sc, 4, val);
5619d44c4d9Sjonathan 	PHY_WRITE(sc, 3, 0xFF41);
5629d44c4d9Sjonathan 	PHY_WRITE(sc, 2, 0xDE20);
5639d44c4d9Sjonathan 	PHY_WRITE(sc, 1, 0x0140);
5649d44c4d9Sjonathan 	PHY_WRITE(sc, 0, 0x00BB);
565a5cdd4b4Smsaitoh 	PHY_READ(sc, 4, &val);
566a5cdd4b4Smsaitoh 	val = (val & 0xFFF) | 0xF000;
5679d44c4d9Sjonathan 	PHY_WRITE(sc, 4, val);
5689d44c4d9Sjonathan 	PHY_WRITE(sc, 3, 0xDF01);
5699d44c4d9Sjonathan 	PHY_WRITE(sc, 2, 0xDF20);
5709d44c4d9Sjonathan 	PHY_WRITE(sc, 1, 0xFF95);
5719d44c4d9Sjonathan 	PHY_WRITE(sc, 0, 0xBF00);
5729d44c4d9Sjonathan 	PHY_SETBIT(sc, 4, 0x0800);
5739d44c4d9Sjonathan 	PHY_CLRBIT(sc, 4, 0x0800);
5749d44c4d9Sjonathan 	PHY_WRITE(sc, 31, 0x0000);
5759d44c4d9Sjonathan #else
5769d44c4d9Sjonathan 	(void)val;
5779d44c4d9Sjonathan 	PHY_WRITE(sc, 0x1f, 0x0001);
5789d44c4d9Sjonathan 	PHY_WRITE(sc, 0x15, 0x1000);
5799d44c4d9Sjonathan 	PHY_WRITE(sc, 0x18, 0x65c7);
5809d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x0000);
5819d44c4d9Sjonathan 	PHY_WRITE(sc, 0x03, 0x00a1);
5829d44c4d9Sjonathan 	PHY_WRITE(sc, 0x02, 0x0008);
5839d44c4d9Sjonathan 	PHY_WRITE(sc, 0x01, 0x1020);
5849d44c4d9Sjonathan 	PHY_WRITE(sc, 0x00, 0x1000);
5859d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x0800);
5869d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x0000);
5879d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x7000);
5889d44c4d9Sjonathan 	PHY_WRITE(sc, 0x03, 0xff41);
5899d44c4d9Sjonathan 	PHY_WRITE(sc, 0x02, 0xde60);
5909d44c4d9Sjonathan 	PHY_WRITE(sc, 0x01, 0x0140);
5919d44c4d9Sjonathan 	PHY_WRITE(sc, 0x00, 0x0077);
5929d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x7800);
5939d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x7000);
5949d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xa000);
5959d44c4d9Sjonathan 	PHY_WRITE(sc, 0x03, 0xdf01);
5969d44c4d9Sjonathan 	PHY_WRITE(sc, 0x02, 0xdf20);
5979d44c4d9Sjonathan 	PHY_WRITE(sc, 0x01, 0xff95);
5989d44c4d9Sjonathan 	PHY_WRITE(sc, 0x00, 0xfa00);
5999d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xa800);
6009d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xa000);
6019d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xb000);
6029d44c4d9Sjonathan 	PHY_WRITE(sc, 0x0e, 0xff41);
6039d44c4d9Sjonathan 	PHY_WRITE(sc, 0x02, 0xde20);
6049d44c4d9Sjonathan 	PHY_WRITE(sc, 0x01, 0x0140);
6059d44c4d9Sjonathan 	PHY_WRITE(sc, 0x00, 0x00bb);
6069d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xb800);
6079d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xb000);
6089d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xf000);
6099d44c4d9Sjonathan 	PHY_WRITE(sc, 0x03, 0xdf01);
6109d44c4d9Sjonathan 	PHY_WRITE(sc, 0x02, 0xdf20);
6119d44c4d9Sjonathan 	PHY_WRITE(sc, 0x01, 0xff95);
6129d44c4d9Sjonathan 	PHY_WRITE(sc, 0x00, 0xbf00);
6139d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xf800);
6149d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0xf000);
6159d44c4d9Sjonathan 	PHY_WRITE(sc, 0x04, 0x0000);
6169d44c4d9Sjonathan 	PHY_WRITE(sc, 0x1f, 0x0000);
6179d44c4d9Sjonathan 	PHY_WRITE(sc, 0x0b, 0x0000);
6189d44c4d9Sjonathan 
6199d44c4d9Sjonathan #endif
6209d44c4d9Sjonathan 
6219d44c4d9Sjonathan 	DELAY(40);
6229d44c4d9Sjonathan }
6239d44c4d9Sjonathan 
6249d44c4d9Sjonathan static void
rgephy_reset(struct mii_softc * sc)6259d44c4d9Sjonathan rgephy_reset(struct mii_softc *sc)
6269d44c4d9Sjonathan {
6271cf77451Sjmcneill 	struct rgephy_softc *rsc = (struct rgephy_softc *)sc;
6283c1e6be6Sjmcneill 	uint16_t ssr, phycr1;
6292af93ca7Stsutsui 
630*7a9a30c5Sthorpej 	KASSERT(mii_locked(sc->mii_pdata));
631*7a9a30c5Sthorpej 
632e6e201ffScegger 	mii_phy_reset(sc);
633e6e201ffScegger 	DELAY(1000);
634e6e201ffScegger 
63533366c31Snonaka 	if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 &&
63614738837Sjmcneill 	    sc->mii_mpd_rev < RGEPHY_8211B) {
637e6e201ffScegger 		rgephy_load_dspcode(sc);
63814738837Sjmcneill 	} else if (sc->mii_mpd_rev == RGEPHY_8211C) {
639f7112a92Scegger 		/* RTL8211C(L) */
640a5cdd4b4Smsaitoh 		PHY_READ(sc, RGEPHY_MII_SSR, &ssr);
641f7112a92Scegger 		if ((ssr & RGEPHY_SSR_ALDPS) != 0) {
642f7112a92Scegger 			ssr &= ~RGEPHY_SSR_ALDPS;
643f7112a92Scegger 			PHY_WRITE(sc, RGEPHY_MII_SSR, ssr);
644f7112a92Scegger 		}
64514738837Sjmcneill 	} else if (sc->mii_mpd_rev == RGEPHY_8211E) {
646c971c5fbSjmcneill 		/* RTL8211E */
6471cf77451Sjmcneill 		if (rsc->mii_no_rx_delay) {
648c971c5fbSjmcneill 			/* Disable RX internal delay (undocumented) */
649c971c5fbSjmcneill 			PHY_WRITE(sc, 0x1f, 0x0007);
650c971c5fbSjmcneill 			PHY_WRITE(sc, 0x1e, 0x00a4);
651c971c5fbSjmcneill 			PHY_WRITE(sc, 0x1c, 0xb591);
652c971c5fbSjmcneill 			PHY_WRITE(sc, 0x1f, 0x0000);
653c971c5fbSjmcneill 		}
65414738837Sjmcneill 	} else if (sc->mii_mpd_rev == RGEPHY_8211F) {
6553c1e6be6Sjmcneill 		/* RTL8211F */
656a5cdd4b4Smsaitoh 		PHY_READ(sc, RGEPHY_MII_PHYCR1, &phycr1);
6573c1e6be6Sjmcneill 		phycr1 &= ~RGEPHY_PHYCR1_MDI_MMCE;
658b7cf07b9Sjmcneill 		phycr1 &= ~RGEPHY_PHYCR1_ALDPS_EN;
6593c1e6be6Sjmcneill 		PHY_WRITE(sc, RGEPHY_MII_PHYCR1, phycr1);
660e6e201ffScegger 	} else {
6619d44c4d9Sjonathan 		PHY_WRITE(sc, 0x1F, 0x0000);
6626ca5886dStsutsui 		PHY_WRITE(sc, 0x0e, 0x0000);
6639d44c4d9Sjonathan 	}
6649d44c4d9Sjonathan 
6659d44c4d9Sjonathan 	/* Reset capabilities */
6669d44c4d9Sjonathan 	/* Step1: write our capability */
667da40bfc5Stsutsui 	/* 10/100 capability */
668393ce9b8Sjakllsch 	PHY_WRITE(sc, MII_ANAR,
669393ce9b8Sjakllsch 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
670da40bfc5Stsutsui 	/* 1000 capability */
671393ce9b8Sjakllsch 	PHY_WRITE(sc, MII_100T2CR, GTCR_ADV_1000TFDX | GTCR_ADV_1000THDX);
6729d44c4d9Sjonathan 
6739d44c4d9Sjonathan 	/* Step2: Restart NWay */
674da40bfc5Stsutsui 	/* NWay enable and Restart NWay */
675393ce9b8Sjakllsch 	PHY_WRITE(sc, MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
676b7cf07b9Sjmcneill 
6774753f9ffSmsaitoh 	if (sc->mii_mpd_rev >= RGEPHY_8211D) {
678b7cf07b9Sjmcneill 		/* RTL8211F */
679b7cf07b9Sjmcneill 		delay(10000);
680b7cf07b9Sjmcneill 		/* disable EEE */
68153dc05a8Smsaitoh 		MMD_INDIRECT_WRITE(sc, MDIO_MMD_AN | MMDACR_FN_DATA,
68253dc05a8Smsaitoh 		    MDIO_AN_EEEADVERT, 0x0000);
683b7cf07b9Sjmcneill 	}
6849d44c4d9Sjonathan }
685