1 /* $NetBSD: smc83c170var.h,v 1.13 2008/07/06 14:32:56 tsutsui Exp $ */ 2 3 /*- 4 * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to The NetBSD Foundation 8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 9 * NASA Ames Research Center. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 * POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 #ifndef _DEV_IC_SMC83C170VAR_H_ 34 #define _DEV_IC_SMC83C170VAR_H_ 35 36 #include <sys/callout.h> 37 38 /* 39 * Misc. definitions for the Standard Microsystems Corp. 83C170 40 * Ethernet PCI Integrated Controller (EPIC/100) driver. 41 */ 42 43 /* 44 * Transmit descriptor list size. 45 */ 46 #define EPIC_NTXDESC 128 47 #define EPIC_NTXDESC_MASK (EPIC_NTXDESC - 1) 48 #define EPIC_NEXTTX(x) ((x + 1) & EPIC_NTXDESC_MASK) 49 50 /* 51 * Receive descriptor list size. 52 */ 53 #define EPIC_NRXDESC 64 54 #define EPIC_NRXDESC_MASK (EPIC_NRXDESC - 1) 55 #define EPIC_NEXTRX(x) ((x + 1) & EPIC_NRXDESC_MASK) 56 57 /* 58 * Control structures are DMA'd to the EPIC chip. We allocate them in 59 * a single clump that maps to a single DMA segment to make several things 60 * easier. 61 */ 62 struct epic_control_data { 63 /* 64 * The transmit descriptors. 65 */ 66 struct epic_txdesc ecd_txdescs[EPIC_NTXDESC]; 67 68 /* 69 * The receive descriptors. 70 */ 71 struct epic_rxdesc ecd_rxdescs[EPIC_NRXDESC]; 72 73 /* 74 * The transmit fraglists. 75 */ 76 struct epic_fraglist ecd_txfrags[EPIC_NTXDESC]; 77 }; 78 79 #define EPIC_CDOFF(x) offsetof(struct epic_control_data, x) 80 #define EPIC_CDTXOFF(x) EPIC_CDOFF(ecd_txdescs[(x)]) 81 #define EPIC_CDRXOFF(x) EPIC_CDOFF(ecd_rxdescs[(x)]) 82 #define EPIC_CDFLOFF(x) EPIC_CDOFF(ecd_txfrags[(x)]) 83 84 /* 85 * Software state for transmit and receive desciptors. 86 */ 87 struct epic_descsoft { 88 struct mbuf *ds_mbuf; /* head of mbuf chain */ 89 bus_dmamap_t ds_dmamap; /* our DMA map */ 90 }; 91 92 /* 93 * Software state per device. 94 */ 95 struct epic_softc { 96 device_t sc_dev; /* generic device information */ 97 bus_space_tag_t sc_st; /* bus space tag */ 98 bus_space_handle_t sc_sh; /* bus space handle */ 99 bus_dma_tag_t sc_dmat; /* bus DMA tag */ 100 struct ethercom sc_ethercom; /* ethernet common data */ 101 void *sc_sdhook; /* shutdown hook */ 102 103 int sc_hwflags; /* info about board */ 104 #define EPIC_HAS_BNC 0x01 /* BNC on serial interface */ 105 #define EPIC_HAS_MII_FIBER 0x02 /* fiber on MII lxtphy */ 106 #define EPIC_DUPLEXLED_ON_694 0x04 /* duplex LED by software */ 107 108 struct mii_data sc_mii; /* MII/media information */ 109 struct callout sc_mii_callout; /* MII callout */ 110 111 bus_dmamap_t sc_cddmamap; /* control data DMA map */ 112 #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr 113 bus_dmamap_t sc_nulldmamap; /* DMA map for the pad buffer */ 114 #define sc_nulldma sc_nulldmamap->dm_segs[0].ds_addr 115 116 /* 117 * Software state for transmit and receive descriptors. 118 */ 119 struct epic_descsoft sc_txsoft[EPIC_NTXDESC]; 120 struct epic_descsoft sc_rxsoft[EPIC_NRXDESC]; 121 122 /* 123 * Control data structures. 124 */ 125 struct epic_control_data *sc_control_data; 126 127 int sc_txpending; /* number of TX requests pending */ 128 int sc_txdirty; /* first dirty TX descriptor */ 129 int sc_txlast; /* last used TX descriptor */ 130 131 int sc_rxptr; /* next ready RX descriptor */ 132 133 u_int sc_serinst; /* ifmedia instance for serial mode */ 134 }; 135 136 #define EPIC_CDTXADDR(sc, x) ((sc)->sc_cddma + EPIC_CDTXOFF((x))) 137 #define EPIC_CDRXADDR(sc, x) ((sc)->sc_cddma + EPIC_CDRXOFF((x))) 138 #define EPIC_CDFLADDR(sc, x) ((sc)->sc_cddma + EPIC_CDFLOFF((x))) 139 140 #define EPIC_CDTX(sc, x) (&(sc)->sc_control_data->ecd_txdescs[(x)]) 141 #define EPIC_CDRX(sc, x) (&(sc)->sc_control_data->ecd_rxdescs[(x)]) 142 #define EPIC_CDFL(sc, x) (&(sc)->sc_control_data->ecd_txfrags[(x)]) 143 144 #define EPIC_DSTX(sc, x) (&(sc)->sc_txsoft[(x)]) 145 #define EPIC_DSRX(sc, x) (&(sc)->sc_rxsoft[(x)]) 146 147 #define EPIC_CDTXSYNC(sc, x, ops) \ 148 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \ 149 EPIC_CDTXOFF((x)), sizeof(struct epic_txdesc), (ops)) 150 151 #define EPIC_CDRXSYNC(sc, x, ops) \ 152 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \ 153 EPIC_CDRXOFF((x)), sizeof(struct epic_rxdesc), (ops)) 154 155 #define EPIC_CDFLSYNC(sc, x, ops) \ 156 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \ 157 EPIC_CDFLOFF((x)), sizeof(struct epic_fraglist), (ops)) 158 159 #define EPIC_INIT_RXDESC(sc, x) \ 160 do { \ 161 struct epic_descsoft *__ds = EPIC_DSRX((sc), (x)); \ 162 struct epic_rxdesc *__rxd = EPIC_CDRX((sc), (x)); \ 163 struct mbuf *__m = __ds->ds_mbuf; \ 164 \ 165 /* \ 166 * Note we scoot the packet forward 2 bytes in the buffer \ 167 * so that the payload after the Ethernet header is aligned \ 168 * to a 4 byte boundary. \ 169 */ \ 170 __m->m_data = __m->m_ext.ext_buf + 2; \ 171 __rxd->er_bufaddr = __ds->ds_dmamap->dm_segs[0].ds_addr + 2; \ 172 __rxd->er_control = RXCTL_BUFLENGTH(__m->m_ext.ext_size - 2); \ 173 __rxd->er_nextdesc = EPIC_CDRXADDR((sc), EPIC_NEXTRX((x))); \ 174 __rxd->er_rxstatus = ER_RXSTAT_OWNER; \ 175 EPIC_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \ 176 } while (/* CONSTCOND */ 0) 177 178 #ifdef _KERNEL 179 void epic_attach(struct epic_softc *); 180 int epic_intr(void *); 181 #endif /* _KERNEL */ 182 183 #endif /* _DEV_IC_SMC83C170VAR_H_ */ 184