1 /* $NetBSD: sm502reg.h,v 1.4 2011/11/08 06:56:36 macallan Exp $ */ 2 3 /* 4 * Copyright (c) 2009 Michael Lorenz 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 21 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 22 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 23 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 25 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 26 */ 27 28 /* Silicon Motion SM502 / Voyager GX register definitions */ 29 30 #ifndef SM502REG_H 31 #define SM502REG_H 32 33 /* System Control Registers */ 34 #define SM502_SYSTEM_CTRL 0x00000000 35 #define SM502_SYSCTL_PANEL_3STATE 0x00000001 36 #define SM502_SYSCTL_MEM_3STATE 0x00000002 37 #define SM502_SYSCTL_CRT_3STATE 0x00000004 38 #define SM502_SYSCTL_BURST_32 0x00000000 39 #define SM502_SYSCTL_BURST_64 0x00000010 40 #define SM502_SYSCTL_BURST_128 0x00000020 41 #define SM502_SYSCTL_BURST_256 0x00000030 42 #define SM502_SYSCTL_PCI_CLOCK_RUN_E 0x00000040 43 #define SM502_SYSCTL_PCI_RETRY_E 0x00000080 44 #define SM502_SYSCTL_PCI_LOCK 0x00000800 45 /* stop drawing engine */ 46 #define SM502_SYSCTL_ENGINE_ABORT 0x00003000 47 #define SM502_SYSCTL_BURST_READ_E 0x00008000 48 #define SM502_SYSCTL_ZV_VSYNC_DET 0x00010000 49 #define SM502_SYSCTL_CRT_FLIP_PENDING 0x00020000 50 #define SM502_SYSCTL_ENGINE_BUSY 0x00080000 51 #define SM502_SYSCTL_FIFO_EMPTY 0x00100000 52 #define SM502_SYSCTL_VIDEO_FLIP_PENDING 0x00400000 53 #define SM502_SYSCTL_PANEL_FLIP_PENDING 0x00800000 54 #define SM502_SYSCTL_PCI_LT_E 0x01000000 55 #define SM502_SYSCTL_PCI_BM_E 0x02000000 56 #define SM502_SYSCTL_CSC_BUSY 0x10000000 57 #define SM502_SYSCTL_PCI_BURST_E 0x20000000 58 #define SM502_SYSCTL_DISABLE_HSYNC 0x40000000 59 #define SM502_SYSCTL_DISABLE_VSYNC 0x80000000 60 61 #define SM502_MISC_CONTROL 0x00000004 62 /* each bit: 0 - GPIO, 1 - other stuff */ 63 #define SM502_GPIO0_CONTROL 0x00000008 64 #define SM502_GPIO1_CONTROL 0x0000000c 65 #define SM502_DRAM_CONTROL 0x00000010 66 #define SM502_ARB_CONTROL 0x00000014 67 #define SM502_COMMANDLIST_STATUS 0x00000024 68 #define SM502_INTR_STATUS_R 0x00000028 /* on read */ 69 #define SM502_INTR_CLEAR_R 0x00000028 /* on write */ 70 #define SM502_RINTR_ZV1 0x00000040 /* zoomed video 1 */ 71 #define SM502_RINTR_UP 0x00000020 /* USB slave plug */ 72 #define SM502_RINTR_ZV0 0x00000010 /* zoomed video 0 */ 73 #define SM502_RINTR_CV 0x00000008 /* CRT vsync */ 74 #define SM502_RINTR_US 0x00000004 /* USB slave */ 75 #define SM502_RINTR_PV 0x00000002 /* panel vsync */ 76 #define SM502_RINTR_CI 0x00000001 /* command interpreter */ 77 78 #define SM502_INTR_STATUS 0x0000002c 79 #define SM502_INTR_MASK 0x00000030 80 #define SM502_INTR_UP 0x80000000 /* USB slave plug */ 81 #define SM502_INTR_GPIO54 0x40000000 82 #define SM502_INTR_GPIO53 0x20000000 83 #define SM502_INTR_GPIO52 0x10000000 84 #define SM502_INTR_GPIO51 0x08000000 85 #define SM502_INTR_GPIO50 0x04000000 86 #define SM502_INTR_GPIO49 0x02000000 87 #define SM502_INTR_GPIO48 0x01000000 88 #define SM502_INTR_I2C 0x00800000 89 #define SM502_INTR_PWM 0x00400000 90 #define SM502_INTR_RES 0x00200000 /* reserved */ 91 #define SM502_INTR_DMA 0x00100000 92 #define SM502_INTR_PCI 0x00080000 93 #define SM502_INTR_I2S 0x00040000 94 #define SM502_INTR_AC97 0x00020000 95 #define SM502_INTR_US 0x00010000 96 #define SM502_INTR_RES2 0x0000c000 /* reserved */ 97 #define SM502_INTR_UART1 0x00002000 98 #define SM502_INTR_UART0 0x00001000 99 #define SM502_INTR_CV 0x00000800 /* CRT vsync */ 100 #define SM502_INTR_MC 0x00000400 /* microcontroller */ 101 #define SM502_INTR_SSP1 0x00000200 102 #define SM502_INTR_SSP0 0x00000100 103 #define SM502_INTR_RES3 0x00000080 /* reserved */ 104 #define SM502_INTR_UH 0x00000040 /* USB host */ 105 #define SM502_INTR_RES4 0x00000020 /* reserved */ 106 #define SM502_INTR_ZV1 0x00000010 /* zoomed video 1 */ 107 #define SM502_INTR_2D 0x00000008 /* 2D engine */ 108 #define SM502_INTR_ZV0 0x00000004 /* zoomed video 0 */ 109 #define SM502_INTR_PV 0x00000002 /* panel vsync */ 110 #define SM502_INTR_CI 0x00000001 /* command interpreter */ 111 112 #define SM502_DEBUG_CONTROL 0x00000034 113 114 #define SM502_CURRENT_GATE 0x00000038 115 #define SM502_CURRENT_CLOCK 0x0000003c 116 #define SM502_POWER_MODE0_GATE 0x00000040 117 #define SM502_POWER_MODE0_CLOCK 0x00000044 118 #define SM502_POWER_MODE1_GATE 0x00000048 119 #define SM502_POWER_MODE1_CLOCK 0x0000004c 120 #define SM502_SLEEP_MODE_GATE 0x00000050 121 #define SM502_POWER_MODE_CONTROL 0x00000054 122 123 /* GPIO */ 124 #define SM502_GPIO_DATA0 0x00010000 125 #define SM502_GPIO_DATA1 0x00010004 126 #define SM502_GPIO_DIR0 0x00010008 /* 1 is output */ 127 #define SM502_GPIO_DIR1 0x0001000c 128 #define SM502_GPIO_INTR_SETUP 0x00010010 129 #define SM502_GPIO_INTR_STATUS 0x00010014 /* read */ 130 #define SM502_GPIO_INTR_CLEAR 0x00010014 /* write */ 131 132 /* PWM - Pulse Width Modulation */ 133 #define SM502_PWM0 0x00010020 134 #define SM502_PWM1 0x00010024 135 #define SM502_PWM2 0x00010028 136 #define SM502_PWM_ENABLE 0x00000001 137 #define SM502_PWM_ENABLE_INTR 0x00000004 138 #define SM502_PWM_INTR_PENDING 0x00000008 /* write 1 to clear */ 139 /* 96MHz divided by 1 << n */ 140 #define SM502_PWM_CLOCK_DIV_MASK 0x000000f0 141 #define SM502_PWM_CLOCK_DIV_SHIFT 4 142 /* output remains low for n+1 cycles */ 143 #define SM502_PWM_CLOCK_LOW_MASK 0x000fff00 144 #define SM502_PWM_CLOCK_LOW_SHIFT 8 145 /* output remains high for n+1 cycles */ 146 #define SM502_PWM_CLOCK_HIGH_MASK 0xfff00000 147 #define SM502_PWM_CLOCK_HIGH_SHIFT 20 148 149 /* Video Controller Registers */ 150 #define SM502_PANEL_DISP_CTRL 0x080000 151 #define SM502_PDC_8BIT 0x00000000 152 #define SM502_PDC_16BIT 0x00000001 153 #define SM502_PDC_32BIT 0x00000002 154 #define SM502_PDC_DEPTH_MASK 0x00000003 155 #define SM502_PDC_PANEL_ENABLE 0x00000004 156 #define SM502_PDC_GAMMA_ENABLE 0x00000008 157 #define SM502_PDC_HPAN_AUTO 0x00000010 158 #define SM502_PDC_HPAN_DIR_LEFT 0x00000000 159 #define SM502_PDC_HPAN_DIR_RIGHT 0x00000020 160 #define SM502_PDC_VPAN_AUTO 0x00000040 161 #define SM502_PDC_VPAN_DIR_UP 0x00000080 162 #define SM502_PDC_VPAN_DIR_DOWN 0x00000000 163 #define SM502_PDC_TIMING_ENABLE 0x00000100 164 #define SM502_PDC_COLORKEY_ENABLE 0x00000200 165 #define SM502_PDC_CAPTURE_ZV_0 0x00000400 166 #define SM502_PDC_HSYNC_PHASE_LOW 0x00001000 167 #define SM502_PDC_HSYNC_PHASE_HIGH 0x00000000 168 #define SM502_PDC_VSYNC_PHASE_LOW 0x00002000 169 #define SM502_PDC_VSYNC_PHASE_HIGH 0x00000000 170 #define SM502_PDC_CLOCK_ACT_LOW 0x00004000 171 #define SM502_PDC_CLOCK_ACTIVE_HIGH 0x00000000 172 #define SM502_PDC_8BIT_TV_ENABLE 0x00008000 173 #define SM502_PDC_FIFO_HWATER_1 0x00000000 174 #define SM502_PDC_FIFO_HWATER_3 0x00010000 175 #define SM502_PDC_FIFO_HWATER_7 0x00020000 176 #define SM502_PDC_FIFO_HWATER_11 0x00030000 177 #define SM502_PDC_FIFO_HWATE_MASK 0x00030000 178 #define SM502_PDC_TYPE_TFT 0x00000000 179 #define SM502_PDC_TYPE_8BIT_STN 0x00040000 180 #define SM502_PDC_TYPE_12BIT_STN 0x00080000 181 #define SM502_PDC_TYPE_MASK 0x000c0000 182 #define SM502_PDC_DITHERING_ENABLE 0x00100000 183 #define SM502_PDC_TFT_RGB888 0x00000000 184 #define SM502_PDC_TFT_RGB333 0x00200000 185 #define SM502_PDC_TFT_RGB444 0x00400000 186 #define SM502_PDC_TFT_RGB_MASK 0x00600000 187 #define SM502_PDC_DITHER_8_GREY 0x00800000 188 #define SM502_PDC_FPVDDEN_HIGH 0x01000000 189 #define SM502_PDC_FPVDDEN_LOW 0x00000000 190 #define SM502_PDC_PANEL_SIGNALS_ENABLE 0x02000000 191 #define SM502_PDC_VBIASEN_HIGH 0x04000000 192 #define SM502_PDC_VBIASEN_LOW 0x00000000 193 #define SM502_PDC_GPEN_ENABLE 0x08000000 194 195 #define SM502_PANEL_PAN_CTRL 0x080004 196 #define SM502_PANEL_COLOR_KEY 0x080008 197 #define SM502_PANEL_FB_ADDRESS 0x08000C 198 #define SM502_FBA_MASK 0x03fffff0 /* 128bit align */ 199 #define SM502_FBA_CS1 0x04000000 200 #define SM502_FBA_CS0 0x00000000 201 #define SM502_FBA_SYSTEM_MEM 0x08000000 202 #define SM502_FBA_LOCAL_MEM 0x00000000 203 #define SM502_FBA_FLIP_PENDING 0x80000000 204 205 #define SM502_PANEL_FB_OFFSET 0x080010 206 #define SM502_FBO_FB_STRIDE_MASK 0x00003ff0 /* 128bit align */ 207 #define SM502_FBA_WIN_STRIDE_MASK 0x3ff00000 /* 128bit align */ 208 209 #define SM502_PANEL_FB_WIDTH 0x080014 210 #define SM502_FBW_WIN_X_MASK 0x00003fff 211 #define SM502_FBW_WIN_WIDTH_MASK 0x3fff0000 212 213 #define SM502_PANEL_FB_HEIGHT 0x080018 214 #define SM502_FBH_WIN_Y_MASK 0x00003fff 215 #define SM502_FBH_WIN_HEIGHT_MASK 0x3fff0000 216 #define SM502_PANEL_TL 0x08001C 217 #define SM502_TL_LEFT_MASK 0x000007ff 218 #define SM502_TL_TOP_MASK 0x07ff0000 219 220 #define SM502_PANEL_BR 0x080020 221 #define SM502_BR_RIGHT_MASK 0x000007ff 222 #define SM502_BR_BOTTOM_MASK 0x07ff0000 223 224 #define SM502_PANEL_HTOTAL 0x080024 225 #define SM502_HT_HDISPE_MASK 0x00000fff 226 #define SM502_HT_HTOTAL_MASK 0x0fff0000 227 #define SM502_PANEL_HSYNC 0x080028 228 #define SM502_PANEL_VTOTAL 0x08002C 229 #define SM502_VT_VDISPE_MASK 0x00000fff 230 #define SM502_VT_VTOTAL_MASK 0x0fff0000 231 #define SM502_PANEL_VSYNC 0x080030 232 #define SM502_PANEL_CRSR_ADDR 0x0800f0 233 #define SM502_CRSR_ENABLE 0x80000000 234 #define SM502_CRSR_SYSTEM_MEM 0x08000000 235 #define SM502_CRSR_SYSMEM_CS1 0x04000000 236 #define SM502_CRSR_ADDRESS_M 0x03fffff0 237 #define SM502_PANEL_CRSR_XY 0x0800f4 238 #define SM502_CRSR_X_MASK 0x00000fff 239 #define SM502_CRSR_Y_MASK 0x0fff0000 240 #define SM502_PANEL_CRSR_COL12 0x0800f8 241 #define SM502_CRSR_COLOR_1_MASK 0x0000ffff 242 #define SM502_CRSR_COLOR_2_MASK 0xffff0000 243 #define SM502_PANEL_CRSR_COL3 0x0800fc 244 #define SM502_CRSR_COLOR_3_MASK 0x0000ffff 245 246 247 #define SM502_PALETTE_PANEL 0x080400 248 #define SM502_PALETTE_VIDEO 0x080800 249 #define SM502_PALETTE_CRT 0x080c00 250 251 /* drawing engine */ 252 #define SM502_SRC 0x100000 253 #define SM502_SRC_WRAP_ENABLE 0x80000000 254 #define SM502_SRC_X_MASK 0x3fff0000 255 #define SM502_SRC_Y_MASK 0x0000ffff 256 257 #define SM502_DST 0x100004 258 #define SM502_DST_WRAP_ENABLE 0x80000000 259 #define SM502_DST_X_MASK 0x3fff0000 260 #define SM502_DST_Y_MASK 0x0000ffff 261 262 #define SM502_DIMENSION 0x100008 263 #define SM502_DIM_X_MASK 0x3fff0000 264 #define SM502_DIM_Y_MASK 0x0000ffff 265 266 #define SM502_CONTROL 0x10000c 267 #define ROP_COPY 0x0c 268 #define ROP_INVERT 0x03 269 #define SM502_CTRL_ROP_MASK 0x000000ff 270 #define SM502_CTRL_TRANSP_EN 0x00000100 271 #define SM502_CTRL_TRANSP_DST 0x00000200 272 #define SM502_CTRL_TRANSP_SRC 0x00000000 273 #define SM502_CTRL_TRANSP_MATCH 0x00000400 274 #define SM502_CTRL_OPAQUE_MATCH 0x00000000 275 #define SM502_CTRL_REPEAT_ROT 0x00000800 276 #define SM502_CTRL_MONO_PACK_MASK 0x00003000 277 #define SM502_CTRL_MONO_PACK_8BIT 0x00001000 278 #define SM502_CTRL_MONO_PACK_16BIT 0x00002000 279 #define SM502_CTRL_MONO_PACK_32BIT 0x00003000 280 #define SM502_CTRL_ROP2_SRC_PAT 0x00004000 /* otherwise src is bmp */ 281 #define SM502_CTRL_USE_ROP2 0x00008000 /* X-style ROPs vs. Win */ 282 #define SM502_CTRL_COMMAND_MASK 0x001f0000 283 #define SM502_CTRL_CMD_BITBLT 0x00000000 284 #define SM502_CTRL_CMD_RECTFILL 0x00010000 285 #define SM502_CTRL_CMD_DETILE 0x00020000 286 #define SM502_CTRL_CMD_TRAPFILL 0x00030000 287 #define SM502_CTRL_CMD_ALPHA 0x00040000 288 #define SM502_CTRL_CMD_RLESTRIP 0x00050000 289 #define SM502_CTRL_CMD_SHRTSTRK 0x00060000 290 #define SM502_CTRL_CMD_LINE 0x00070000 291 #define SM502_CTRL_CMD_HOSTWRT 0x00080000 292 #define SM502_CTRL_CMD_HOSTREAD 0x00090000 293 #define SM502_CTRL_CMD_WRT_BT 0x000a0000 294 #define SM502_CTRL_CMD_ROTATE 0x000b0000 295 #define SM502_CTRL_CMD_FONT 0x000c0000 296 #define SM502_CTRL_CMD_TEXLOAD 0x000f0000 297 #define SM502_CTRL_DRAWLAST 0x00200000 /* last pixel in line */ 298 #define SM502_CTRL_HOSTBLT_MONO 0x00400000 /* colour otherwise */ 299 #define SM502_CTRL_YSTRETCH_E 0x00800000 300 #define SM502_CTRL_Y_STEP_NEG 0x01000000 /* line, otherwise pos */ 301 #define SM502_CTRL_X_STEP_NEG 0x02000000 /* line, otherwise pos */ 302 #define SM502_CTRL_LINE_AX_Y 0x04000000 /* otherwise X */ 303 #define SM502_CTRL_R_TO_L 0x08000000 /* otherwise L to R */ 304 /* run command when writing SM502_DIMENSION */ 305 #define SM502_CTRL_QUICKSTART_E 0x10000000 306 #define SM502_CTRL_UPD_DESTX 0x20000000 307 #define SM502_CTRL_PAT_COLOR 0x40000000 /* otherwise mono */ 308 #define SM502_CTRL_ENGINE_START 0x80000000 309 310 #define SM502_PITCH 0x100010 311 #define SM502_PITCH_SRC_MASK 0x00003fff 312 #define SM502_PITCH_DST_MASK 0x3fff0000 313 314 #define SM502_FOREGROUND 0x100014 315 #define SM502_BACKGROUND 0x100018 316 #define SM502_STRETCH 0x10001c 317 #define SM502_STRETCH_HEIGHT_MASK 0x00000fff /* source */ 318 #define SM502_STRETCH_ADDR_LINEAR 0x000f0000 /* XY otherwise */ 319 #define SM502_STRETCH_PIXEL_FORMAT_MASK 0x00300000 320 #define SM502_STRETCH_8BIT 0x00000000 321 #define SM502_STRETCH_16BIT 0x00100000 322 #define SM502_STRETCH_32BIT 0x00200000 323 #define SM502_STRETCH_PAT_X_ORIGIN_MASK 0x03800000 324 #define SM502_STRETCH_PAT_Y_ORIGIN_MASK 0x38000000 325 #define SM502_STRETCH_PAT_XY_ENABLE 0x40000000 326 327 #define SM502_COLOR_COMPARE 0x100020 328 #define SM502_COLOR_COMP_MASK 0x100024 329 #define SM502_PLANEMASK 0x100028 330 #define SM502_CLIP_TOP_LEFT 0x10002c 331 #define SM501_CLIP_TOP_MASK 0xffff0000 332 #define SM501_CLIP_LEFT_MASK 0x00000fff 333 #define SM501_CLIP_BLOCK_INSIDE 0x00001000 /* otherwise block outside */ 334 #define SM501_CLIP_ENABLE 0x00002000 335 336 #define SM502_CLIP_BOTTOM_RIGHT 0x100030 337 #define SM501_CLIP_BOTTOM_MASK 0xffff0000 338 #define SM501_CLIP_RIGHT_MASK 0x00001fff 339 340 #define SM502_MONO_PATTERN_0 0x100034 341 #define SM502_MONO_PATTERN_1 0x100038 342 #define SM502_WINDOW_WIDTH 0x10003c 343 #define SM502_WIN_SRC_MASK 0x00001fff 344 #define SM502_WIN_DST_MASK 0x1fff0000 345 346 #define SM502_SRC_BASE 0x100040 347 #define SM502_SRC_BASE_ADDR_MASK 0x03fffff0 /* 128bit align */ 348 #define SM502_SRC_BASE_SYSMEM_CS1 0x04000000 /* SC0 otherw. */ 349 #define SM502_SRC_BASE_SYSMEM 0x08000000 /* local otherw. */ 350 351 #define SM502_DST_BASE 0x100044 352 #define SM502_DST_BASE_ADDR_MASK 0x03fffff0 /* 128bit align */ 353 #define SM502_DST_BASE_SYSMEM_CS1 0x04000000 /* SC0 otherw. */ 354 #define SM502_DST_BASE_SYSMEM 0x08000000 /* local otherw. */ 355 356 #define SM502_ALPHA 0x100048 357 #define SM502_WRAP 0x10004c 358 #define SM502_WRAP_HEIGHT_MASK 0x0000ffff 359 #define SM502_WRAP_WIDTH_MASK 0xffff0000 360 361 #define SM502_STATUS 0x100050 362 #define SM502_CMD_DONE 0x00000001 363 #define SM502_CSC_DONE 0x00000002 364 365 #define SM502_DATAPORT 0x110000 366 367 #endif /* SM502REG_H */ 368