xref: /netbsd-src/sys/dev/ic/rt2860reg.h (revision 11659cbe4ae144f0fd44831a8a20c23fbbfdd80d)
1*11659cbeSchristos /*	$NetBSD: rt2860reg.h,v 1.7 2016/10/08 15:57:11 christos Exp $	*/
2*11659cbeSchristos /*	$OpenBSD: rt2860reg.h,v 1.33 2016/08/17 11:50:52 stsp Exp $	*/
3*11659cbeSchristos /*	$FreeBSD: head/sys/dev/ral/rt2860reg.h 301575 2016-06-08 02:37:23Z kevlo */
49cdb1c70Snonaka 
59cdb1c70Snonaka /*-
69cdb1c70Snonaka  * Copyright (c) 2007
79cdb1c70Snonaka  *	Damien Bergamini <damien.bergamini@free.fr>
89cdb1c70Snonaka  *
99cdb1c70Snonaka  * Permission to use, copy, modify, and distribute this software for any
109cdb1c70Snonaka  * purpose with or without fee is hereby granted, provided that the above
119cdb1c70Snonaka  * copyright notice and this permission notice appear in all copies.
129cdb1c70Snonaka  *
139cdb1c70Snonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
149cdb1c70Snonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
159cdb1c70Snonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
169cdb1c70Snonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
179cdb1c70Snonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
189cdb1c70Snonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
199cdb1c70Snonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
209cdb1c70Snonaka  */
219cdb1c70Snonaka 
22abddfef7Schristos #define RT2860_NOISE_FLOOR		-95
23abddfef7Schristos 
249cdb1c70Snonaka /* PCI registers */
259cdb1c70Snonaka #define RT2860_PCI_CFG			0x0000
269cdb1c70Snonaka #define RT2860_PCI_EECTRL		0x0004
279cdb1c70Snonaka #define RT2860_PCI_MCUCTRL		0x0008
289cdb1c70Snonaka #define RT2860_PCI_SYSCTRL		0x000c
299cdb1c70Snonaka #define RT2860_PCIE_JTAG		0x0010
309cdb1c70Snonaka 
319cdb1c70Snonaka #define RT3090_AUX_CTRL			0x010c
329cdb1c70Snonaka 
339cdb1c70Snonaka #define RT3070_OPT_14			0x0114
349cdb1c70Snonaka 
359cdb1c70Snonaka /* SCH/DMA registers */
369cdb1c70Snonaka #define RT2860_INT_STATUS		0x0200
379cdb1c70Snonaka #define RT2860_INT_MASK			0x0204
389cdb1c70Snonaka #define RT2860_WPDMA_GLO_CFG		0x0208
399cdb1c70Snonaka #define RT2860_WPDMA_RST_IDX		0x020c
409cdb1c70Snonaka #define RT2860_DELAY_INT_CFG		0x0210
419cdb1c70Snonaka #define RT2860_WMM_AIFSN_CFG		0x0214
429cdb1c70Snonaka #define RT2860_WMM_CWMIN_CFG		0x0218
439cdb1c70Snonaka #define RT2860_WMM_CWMAX_CFG		0x021c
449cdb1c70Snonaka #define RT2860_WMM_TXOP0_CFG		0x0220
459cdb1c70Snonaka #define RT2860_WMM_TXOP1_CFG		0x0224
469cdb1c70Snonaka #define RT2860_GPIO_CTRL		0x0228
479cdb1c70Snonaka #define RT2860_MCU_CMD_REG		0x022c
489cdb1c70Snonaka #define RT2860_TX_BASE_PTR(qid)		(0x0230 + (qid) * 16)
499cdb1c70Snonaka #define RT2860_TX_MAX_CNT(qid)		(0x0234 + (qid) * 16)
509cdb1c70Snonaka #define RT2860_TX_CTX_IDX(qid)		(0x0238 + (qid) * 16)
519cdb1c70Snonaka #define RT2860_TX_DTX_IDX(qid)		(0x023c + (qid) * 16)
529cdb1c70Snonaka #define RT2860_RX_BASE_PTR		0x0290
539cdb1c70Snonaka #define RT2860_RX_MAX_CNT		0x0294
549cdb1c70Snonaka #define RT2860_RX_CALC_IDX		0x0298
559cdb1c70Snonaka #define RT2860_FS_DRX_IDX		0x029c
569cdb1c70Snonaka #define RT2860_USB_DMA_CFG		0x02a0	/* RT2870 only */
579cdb1c70Snonaka #define RT2860_US_CYC_CNT		0x02a4
589cdb1c70Snonaka 
599cdb1c70Snonaka /* PBF registers */
609cdb1c70Snonaka #define RT2860_SYS_CTRL			0x0400
619cdb1c70Snonaka #define RT2860_HOST_CMD			0x0404
629cdb1c70Snonaka #define RT2860_PBF_CFG			0x0408
639cdb1c70Snonaka #define RT2860_MAX_PCNT			0x040c
649cdb1c70Snonaka #define RT2860_BUF_CTRL			0x0410
659cdb1c70Snonaka #define RT2860_MCU_INT_STA		0x0414
669cdb1c70Snonaka #define RT2860_MCU_INT_ENA		0x0418
679cdb1c70Snonaka #define RT2860_TXQ_IO(qid)		(0x041c + (qid) * 4)
689cdb1c70Snonaka #define RT2860_RX0Q_IO			0x0424
699cdb1c70Snonaka #define RT2860_BCN_OFFSET0		0x042c
709cdb1c70Snonaka #define RT2860_BCN_OFFSET1		0x0430
719cdb1c70Snonaka #define RT2860_TXRXQ_STA		0x0434
729cdb1c70Snonaka #define RT2860_TXRXQ_PCNT		0x0438
739cdb1c70Snonaka #define RT2860_PBF_DBG			0x043c
749cdb1c70Snonaka #define RT2860_CAP_CTRL			0x0440
759cdb1c70Snonaka 
769cdb1c70Snonaka /* RT3070 registers */
779cdb1c70Snonaka #define RT3070_RF_CSR_CFG		0x0500
789cdb1c70Snonaka #define RT3070_EFUSE_CTRL		0x0580
799cdb1c70Snonaka #define RT3070_EFUSE_DATA0		0x0590
809cdb1c70Snonaka #define RT3070_EFUSE_DATA1		0x0594
819cdb1c70Snonaka #define RT3070_EFUSE_DATA2		0x0598
829cdb1c70Snonaka #define RT3070_EFUSE_DATA3		0x059c
839cdb1c70Snonaka #define RT3090_OSC_CTRL			0x05a4
849cdb1c70Snonaka #define RT3070_LDO_CFG0			0x05d4
859cdb1c70Snonaka #define RT3070_GPIO_SWITCH		0x05dc
869cdb1c70Snonaka 
8733f25f9fSchristos /* RT5592 registers */
8833f25f9fSchristos #define RT5592_DEBUG_INDEX		0x05e8
8933f25f9fSchristos 
909cdb1c70Snonaka /* MAC registers */
919cdb1c70Snonaka #define RT2860_ASIC_VER_ID		0x1000
929cdb1c70Snonaka #define RT2860_MAC_SYS_CTRL		0x1004
939cdb1c70Snonaka #define RT2860_MAC_ADDR_DW0		0x1008
949cdb1c70Snonaka #define RT2860_MAC_ADDR_DW1		0x100c
959cdb1c70Snonaka #define RT2860_MAC_BSSID_DW0		0x1010
969cdb1c70Snonaka #define RT2860_MAC_BSSID_DW1		0x1014
979cdb1c70Snonaka #define RT2860_MAX_LEN_CFG		0x1018
989cdb1c70Snonaka #define RT2860_BBP_CSR_CFG		0x101c
999cdb1c70Snonaka #define RT2860_RF_CSR_CFG0		0x1020
1009cdb1c70Snonaka #define RT2860_RF_CSR_CFG1		0x1024
1019cdb1c70Snonaka #define RT2860_RF_CSR_CFG2		0x1028
1029cdb1c70Snonaka #define RT2860_LED_CFG			0x102c
1039cdb1c70Snonaka 
1049cdb1c70Snonaka /* undocumented registers */
1059cdb1c70Snonaka #define RT2860_DEBUG			0x10f4
1069cdb1c70Snonaka 
1079cdb1c70Snonaka /* MAC Timing control registers */
1089cdb1c70Snonaka #define RT2860_XIFS_TIME_CFG		0x1100
1099cdb1c70Snonaka #define RT2860_BKOFF_SLOT_CFG		0x1104
1109cdb1c70Snonaka #define RT2860_NAV_TIME_CFG		0x1108
1119cdb1c70Snonaka #define RT2860_CH_TIME_CFG		0x110c
1129cdb1c70Snonaka #define RT2860_PBF_LIFE_TIMER		0x1110
1139cdb1c70Snonaka #define RT2860_BCN_TIME_CFG		0x1114
1149cdb1c70Snonaka #define RT2860_TBTT_SYNC_CFG		0x1118
1159cdb1c70Snonaka #define RT2860_TSF_TIMER_DW0		0x111c
1169cdb1c70Snonaka #define RT2860_TSF_TIMER_DW1		0x1120
1179cdb1c70Snonaka #define RT2860_TBTT_TIMER		0x1124
1189cdb1c70Snonaka #define RT2860_INT_TIMER_CFG		0x1128
1199cdb1c70Snonaka #define RT2860_INT_TIMER_EN		0x112c
1209cdb1c70Snonaka #define RT2860_CH_IDLE_TIME		0x1130
1219cdb1c70Snonaka 
1229cdb1c70Snonaka /* MAC Power Save configuration registers */
1239cdb1c70Snonaka #define RT2860_MAC_STATUS_REG		0x1200
1249cdb1c70Snonaka #define RT2860_PWR_PIN_CFG		0x1204
1259cdb1c70Snonaka #define RT2860_AUTO_WAKEUP_CFG		0x1208
1269cdb1c70Snonaka 
1279cdb1c70Snonaka /* MAC TX configuration registers */
1289cdb1c70Snonaka #define RT2860_EDCA_AC_CFG(aci)		(0x1300 + (aci) * 4)
1299cdb1c70Snonaka #define RT2860_EDCA_TID_AC_MAP		0x1310
1309cdb1c70Snonaka #define RT2860_TX_PWR_CFG(ridx)		(0x1314 + (ridx) * 4)
1319cdb1c70Snonaka #define RT2860_TX_PIN_CFG		0x1328
1329cdb1c70Snonaka #define RT2860_TX_BAND_CFG		0x132c
1339cdb1c70Snonaka #define RT2860_TX_SW_CFG0		0x1330
1349cdb1c70Snonaka #define RT2860_TX_SW_CFG1		0x1334
1359cdb1c70Snonaka #define RT2860_TX_SW_CFG2		0x1338
1369cdb1c70Snonaka #define RT2860_TXOP_THRES_CFG		0x133c
1379cdb1c70Snonaka #define RT2860_TXOP_CTRL_CFG		0x1340
1389cdb1c70Snonaka #define RT2860_TX_RTS_CFG		0x1344
1399cdb1c70Snonaka #define RT2860_TX_TIMEOUT_CFG		0x1348
1409cdb1c70Snonaka #define RT2860_TX_RTY_CFG		0x134c
1419cdb1c70Snonaka #define RT2860_TX_LINK_CFG		0x1350
1429cdb1c70Snonaka #define RT2860_HT_FBK_CFG0		0x1354
1439cdb1c70Snonaka #define RT2860_HT_FBK_CFG1		0x1358
1449cdb1c70Snonaka #define RT2860_LG_FBK_CFG0		0x135c
1459cdb1c70Snonaka #define RT2860_LG_FBK_CFG1		0x1360
1469cdb1c70Snonaka #define RT2860_CCK_PROT_CFG		0x1364
1479cdb1c70Snonaka #define RT2860_OFDM_PROT_CFG		0x1368
1489cdb1c70Snonaka #define RT2860_MM20_PROT_CFG		0x136c
1499cdb1c70Snonaka #define RT2860_MM40_PROT_CFG		0x1370
1509cdb1c70Snonaka #define RT2860_GF20_PROT_CFG		0x1374
1519cdb1c70Snonaka #define RT2860_GF40_PROT_CFG		0x1378
1529cdb1c70Snonaka #define RT2860_EXP_CTS_TIME		0x137c
1539cdb1c70Snonaka #define RT2860_EXP_ACK_TIME		0x1380
1549cdb1c70Snonaka 
1559cdb1c70Snonaka /* MAC RX configuration registers */
1569cdb1c70Snonaka #define RT2860_RX_FILTR_CFG		0x1400
1579cdb1c70Snonaka #define RT2860_AUTO_RSP_CFG		0x1404
1589cdb1c70Snonaka #define RT2860_LEGACY_BASIC_RATE	0x1408
1599cdb1c70Snonaka #define RT2860_HT_BASIC_RATE		0x140c
1609cdb1c70Snonaka #define RT2860_HT_CTRL_CFG		0x1410
1619cdb1c70Snonaka #define RT2860_SIFS_COST_CFG		0x1414
1629cdb1c70Snonaka #define RT2860_RX_PARSER_CFG		0x1418
1639cdb1c70Snonaka 
1649cdb1c70Snonaka /* MAC Security configuration registers */
1659cdb1c70Snonaka #define RT2860_TX_SEC_CNT0		0x1500
1669cdb1c70Snonaka #define RT2860_RX_SEC_CNT0		0x1504
1679cdb1c70Snonaka #define RT2860_CCMP_FC_MUTE		0x1508
1689cdb1c70Snonaka 
1699cdb1c70Snonaka /* MAC HCCA/PSMP configuration registers */
1709cdb1c70Snonaka #define RT2860_TXOP_HLDR_ADDR0		0x1600
1719cdb1c70Snonaka #define RT2860_TXOP_HLDR_ADDR1		0x1604
1729cdb1c70Snonaka #define RT2860_TXOP_HLDR_ET		0x1608
1739cdb1c70Snonaka #define RT2860_QOS_CFPOLL_RA_DW0	0x160c
1749cdb1c70Snonaka #define RT2860_QOS_CFPOLL_A1_DW1	0x1610
1759cdb1c70Snonaka #define RT2860_QOS_CFPOLL_QC		0x1614
1769cdb1c70Snonaka 
1779cdb1c70Snonaka /* MAC Statistics Counters */
1789cdb1c70Snonaka #define RT2860_RX_STA_CNT0		0x1700
1799cdb1c70Snonaka #define RT2860_RX_STA_CNT1		0x1704
1809cdb1c70Snonaka #define RT2860_RX_STA_CNT2		0x1708
1819cdb1c70Snonaka #define RT2860_TX_STA_CNT0		0x170c
1829cdb1c70Snonaka #define RT2860_TX_STA_CNT1		0x1710
1839cdb1c70Snonaka #define RT2860_TX_STA_CNT2		0x1714
1849cdb1c70Snonaka #define RT2860_TX_STAT_FIFO		0x1718
1859cdb1c70Snonaka 
1869cdb1c70Snonaka /* RX WCID search table */
1879cdb1c70Snonaka #define RT2860_WCID_ENTRY(wcid)		(0x1800 + (wcid) * 8)
1889cdb1c70Snonaka 
1899cdb1c70Snonaka #define RT2860_FW_BASE			0x2000
1909cdb1c70Snonaka #define RT2870_FW_BASE			0x3000
1919cdb1c70Snonaka 
1929cdb1c70Snonaka /* Pair-wise key table */
1939cdb1c70Snonaka #define RT2860_PKEY(wcid)		(0x4000 + (wcid) * 32)
1949cdb1c70Snonaka 
1959cdb1c70Snonaka /* IV/EIV table */
1969cdb1c70Snonaka #define RT2860_IVEIV(wcid)		(0x6000 + (wcid) * 8)
1979cdb1c70Snonaka 
1989cdb1c70Snonaka /* WCID attribute table */
1999cdb1c70Snonaka #define RT2860_WCID_ATTR(wcid)		(0x6800 + (wcid) * 4)
2009cdb1c70Snonaka 
2019cdb1c70Snonaka /* Shared Key Table */
2029cdb1c70Snonaka #define RT2860_SKEY(vap, kidx)		(0x6c00 + (vap) * 128 + (kidx) * 32)
2039cdb1c70Snonaka 
2049cdb1c70Snonaka /* Shared Key Mode */
2059cdb1c70Snonaka #define RT2860_SKEY_MODE_0_7		0x7000
2069cdb1c70Snonaka #define RT2860_SKEY_MODE_8_15		0x7004
2079cdb1c70Snonaka #define RT2860_SKEY_MODE_16_23		0x7008
2089cdb1c70Snonaka #define RT2860_SKEY_MODE_24_31		0x700c
2099cdb1c70Snonaka 
2109cdb1c70Snonaka /* Shared Memory between MCU and host */
2119cdb1c70Snonaka #define RT2860_H2M_MAILBOX		0x7010
2129cdb1c70Snonaka #define RT2860_H2M_MAILBOX_CID		0x7014
2139cdb1c70Snonaka #define RT2860_H2M_MAILBOX_STATUS	0x701c
21433f25f9fSchristos #define RT2860_H2M_INTSRC		0x7024
2159cdb1c70Snonaka #define RT2860_H2M_BBPAGENT		0x7028
2169cdb1c70Snonaka #define RT2860_BCN_BASE(vap)		(0x7800 + (vap) * 512)
2179cdb1c70Snonaka 
2189cdb1c70Snonaka 
2199cdb1c70Snonaka /* possible flags for RT2860_PCI_CFG */
220abddfef7Schristos #define RT2860_PCI_CFG_USB	(1U << 17)
221abddfef7Schristos #define RT2860_PCI_CFG_PCI	(1U << 16)
2229cdb1c70Snonaka 
2239cdb1c70Snonaka /* possible flags for register RT2860_PCI_EECTRL */
224abddfef7Schristos #define RT2860_C	(1U << 0)
225abddfef7Schristos #define RT2860_S	(1U << 1)
226abddfef7Schristos #define RT2860_D	(1U << 2)
2279cdb1c70Snonaka #define RT2860_SHIFT_D	2
228abddfef7Schristos #define RT2860_Q	(1U << 3)
2299cdb1c70Snonaka #define RT2860_SHIFT_Q	3
2309cdb1c70Snonaka 
2319cdb1c70Snonaka /* possible flags for registers INT_STATUS/INT_MASK */
232abddfef7Schristos #define RT2860_TX_COHERENT	(1U << 17)
233abddfef7Schristos #define RT2860_RX_COHERENT	(1U << 16)
234abddfef7Schristos #define RT2860_MAC_INT_4	(1U << 15)
235abddfef7Schristos #define RT2860_MAC_INT_3	(1U << 14)
236abddfef7Schristos #define RT2860_MAC_INT_2	(1U << 13)
237abddfef7Schristos #define RT2860_MAC_INT_1	(1U << 12)
238abddfef7Schristos #define RT2860_MAC_INT_0	(1U << 11)
239abddfef7Schristos #define RT2860_TX_RX_COHERENT	(1U << 10)
240abddfef7Schristos #define RT2860_MCU_CMD_INT	(1U <<  9)
241abddfef7Schristos #define RT2860_TX_DONE_INT5	(1U <<  8)
242abddfef7Schristos #define RT2860_TX_DONE_INT4	(1U <<  7)
243abddfef7Schristos #define RT2860_TX_DONE_INT3	(1U <<  6)
244abddfef7Schristos #define RT2860_TX_DONE_INT2	(1U <<  5)
245abddfef7Schristos #define RT2860_TX_DONE_INT1	(1U <<  4)
246abddfef7Schristos #define RT2860_TX_DONE_INT0	(1U <<  3)
247abddfef7Schristos #define RT2860_RX_DONE_INT	(1U <<  2)
248abddfef7Schristos #define RT2860_TX_DLY_INT	(1U <<  1)
249abddfef7Schristos #define RT2860_RX_DLY_INT	(1U <<  0)
2509cdb1c70Snonaka 
2519cdb1c70Snonaka /* possible flags for register WPDMA_GLO_CFG */
2529cdb1c70Snonaka #define RT2860_HDR_SEG_LEN_SHIFT	8
253abddfef7Schristos #define RT2860_BIG_ENDIAN		(1U << 7)
254abddfef7Schristos #define RT2860_TX_WB_DDONE		(1U << 6)
2559cdb1c70Snonaka #define RT2860_WPDMA_BT_SIZE_SHIFT	4
2569cdb1c70Snonaka #define RT2860_WPDMA_BT_SIZE16		0
2579cdb1c70Snonaka #define RT2860_WPDMA_BT_SIZE32		1
2589cdb1c70Snonaka #define RT2860_WPDMA_BT_SIZE64		2
2599cdb1c70Snonaka #define RT2860_WPDMA_BT_SIZE128		3
260abddfef7Schristos #define RT2860_RX_DMA_BUSY		(1U << 3)
261abddfef7Schristos #define RT2860_RX_DMA_EN		(1U << 2)
262abddfef7Schristos #define RT2860_TX_DMA_BUSY		(1U << 1)
263abddfef7Schristos #define RT2860_TX_DMA_EN		(1U << 0)
264abddfef7Schristos 
265abddfef7Schristos /* flags for register WPDMA_RST_IDX */
266abddfef7Schristos #define RT2860_RST_DRX_IDX0		(1U << 16)
267abddfef7Schristos #define RT2860_RST_DTX_IDX5		(1U <<  5)
268abddfef7Schristos #define RT2860_RST_DTX_IDX4		(1U <<  4)
269abddfef7Schristos #define RT2860_RST_DTX_IDX3		(1U <<  3)
270abddfef7Schristos #define RT2860_RST_DTX_IDX2		(1U <<  2)
271abddfef7Schristos #define RT2860_RST_DTX_IDX1		(1U <<  1)
272abddfef7Schristos #define RT2860_RST_DTX_IDX0		(1U <<  0)
2739cdb1c70Snonaka 
2749cdb1c70Snonaka /* possible flags for register DELAY_INT_CFG */
27533f25f9fSchristos #define RT2860_TXDLY_INT_EN		(1U << 31)
2769cdb1c70Snonaka #define RT2860_TXMAX_PINT_SHIFT		24
2779cdb1c70Snonaka #define RT2860_TXMAX_PTIME_SHIFT	16
27833f25f9fSchristos #define RT2860_RXDLY_INT_EN		(1U << 15)
2799cdb1c70Snonaka #define RT2860_RXMAX_PINT_SHIFT		8
2809cdb1c70Snonaka #define RT2860_RXMAX_PTIME_SHIFT	0
2819cdb1c70Snonaka 
2829cdb1c70Snonaka /* possible flags for register GPIO_CTRL */
2839cdb1c70Snonaka #define RT2860_GPIO_D_SHIFT	8
2849cdb1c70Snonaka #define RT2860_GPIO_O_SHIFT	0
2859cdb1c70Snonaka 
2869cdb1c70Snonaka /* possible flags for register USB_DMA_CFG */
28733f25f9fSchristos #define RT2860_USB_TX_BUSY		(1U << 31)
28833f25f9fSchristos #define RT2860_USB_RX_BUSY		(1U << 30)
2899cdb1c70Snonaka #define RT2860_USB_EPOUT_VLD_SHIFT	24
29033f25f9fSchristos #define RT2860_USB_TX_EN		(1U << 23)
29133f25f9fSchristos #define RT2860_USB_RX_EN		(1U << 22)
29233f25f9fSchristos #define RT2860_USB_RX_AGG_EN		(1U << 21)
29333f25f9fSchristos #define RT2860_USB_TXOP_HALT		(1U << 20)
29433f25f9fSchristos #define RT2860_USB_TX_CLEAR		(1U << 19)
29533f25f9fSchristos #define RT2860_USB_PHY_WD_EN		(1U << 16)
29633f25f9fSchristos #define RT2860_USB_PHY_MAN_RST		(1U << 15)
2979cdb1c70Snonaka #define RT2860_USB_RX_AGG_LMT(x)	((x) << 8)	/* in unit of 1KB */
2989cdb1c70Snonaka #define RT2860_USB_RX_AGG_TO(x)		((x) & 0xff)	/* in unit of 33ns */
2999cdb1c70Snonaka 
3009cdb1c70Snonaka /* possible flags for register US_CYC_CNT */
301abddfef7Schristos #define RT2860_TEST_EN		(1U << 24)
3029cdb1c70Snonaka #define RT2860_TEST_SEL_SHIFT	16
303abddfef7Schristos #define RT2860_BT_MODE_EN	(1U <<  8)
3049cdb1c70Snonaka #define RT2860_US_CYC_CNT_SHIFT	0
3059cdb1c70Snonaka 
3069cdb1c70Snonaka /* possible flags for register SYS_CTRL */
307abddfef7Schristos #define RT2860_HST_PM_SEL	(1U << 16)
308abddfef7Schristos #define RT2860_CAP_MODE		(1U << 14)
309abddfef7Schristos #define RT2860_PME_OEN		(1U << 13)
310abddfef7Schristos #define RT2860_CLKSELECT	(1U << 12)
311abddfef7Schristos #define RT2860_PBF_CLK_EN	(1U << 11)
312abddfef7Schristos #define RT2860_MAC_CLK_EN	(1U << 10)
313abddfef7Schristos #define RT2860_DMA_CLK_EN	(1U <<  9)
314abddfef7Schristos #define RT2860_MCU_READY	(1U <<  7)
315abddfef7Schristos #define RT2860_ASY_RESET	(1U <<  4)
316abddfef7Schristos #define RT2860_PBF_RESET	(1U <<  3)
317abddfef7Schristos #define RT2860_MAC_RESET	(1U <<  2)
318abddfef7Schristos #define RT2860_DMA_RESET	(1U <<  1)
319abddfef7Schristos #define RT2860_MCU_RESET	(1U <<  0)
3209cdb1c70Snonaka 
3219cdb1c70Snonaka /* possible values for register HOST_CMD */
3229cdb1c70Snonaka #define RT2860_MCU_CMD_SLEEP	0x30
3239cdb1c70Snonaka #define RT2860_MCU_CMD_WAKEUP	0x31
3249cdb1c70Snonaka #define RT2860_MCU_CMD_LEDS	0x50
3259cdb1c70Snonaka #define RT2860_MCU_CMD_LED_RSSI	0x51
3269cdb1c70Snonaka #define RT2860_MCU_CMD_LED1	0x52
3279cdb1c70Snonaka #define RT2860_MCU_CMD_LED2	0x53
3289cdb1c70Snonaka #define RT2860_MCU_CMD_LED3	0x54
3299cdb1c70Snonaka #define RT2860_MCU_CMD_RFRESET	0x72
3309cdb1c70Snonaka #define RT2860_MCU_CMD_ANTSEL	0x73
3319cdb1c70Snonaka #define RT2860_MCU_CMD_BBP	0x80
3329cdb1c70Snonaka #define RT2860_MCU_CMD_PSLEVEL	0x83
3339cdb1c70Snonaka 
3349cdb1c70Snonaka /* possible flags for register PBF_CFG */
3359cdb1c70Snonaka #define RT2860_TX1Q_NUM_SHIFT	21
3369cdb1c70Snonaka #define RT2860_TX2Q_NUM_SHIFT	16
337abddfef7Schristos #define RT2860_NULL0_MODE	(1U << 15)
338abddfef7Schristos #define RT2860_NULL1_MODE	(1U << 14)
339abddfef7Schristos #define RT2860_RX_DROP_MODE	(1U << 13)
340abddfef7Schristos #define RT2860_TX0Q_MANUAL	(1U << 12)
341abddfef7Schristos #define RT2860_TX1Q_MANUAL	(1U << 11)
342abddfef7Schristos #define RT2860_TX2Q_MANUAL	(1U << 10)
343abddfef7Schristos #define RT2860_RX0Q_MANUAL	(1U <<  9)
344abddfef7Schristos #define RT2860_HCCA_EN		(1U <<  8)
345abddfef7Schristos #define RT2860_TX0Q_EN		(1U <<  4)
346abddfef7Schristos #define RT2860_TX1Q_EN		(1U <<  3)
347abddfef7Schristos #define RT2860_TX2Q_EN		(1U <<  2)
348abddfef7Schristos #define RT2860_RX0Q_EN		(1U <<  1)
3499cdb1c70Snonaka 
3509cdb1c70Snonaka /* possible flags for register BUF_CTRL */
351abddfef7Schristos #define RT2860_WRITE_TXQ(qid)	(1U << (11 - (qid)))
352abddfef7Schristos #define RT2860_NULL0_KICK	(1U << 7)
353abddfef7Schristos #define RT2860_NULL1_KICK	(1U << 6)
354abddfef7Schristos #define RT2860_BUF_RESET	(1U << 5)
355abddfef7Schristos #define RT2860_READ_TXQ(qid)	(1U << (3 - (qid))
356abddfef7Schristos #define RT2860_READ_RX0Q	(1U << 0)
3579cdb1c70Snonaka 
3589cdb1c70Snonaka /* possible flags for registers MCU_INT_STA/MCU_INT_ENA */
359abddfef7Schristos #define RT2860_MCU_MAC_INT_8	(1U << 24)
360abddfef7Schristos #define RT2860_MCU_MAC_INT_7	(1U << 23)
361abddfef7Schristos #define RT2860_MCU_MAC_INT_6	(1U << 22)
362abddfef7Schristos #define RT2860_MCU_MAC_INT_4	(1U << 20)
363abddfef7Schristos #define RT2860_MCU_MAC_INT_3	(1U << 19)
364abddfef7Schristos #define RT2860_MCU_MAC_INT_2	(1U << 18)
365abddfef7Schristos #define RT2860_MCU_MAC_INT_1	(1U << 17)
366abddfef7Schristos #define RT2860_MCU_MAC_INT_0	(1U << 16)
367abddfef7Schristos #define RT2860_DTX0_INT		(1U << 11)
368abddfef7Schristos #define RT2860_DTX1_INT		(1U << 10)
369abddfef7Schristos #define RT2860_DTX2_INT		(1U <<  9)
370abddfef7Schristos #define RT2860_DRX0_INT		(1U <<  8)
371abddfef7Schristos #define RT2860_HCMD_INT		(1U <<  7)
372abddfef7Schristos #define RT2860_N0TX_INT		(1U <<  6)
373abddfef7Schristos #define RT2860_N1TX_INT		(1U <<  5)
374abddfef7Schristos #define RT2860_BCNTX_INT	(1U <<  4)
375abddfef7Schristos #define RT2860_MTX0_INT		(1U <<  3)
376abddfef7Schristos #define RT2860_MTX1_INT		(1U <<  2)
377abddfef7Schristos #define RT2860_MTX2_INT		(1U <<  1)
378abddfef7Schristos #define RT2860_MRX0_INT		(1U <<  0)
3799cdb1c70Snonaka 
3809cdb1c70Snonaka /* possible flags for register TXRXQ_PCNT */
3819cdb1c70Snonaka #define RT2860_RX0Q_PCNT_MASK	0xff000000
3829cdb1c70Snonaka #define RT2860_TX2Q_PCNT_MASK	0x00ff0000
3839cdb1c70Snonaka #define RT2860_TX1Q_PCNT_MASK	0x0000ff00
3849cdb1c70Snonaka #define RT2860_TX0Q_PCNT_MASK	0x000000ff
3859cdb1c70Snonaka 
3869cdb1c70Snonaka /* possible flags for register CAP_CTRL */
38733f25f9fSchristos #define RT2860_CAP_ADC_FEQ		(1U << 31)
38833f25f9fSchristos #define RT2860_CAP_START		(1U << 30)
38933f25f9fSchristos #define RT2860_MAN_TRIG			(1U << 29)
3909cdb1c70Snonaka #define RT2860_TRIG_OFFSET_SHIFT	16
3919cdb1c70Snonaka #define RT2860_START_ADDR_SHIFT		0
3929cdb1c70Snonaka 
3939cdb1c70Snonaka /* possible flags for register RF_CSR_CFG */
394abddfef7Schristos #define RT3070_RF_KICK		(1U << 17)
395abddfef7Schristos #define RT3070_RF_WRITE		(1U << 16)
3969cdb1c70Snonaka 
3979cdb1c70Snonaka /* possible flags for register EFUSE_CTRL */
39833f25f9fSchristos #define RT3070_SEL_EFUSE	(1U << 31)
39933f25f9fSchristos #define RT3070_EFSROM_KICK	(1U << 30)
4009cdb1c70Snonaka #define RT3070_EFSROM_AIN_MASK	0x03ff0000
4019cdb1c70Snonaka #define RT3070_EFSROM_AIN_SHIFT	16
4029cdb1c70Snonaka #define RT3070_EFSROM_MODE_MASK	0x000000c0
4039cdb1c70Snonaka #define RT3070_EFUSE_AOUT_MASK	0x0000003f
4049cdb1c70Snonaka 
40533f25f9fSchristos /* possible flag for register DEBUG_INDEX */
40633f25f9fSchristos #define RT5592_SEL_XTAL		(1U << 31)
40733f25f9fSchristos 
4089cdb1c70Snonaka /* possible flags for register MAC_SYS_CTRL */
409abddfef7Schristos #define RT2860_RX_TS_EN		(1U << 7)
410abddfef7Schristos #define RT2860_WLAN_HALT_EN	(1U << 6)
411abddfef7Schristos #define RT2860_PBF_LOOP_EN	(1U << 5)
412abddfef7Schristos #define RT2860_CONT_TX_TEST	(1U << 4)
413abddfef7Schristos #define RT2860_MAC_RX_EN	(1U << 3)
414abddfef7Schristos #define RT2860_MAC_TX_EN	(1U << 2)
415abddfef7Schristos #define RT2860_BBP_HRST		(1U << 1)
416abddfef7Schristos #define RT2860_MAC_SRST		(1U << 0)
4179cdb1c70Snonaka 
4189cdb1c70Snonaka /* possible flags for register MAC_BSSID_DW1 */
4199cdb1c70Snonaka #define RT2860_MULTI_BCN_NUM_SHIFT	18
4209cdb1c70Snonaka #define RT2860_MULTI_BSSID_MODE_SHIFT	16
4219cdb1c70Snonaka 
4229cdb1c70Snonaka /* possible flags for register MAX_LEN_CFG */
4239cdb1c70Snonaka #define RT2860_MIN_MPDU_LEN_SHIFT	16
4249cdb1c70Snonaka #define RT2860_MAX_PSDU_LEN_SHIFT	12
4259cdb1c70Snonaka #define RT2860_MAX_PSDU_LEN8K		0
4269cdb1c70Snonaka #define RT2860_MAX_PSDU_LEN16K		1
4279cdb1c70Snonaka #define RT2860_MAX_PSDU_LEN32K		2
4289cdb1c70Snonaka #define RT2860_MAX_PSDU_LEN64K		3
4299cdb1c70Snonaka #define RT2860_MAX_MPDU_LEN_SHIFT	0
4309cdb1c70Snonaka 
4319cdb1c70Snonaka /* possible flags for registers BBP_CSR_CFG/H2M_BBPAGENT */
432abddfef7Schristos #define RT2860_BBP_RW_PARALLEL		(1U << 19)
433abddfef7Schristos #define RT2860_BBP_PAR_DUR_112_5	(1U << 18)
434abddfef7Schristos #define RT2860_BBP_CSR_KICK		(1U << 17)
435abddfef7Schristos #define RT2860_BBP_CSR_READ		(1U << 16)
4369cdb1c70Snonaka #define RT2860_BBP_ADDR_SHIFT		8
4379cdb1c70Snonaka #define RT2860_BBP_DATA_SHIFT		0
4389cdb1c70Snonaka 
4399cdb1c70Snonaka /* possible flags for register RF_CSR_CFG0 */
44033f25f9fSchristos #define RT2860_RF_REG_CTRL		(1U << 31)
44133f25f9fSchristos #define RT2860_RF_LE_SEL1		(1U << 30)
44233f25f9fSchristos #define RT2860_RF_LE_STBY		(1U << 29)
4439cdb1c70Snonaka #define RT2860_RF_REG_WIDTH_SHIFT	24
4449cdb1c70Snonaka #define RT2860_RF_REG_0_SHIFT		0
4459cdb1c70Snonaka 
4469cdb1c70Snonaka /* possible flags for register RF_CSR_CFG1 */
447abddfef7Schristos #define RT2860_RF_DUR_5		(1U << 24)
4489cdb1c70Snonaka #define RT2860_RF_REG_1_SHIFT	0
4499cdb1c70Snonaka 
4509cdb1c70Snonaka /* possible flags for register LED_CFG */
451abddfef7Schristos #define RT2860_LED_POL			(1U << 30)
4529cdb1c70Snonaka #define RT2860_Y_LED_MODE_SHIFT		28
4539cdb1c70Snonaka #define RT2860_G_LED_MODE_SHIFT		26
4549cdb1c70Snonaka #define RT2860_R_LED_MODE_SHIFT		24
4559cdb1c70Snonaka #define RT2860_LED_MODE_OFF		0
4569cdb1c70Snonaka #define RT2860_LED_MODE_BLINK_TX	1
4579cdb1c70Snonaka #define RT2860_LED_MODE_SLOW_BLINK	2
4589cdb1c70Snonaka #define RT2860_LED_MODE_ON		3
4599cdb1c70Snonaka #define RT2860_SLOW_BLK_TIME_SHIFT	16
4609cdb1c70Snonaka #define RT2860_LED_OFF_TIME_SHIFT	8
4619cdb1c70Snonaka #define RT2860_LED_ON_TIME_SHIFT	0
4629cdb1c70Snonaka 
4639cdb1c70Snonaka /* possible flags for register XIFS_TIME_CFG */
464abddfef7Schristos #define RT2860_BB_RXEND_EN		(1U << 29)
4659cdb1c70Snonaka #define RT2860_EIFS_TIME_SHIFT		20
4669cdb1c70Snonaka #define RT2860_OFDM_XIFS_TIME_SHIFT	16
4679cdb1c70Snonaka #define RT2860_OFDM_SIFS_TIME_SHIFT	8
4689cdb1c70Snonaka #define RT2860_CCK_SIFS_TIME_SHIFT	0
4699cdb1c70Snonaka 
4709cdb1c70Snonaka /* possible flags for register BKOFF_SLOT_CFG */
4719cdb1c70Snonaka #define RT2860_CC_DELAY_TIME_SHIFT	8
4729cdb1c70Snonaka #define RT2860_SLOT_TIME		0
4739cdb1c70Snonaka 
4749cdb1c70Snonaka /* possible flags for register NAV_TIME_CFG */
47533f25f9fSchristos #define RT2860_NAV_UPD			(1U << 31)
4769cdb1c70Snonaka #define RT2860_NAV_UPD_VAL_SHIFT	16
47733f25f9fSchristos #define RT2860_NAV_CLR_EN		(1U << 15)
4789cdb1c70Snonaka #define RT2860_NAV_TIMER_SHIFT		0
4799cdb1c70Snonaka 
4809cdb1c70Snonaka /* possible flags for register CH_TIME_CFG */
481abddfef7Schristos #define RT2860_EIFS_AS_CH_BUSY	(1U << 4)
482abddfef7Schristos #define RT2860_NAV_AS_CH_BUSY	(1U << 3)
483abddfef7Schristos #define RT2860_RX_AS_CH_BUSY	(1U << 2)
484abddfef7Schristos #define RT2860_TX_AS_CH_BUSY	(1U << 1)
485abddfef7Schristos #define RT2860_CH_STA_TIMER_EN	(1U << 0)
4869cdb1c70Snonaka 
4879cdb1c70Snonaka /* possible values for register BCN_TIME_CFG */
4889cdb1c70Snonaka #define RT2860_TSF_INS_COMP_SHIFT	24
489abddfef7Schristos #define RT2860_BCN_TX_EN		(1U << 20)
490abddfef7Schristos #define RT2860_TBTT_TIMER_EN		(1U << 19)
4919cdb1c70Snonaka #define RT2860_TSF_SYNC_MODE_SHIFT	17
4929cdb1c70Snonaka #define RT2860_TSF_SYNC_MODE_DIS	0
4939cdb1c70Snonaka #define RT2860_TSF_SYNC_MODE_STA	1
4949cdb1c70Snonaka #define RT2860_TSF_SYNC_MODE_IBSS	2
4959cdb1c70Snonaka #define RT2860_TSF_SYNC_MODE_HOSTAP	3
496abddfef7Schristos #define RT2860_TSF_TIMER_EN		(1U << 16)
4979cdb1c70Snonaka #define RT2860_BCN_INTVAL_SHIFT		0
4989cdb1c70Snonaka 
4999cdb1c70Snonaka /* possible flags for register TBTT_SYNC_CFG */
5009cdb1c70Snonaka #define RT2860_BCN_CWMIN_SHIFT		20
5019cdb1c70Snonaka #define RT2860_BCN_AIFSN_SHIFT		16
5029cdb1c70Snonaka #define RT2860_BCN_EXP_WIN_SHIFT	8
5039cdb1c70Snonaka #define RT2860_TBTT_ADJUST_SHIFT	0
5049cdb1c70Snonaka 
5059cdb1c70Snonaka /* possible flags for register INT_TIMER_CFG */
5069cdb1c70Snonaka #define RT2860_GP_TIMER_SHIFT		16
5079cdb1c70Snonaka #define RT2860_PRE_TBTT_TIMER_SHIFT	0
5089cdb1c70Snonaka 
5099cdb1c70Snonaka /* possible flags for register INT_TIMER_EN */
510abddfef7Schristos #define RT2860_GP_TIMER_EN	(1U << 1)
511abddfef7Schristos #define RT2860_PRE_TBTT_INT_EN	(1U << 0)
5129cdb1c70Snonaka 
5139cdb1c70Snonaka /* possible flags for register MAC_STATUS_REG */
514abddfef7Schristos #define RT2860_RX_STATUS_BUSY	(1U << 1)
515abddfef7Schristos #define RT2860_TX_STATUS_BUSY	(1U << 0)
5169cdb1c70Snonaka 
5179cdb1c70Snonaka /* possible flags for register PWR_PIN_CFG */
518abddfef7Schristos #define RT2860_IO_ADDA_PD	(1U << 3)
519abddfef7Schristos #define RT2860_IO_PLL_PD	(1U << 2)
520abddfef7Schristos #define RT2860_IO_RA_PE		(1U << 1)
521abddfef7Schristos #define RT2860_IO_RF_PE		(1U << 0)
5229cdb1c70Snonaka 
5239cdb1c70Snonaka /* possible flags for register AUTO_WAKEUP_CFG */
524abddfef7Schristos #define RT2860_AUTO_WAKEUP_EN		(1U << 15)
5259cdb1c70Snonaka #define RT2860_SLEEP_TBTT_NUM_SHIFT	8
5269cdb1c70Snonaka #define RT2860_WAKEUP_LEAD_TIME_SHIFT	0
5279cdb1c70Snonaka 
5289cdb1c70Snonaka /* possible flags for register TX_PIN_CFG */
52933f25f9fSchristos #define RT3593_LNA_PE_G2_POL	(1U << 31)
53033f25f9fSchristos #define RT3593_LNA_PE_A2_POL	(1U << 30)
53133f25f9fSchristos #define RT3593_LNA_PE_G2_EN	(1U << 29)
53233f25f9fSchristos #define RT3593_LNA_PE_A2_EN	(1U << 28)
5339cdb1c70Snonaka #define RT3593_LNA_PE2_EN	(RT3593_LNA_PE_A2_EN | RT3593_LNA_PE_G2_EN)
53433f25f9fSchristos #define RT3593_PA_PE_G2_POL	(1U << 27)
53533f25f9fSchristos #define RT3593_PA_PE_A2_POL	(1U << 26)
53633f25f9fSchristos #define RT3593_PA_PE_G2_EN	(1U << 25)
53733f25f9fSchristos #define RT3593_PA_PE_A2_EN	(1U << 24)
53833f25f9fSchristos #define RT2860_TRSW_POL		(1U << 19)
53933f25f9fSchristos #define RT2860_TRSW_EN		(1U << 18)
54033f25f9fSchristos #define RT2860_RFTR_POL		(1U << 17)
54133f25f9fSchristos #define RT2860_RFTR_EN		(1U << 16)
54233f25f9fSchristos #define RT2860_LNA_PE_G1_POL	(1U << 15)
54333f25f9fSchristos #define RT2860_LNA_PE_A1_POL	(1U << 14)
54433f25f9fSchristos #define RT2860_LNA_PE_G0_POL	(1U << 13)
54533f25f9fSchristos #define RT2860_LNA_PE_A0_POL	(1U << 12)
54633f25f9fSchristos #define RT2860_LNA_PE_G1_EN	(1U << 11)
54733f25f9fSchristos #define RT2860_LNA_PE_A1_EN	(1U << 10)
5489cdb1c70Snonaka #define RT2860_LNA_PE1_EN	(RT2860_LNA_PE_A1_EN | RT2860_LNA_PE_G1_EN)
54933f25f9fSchristos #define RT2860_LNA_PE_G0_EN	(1U <<  9)
55033f25f9fSchristos #define RT2860_LNA_PE_A0_EN	(1U <<  8)
5519cdb1c70Snonaka #define RT2860_LNA_PE0_EN	(RT2860_LNA_PE_A0_EN | RT2860_LNA_PE_G0_EN)
55233f25f9fSchristos #define RT2860_PA_PE_G1_POL	(1U <<  7)
55333f25f9fSchristos #define RT2860_PA_PE_A1_POL	(1U <<  6)
55433f25f9fSchristos #define RT2860_PA_PE_G0_POL	(1U <<  5)
55533f25f9fSchristos #define RT2860_PA_PE_A0_POL	(1U <<  4)
55633f25f9fSchristos #define RT2860_PA_PE_G1_EN	(1U <<  3)
55733f25f9fSchristos #define RT2860_PA_PE_A1_EN	(1U <<  2)
55833f25f9fSchristos #define RT2860_PA_PE_G0_EN	(1U <<  1)
55933f25f9fSchristos #define RT2860_PA_PE_A0_EN	(1U <<  0)
5609cdb1c70Snonaka 
5619cdb1c70Snonaka /* possible flags for register TX_BAND_CFG */
562abddfef7Schristos #define RT2860_5G_BAND_SEL_N	(1U << 2)
563abddfef7Schristos #define RT2860_5G_BAND_SEL_P	(1U << 1)
564abddfef7Schristos #define RT2860_TX_BAND_SEL	(1U << 0)
5659cdb1c70Snonaka 
5669cdb1c70Snonaka /* possible flags for register TX_SW_CFG0 */
5679cdb1c70Snonaka #define RT2860_DLY_RFTR_EN_SHIFT	24
5689cdb1c70Snonaka #define RT2860_DLY_TRSW_EN_SHIFT	16
5699cdb1c70Snonaka #define RT2860_DLY_PAPE_EN_SHIFT	8
5709cdb1c70Snonaka #define RT2860_DLY_TXPE_EN_SHIFT	0
5719cdb1c70Snonaka 
5729cdb1c70Snonaka /* possible flags for register TX_SW_CFG1 */
5739cdb1c70Snonaka #define RT2860_DLY_RFTR_DIS_SHIFT	16
5749cdb1c70Snonaka #define RT2860_DLY_TRSW_DIS_SHIFT	8
5759cdb1c70Snonaka #define RT2860_DLY_PAPE_DIS SHIFT	0
5769cdb1c70Snonaka 
5779cdb1c70Snonaka /* possible flags for register TX_SW_CFG2 */
5789cdb1c70Snonaka #define RT2860_DLY_LNA_EN_SHIFT		24
5799cdb1c70Snonaka #define RT2860_DLY_LNA_DIS_SHIFT	16
5809cdb1c70Snonaka #define RT2860_DLY_DAC_EN_SHIFT		8
5819cdb1c70Snonaka #define RT2860_DLY_DAC_DIS_SHIFT	0
5829cdb1c70Snonaka 
5839cdb1c70Snonaka /* possible flags for register TXOP_THRES_CFG */
5849cdb1c70Snonaka #define RT2860_TXOP_REM_THRES_SHIFT	24
5859cdb1c70Snonaka #define RT2860_CF_END_THRES_SHIFT	16
5869cdb1c70Snonaka #define RT2860_RDG_IN_THRES		8
5879cdb1c70Snonaka #define RT2860_RDG_OUT_THRES		0
5889cdb1c70Snonaka 
5899cdb1c70Snonaka /* possible flags for register TXOP_CTRL_CFG */
5909cdb1c70Snonaka #define RT2860_EXT_CW_MIN_SHIFT		16
5919cdb1c70Snonaka #define RT2860_EXT_CCA_DLY_SHIFT	8
592abddfef7Schristos #define RT2860_EXT_CCA_EN		(1U << 7)
593abddfef7Schristos #define RT2860_LSIG_TXOP_EN		(1U << 6)
594abddfef7Schristos #define RT2860_TXOP_TRUN_EN_MIMOPS	(1U << 4)
595abddfef7Schristos #define RT2860_TXOP_TRUN_EN_TXOP	(1U << 3)
596abddfef7Schristos #define RT2860_TXOP_TRUN_EN_RATE	(1U << 2)
597abddfef7Schristos #define RT2860_TXOP_TRUN_EN_AC		(1U << 1)
598abddfef7Schristos #define RT2860_TXOP_TRUN_EN_TIMEOUT	(1U << 0)
5999cdb1c70Snonaka 
6009cdb1c70Snonaka /* possible flags for register TX_RTS_CFG */
601abddfef7Schristos #define RT2860_RTS_FBK_EN		(1U << 24)
6029cdb1c70Snonaka #define RT2860_RTS_THRES_SHIFT		8
6039cdb1c70Snonaka #define RT2860_RTS_RTY_LIMIT_SHIFT	0
6049cdb1c70Snonaka 
6059cdb1c70Snonaka /* possible flags for register TX_TIMEOUT_CFG */
6069cdb1c70Snonaka #define RT2860_TXOP_TIMEOUT_SHIFT	16
6079cdb1c70Snonaka #define RT2860_RX_ACK_TIMEOUT_SHIFT	8
6089cdb1c70Snonaka #define RT2860_MPDU_LIFE_TIME_SHIFT	4
6099cdb1c70Snonaka 
6109cdb1c70Snonaka /* possible flags for register TX_RTY_CFG */
611abddfef7Schristos #define RT2860_TX_AUTOFB_EN		(1U << 30)
612abddfef7Schristos #define RT2860_AGG_RTY_MODE_TIMER	(1U << 29)
613abddfef7Schristos #define RT2860_NAG_RTY_MODE_TIMER	(1U << 28)
6149cdb1c70Snonaka #define RT2860_LONG_RTY_THRES_SHIFT	16
6159cdb1c70Snonaka #define RT2860_LONG_RTY_LIMIT_SHIFT	8
6169cdb1c70Snonaka #define RT2860_SHORT_RTY_LIMIT_SHIFT	0
6179cdb1c70Snonaka 
6189cdb1c70Snonaka /* possible flags for register TX_LINK_CFG */
6199cdb1c70Snonaka #define RT2860_REMOTE_MFS_SHIFT		24
6209cdb1c70Snonaka #define RT2860_REMOTE_MFB_SHIFT		16
621abddfef7Schristos #define RT2860_TX_CFACK_EN		(1U << 12)
622abddfef7Schristos #define RT2860_TX_RDG_EN		(1U << 11)
623abddfef7Schristos #define RT2860_TX_MRQ_EN		(1U << 10)
624abddfef7Schristos #define RT2860_REMOTE_UMFS_EN		(1U <<  9)
625abddfef7Schristos #define RT2860_TX_MFB_EN		(1U <<  8)
6269cdb1c70Snonaka #define RT2860_REMOTE_MFB_LT_SHIFT	0
6279cdb1c70Snonaka 
6289cdb1c70Snonaka /* possible flags for registers *_PROT_CFG */
629abddfef7Schristos #define RT2860_RTSTH_EN			(1U << 26)
630abddfef7Schristos #define RT2860_TXOP_ALLOW_GF40		(1U << 25)
631abddfef7Schristos #define RT2860_TXOP_ALLOW_GF20		(1U << 24)
632abddfef7Schristos #define RT2860_TXOP_ALLOW_MM40		(1U << 23)
633abddfef7Schristos #define RT2860_TXOP_ALLOW_MM20		(1U << 22)
634abddfef7Schristos #define RT2860_TXOP_ALLOW_OFDM		(1U << 21)
635abddfef7Schristos #define RT2860_TXOP_ALLOW_CCK		(1U << 20)
6369cdb1c70Snonaka #define RT2860_TXOP_ALLOW_ALL		(0x3f << 20)
637abddfef7Schristos #define RT2860_PROT_NAV_SHORT		(1U << 18)
6389cdb1c70Snonaka #define RT2860_PROT_NAV_LONG		(2 << 18)
639abddfef7Schristos #define RT2860_PROT_CTRL_RTS_CTS	(1U << 16)
6409cdb1c70Snonaka #define RT2860_PROT_CTRL_CTS		(2 << 16)
6419cdb1c70Snonaka 
6429cdb1c70Snonaka /* possible flags for registers EXP_{CTS,ACK}_TIME */
6439cdb1c70Snonaka #define RT2860_EXP_OFDM_TIME_SHIFT	16
6449cdb1c70Snonaka #define RT2860_EXP_CCK_TIME_SHIFT	0
6459cdb1c70Snonaka 
6469cdb1c70Snonaka /* possible flags for register RX_FILTR_CFG */
647abddfef7Schristos #define RT2860_DROP_CTRL_RSV	(1U << 16)
648abddfef7Schristos #define RT2860_DROP_BAR		(1U << 15)
649abddfef7Schristos #define RT2860_DROP_BA		(1U << 14)
650abddfef7Schristos #define RT2860_DROP_PSPOLL	(1U << 13)
651abddfef7Schristos #define RT2860_DROP_RTS		(1U << 12)
652abddfef7Schristos #define RT2860_DROP_CTS		(1U << 11)
653abddfef7Schristos #define RT2860_DROP_ACK		(1U << 10)
654abddfef7Schristos #define RT2860_DROP_CFEND	(1U <<  9)
655abddfef7Schristos #define RT2860_DROP_CFACK	(1U <<  8)
656abddfef7Schristos #define RT2860_DROP_DUPL	(1U <<  7)
657abddfef7Schristos #define RT2860_DROP_BC		(1U <<  6)
658abddfef7Schristos #define RT2860_DROP_MC		(1U <<  5)
659abddfef7Schristos #define RT2860_DROP_VER_ERR	(1U <<  4)
660abddfef7Schristos #define RT2860_DROP_NOT_MYBSS	(1U <<  3)
661abddfef7Schristos #define RT2860_DROP_UC_NOME	(1U <<  2)
662abddfef7Schristos #define RT2860_DROP_PHY_ERR	(1U <<  1)
663abddfef7Schristos #define RT2860_DROP_CRC_ERR	(1U <<  0)
6649cdb1c70Snonaka 
6659cdb1c70Snonaka /* possible flags for register AUTO_RSP_CFG */
666abddfef7Schristos #define RT2860_CTRL_PWR_BIT	(1U << 7)
667abddfef7Schristos #define RT2860_BAC_ACK_POLICY	(1U << 6)
668abddfef7Schristos #define RT2860_CCK_SHORT_EN	(1U << 4)
669abddfef7Schristos #define RT2860_CTS_40M_REF_EN	(1U << 3)
670abddfef7Schristos #define RT2860_CTS_40M_MODE_EN	(1U << 2)
671abddfef7Schristos #define RT2860_BAC_ACKPOLICY_EN	(1U << 1)
672abddfef7Schristos #define RT2860_AUTO_RSP_EN	(1U << 0)
6739cdb1c70Snonaka 
6749cdb1c70Snonaka /* possible flags for register SIFS_COST_CFG */
6759cdb1c70Snonaka #define RT2860_OFDM_SIFS_COST_SHIFT	8
6769cdb1c70Snonaka #define RT2860_CCK_SIFS_COST_SHIFT	0
6779cdb1c70Snonaka 
6789cdb1c70Snonaka /* possible flags for register TXOP_HLDR_ET */
679abddfef7Schristos #define RT2860_TXOP_ETM1_EN		(1U << 25)
680abddfef7Schristos #define RT2860_TXOP_ETM0_EN		(1U << 24)
6819cdb1c70Snonaka #define RT2860_TXOP_ETM_THRES_SHIFT	16
682abddfef7Schristos #define RT2860_TXOP_ETO_EN		(1U <<  8)
6839cdb1c70Snonaka #define RT2860_TXOP_ETO_THRES_SHIFT	1
684abddfef7Schristos #define RT2860_PER_RX_RST_EN		(1U <<  0)
6859cdb1c70Snonaka 
6869cdb1c70Snonaka /* possible flags for register TX_STAT_FIFO */
6879cdb1c70Snonaka #define RT2860_TXQ_MCS_SHIFT	16
6889cdb1c70Snonaka #define RT2860_TXQ_WCID_SHIFT	8
689abddfef7Schristos #define RT2860_TXQ_ACKREQ	(1U << 7)
690abddfef7Schristos #define RT2860_TXQ_AGG		(1U << 6)
691abddfef7Schristos #define RT2860_TXQ_OK		(1U << 5)
6929cdb1c70Snonaka #define RT2860_TXQ_PID_SHIFT	1
693abddfef7Schristos #define RT2860_TXQ_VLD		(1U << 0)
6949cdb1c70Snonaka 
6959cdb1c70Snonaka /* possible flags for register WCID_ATTR */
6969cdb1c70Snonaka #define RT2860_MODE_NOSEC	0
6979cdb1c70Snonaka #define RT2860_MODE_WEP40	1
6989cdb1c70Snonaka #define RT2860_MODE_WEP104	2
6999cdb1c70Snonaka #define RT2860_MODE_TKIP	3
7009cdb1c70Snonaka #define RT2860_MODE_AES_CCMP	4
7019cdb1c70Snonaka #define RT2860_MODE_CKIP40	5
7029cdb1c70Snonaka #define RT2860_MODE_CKIP104	6
7039cdb1c70Snonaka #define RT2860_MODE_CKIP128	7
704abddfef7Schristos #define RT2860_RX_PKEY_EN	(1U << 0)
7059cdb1c70Snonaka 
7069cdb1c70Snonaka /* possible flags for register H2M_MAILBOX */
707abddfef7Schristos #define RT2860_H2M_BUSY		(1U << 24)
7089cdb1c70Snonaka #define RT2860_TOKEN_NO_INTR	0xff
7099cdb1c70Snonaka 
7109cdb1c70Snonaka 
7119cdb1c70Snonaka /* possible flags for MCU command RT2860_MCU_CMD_LEDS */
712abddfef7Schristos #define RT2860_LED_RADIO	(1U << 13)
713abddfef7Schristos #define RT2860_LED_LINK_2GHZ	(1U << 14)
714abddfef7Schristos #define RT2860_LED_LINK_5GHZ	(1U << 15)
7159cdb1c70Snonaka 
7169cdb1c70Snonaka 
7179cdb1c70Snonaka /* possible flags for RT3020 RF register 1 */
718abddfef7Schristos #define RT3070_RF_BLOCK	(1U << 0)
719abddfef7Schristos #define RT3070_PLL_PD	(1U << 1)
720abddfef7Schristos #define RT3070_RX0_PD	(1U << 2)
721abddfef7Schristos #define RT3070_TX0_PD	(1U << 3)
722abddfef7Schristos #define RT3070_RX1_PD	(1U << 4)
723abddfef7Schristos #define RT3070_TX1_PD	(1U << 5)
724abddfef7Schristos #define RT3070_RX2_PD	(1U << 6)
725abddfef7Schristos #define RT3070_TX2_PD	(1U << 7)
7269cdb1c70Snonaka 
7279cdb1c70Snonaka /* possible flags for RT3020 RF register 7 */
728abddfef7Schristos #define RT3070_TUNE	(1U << 0)
7299cdb1c70Snonaka 
7309cdb1c70Snonaka /* possible flags for RT3020 RF register 15 */
731abddfef7Schristos #define RT3070_TX_LO2	(1U << 3)
7329cdb1c70Snonaka 
7339cdb1c70Snonaka /* possible flags for RT3020 RF register 17 */
734abddfef7Schristos #define RT3070_TX_LO1	(1U << 3)
7359cdb1c70Snonaka 
7369cdb1c70Snonaka /* possible flags for RT3020 RF register 20 */
737abddfef7Schristos #define RT3070_RX_LO1	(1U << 3)
7389cdb1c70Snonaka 
7399cdb1c70Snonaka /* possible flags for RT3020 RF register 21 */
740abddfef7Schristos #define RT3070_RX_LO2	(1U << 3)
741abddfef7Schristos #define RT3070_RX_CTB	(1U << 7)
7429cdb1c70Snonaka 
7439cdb1c70Snonaka /* possible flags for RT3020 RF register 22 */
744abddfef7Schristos #define RT3070_BB_LOOPBACK	(1U << 0)
7459cdb1c70Snonaka 
7469cdb1c70Snonaka /* possible flags for RT3053 RF register 1 */
747abddfef7Schristos #define RT3593_VCO	(1U << 0)
7489cdb1c70Snonaka 
7499cdb1c70Snonaka /* possible flags for RT3053 RF register 2 */
750abddfef7Schristos #define RT3593_RESCAL	(1U << 7)
7519cdb1c70Snonaka 
7529cdb1c70Snonaka /* possible flags for RT3053 RF register 3 */
753abddfef7Schristos #define RT3593_VCOCAL	(1U << 7)
7549cdb1c70Snonaka 
7559cdb1c70Snonaka /* possible flags for RT3053 RF register 6 */
756abddfef7Schristos #define RT3593_VCO_IC	(1U << 6)
7579cdb1c70Snonaka 
75833f25f9fSchristos /* possible flags for RT3053 RF register 18 */
759abddfef7Schristos #define RT3593_AUTOTUNE_BYPASS	(1U << 6)
76033f25f9fSchristos 
7619cdb1c70Snonaka /* possible flags for RT3053 RF register 20 */
7629cdb1c70Snonaka #define RT3593_LDO_PLL_VC_MASK	0x0e
7639cdb1c70Snonaka #define RT3593_LDO_RF_VC_MASK	0xe0
7649cdb1c70Snonaka 
7659cdb1c70Snonaka /* possible flags for RT3053 RF register 22 */
7669cdb1c70Snonaka #define RT3593_CP_IC_MASK	0xe0
7679cdb1c70Snonaka #define RT3593_CP_IC_SHIFT	5
7689cdb1c70Snonaka 
769*11659cbeSchristos /* possible flags for RT3053 RF register 46 */
770*11659cbeSchristos #define RT3593_RX_CTB	(1U << 5)
771*11659cbeSchristos 
772*11659cbeSchristos #define RT3090_DEF_LNA	10
773*11659cbeSchristos 
77433f25f9fSchristos /* possible flags for RT5390 RF register 38. */
775abddfef7Schristos #define RT5390_RX_LO1	(1U << 5)
77633f25f9fSchristos 
77733f25f9fSchristos /* possible flags for RT5390 RF register 39. */
778abddfef7Schristos #define RT5390_RX_LO2	(1U << 7)
77933f25f9fSchristos 
7806968f145Schristos /* possible flags for RT5390 RF register 42 */
781abddfef7Schristos #define RT5390_RX_CTB	(1U << 6)
7826968f145Schristos 
7839cdb1c70Snonaka /* possible flags for RT3053 RF register 46 */
784abddfef7Schristos #define RT3593_RX_CTB	(1U << 5)
7859cdb1c70Snonaka 
78633f25f9fSchristos /* possible flags for RT3053 RF register 50 */
787abddfef7Schristos #define RT3593_TX_LO2	(1U << 4)
78833f25f9fSchristos 
78933f25f9fSchristos /* possible flags for RT3053 RF register 51 */
790abddfef7Schristos #define RT3593_TX_LO1	(1U << 4)
79133f25f9fSchristos 
792faca41fbSmlelstv /* Possible flags for RT5390 RF register 2. */
793faca41fbSmlelstv #define RT5390_RESCAL	(1 << 7)
794faca41fbSmlelstv 
795faca41fbSmlelstv /* Possible flags for RT5390 RF register 3. */
796faca41fbSmlelstv #define RT5390_VCOCAL	(1 << 7)
797faca41fbSmlelstv 
79833f25f9fSchristos /* Possible flags for RT5390 BBP register 4. */
799abddfef7Schristos #define RT5390_MAC_IF_CTRL	(1U << 6)
80033f25f9fSchristos 
80133f25f9fSchristos /* possible flags for RT5390 BBP register 105. */
802abddfef7Schristos #define RT5390_MLD			(1U << 2)
803abddfef7Schristos #define RT5390_EN_SIG_MODULATION	(1U << 3)
80433f25f9fSchristos 
8059cdb1c70Snonaka #define RT3090_DEF_LNA	10
8069cdb1c70Snonaka 
8079cdb1c70Snonaka /* RT2860 TX descriptor */
8089cdb1c70Snonaka struct rt2860_txd {
8099cdb1c70Snonaka 	uint32_t	sdp0;		/* Segment Data Pointer 0 */
8109cdb1c70Snonaka 	uint16_t	sdl1;		/* Segment Data Length 1 */
811abddfef7Schristos #define RT2860_TX_BURST	(1U << 15)
812abddfef7Schristos #define RT2860_TX_LS1	(1U << 14)	/* SDP1 is the last segment */
8139cdb1c70Snonaka 
8149cdb1c70Snonaka 	uint16_t	sdl0;		/* Segment Data Length 0 */
815abddfef7Schristos #define RT2860_TX_DDONE	(1U << 15)
816abddfef7Schristos #define RT2860_TX_LS0	(1U << 14)	/* SDP0 is the last segment */
8179cdb1c70Snonaka 
8189cdb1c70Snonaka 	uint32_t	sdp1;		/* Segment Data Pointer 1 */
8199cdb1c70Snonaka 	uint8_t		reserved[3];
8209cdb1c70Snonaka 	uint8_t		flags;
8219cdb1c70Snonaka #define RT2860_TX_QSEL_SHIFT	1
8229cdb1c70Snonaka #define RT2860_TX_QSEL_MGMT	(0 << 1)
823abddfef7Schristos #define RT2860_TX_QSEL_HCCA	(1U << 1)
8249cdb1c70Snonaka #define RT2860_TX_QSEL_EDCA	(2 << 1)
825abddfef7Schristos #define RT2860_TX_WIV		(1U << 0)
8269cdb1c70Snonaka } __packed;
8279cdb1c70Snonaka 
8289cdb1c70Snonaka /* RT2870 TX descriptor */
8299cdb1c70Snonaka struct rt2870_txd {
8309cdb1c70Snonaka 	uint16_t	len;
8319cdb1c70Snonaka 	uint8_t		pad;
8329cdb1c70Snonaka 	uint8_t		flags;
8339cdb1c70Snonaka } __packed;
8349cdb1c70Snonaka 
8359cdb1c70Snonaka /* TX Wireless Information */
8369cdb1c70Snonaka struct rt2860_txwi {
8379cdb1c70Snonaka 	uint8_t		flags;
8389cdb1c70Snonaka #define RT2860_TX_MPDU_DSITY_SHIFT	5
839abddfef7Schristos #define RT2860_TX_AMPDU			(1U << 4)
840abddfef7Schristos #define RT2860_TX_TS			(1U << 3)
841abddfef7Schristos #define RT2860_TX_CFACK			(1U << 2)
842abddfef7Schristos #define RT2860_TX_MMPS			(1U << 1)
843abddfef7Schristos #define RT2860_TX_FRAG			(1U << 0)
8449cdb1c70Snonaka 
8459cdb1c70Snonaka 	uint8_t		txop;
8469cdb1c70Snonaka #define RT2860_TX_TXOP_HT	0
8479cdb1c70Snonaka #define RT2860_TX_TXOP_PIFS	1
8489cdb1c70Snonaka #define RT2860_TX_TXOP_SIFS	2
8499cdb1c70Snonaka #define RT2860_TX_TXOP_BACKOFF	3
8509cdb1c70Snonaka 
8519cdb1c70Snonaka 	uint16_t	phy;
8529cdb1c70Snonaka #define RT2860_PHY_MODE		0xc000
8539cdb1c70Snonaka #define RT2860_PHY_CCK		(0 << 14)
854abddfef7Schristos #define RT2860_PHY_OFDM		(1U << 14)
8559cdb1c70Snonaka #define RT2860_PHY_HT		(2 << 14)
8569cdb1c70Snonaka #define RT2860_PHY_HT_GF	(3 << 14)
857abddfef7Schristos #define RT2860_PHY_SGI		(1U << 8)
858abddfef7Schristos #define RT2860_PHY_BW40		(1U << 7)
8599cdb1c70Snonaka #define RT2860_PHY_MCS		0x7f
860abddfef7Schristos #define RT2860_PHY_SHPRE	(1U << 3)
8619cdb1c70Snonaka 
8629cdb1c70Snonaka 	uint8_t		xflags;
8639cdb1c70Snonaka #define RT2860_TX_BAWINSIZE_SHIFT	2
864abddfef7Schristos #define RT2860_TX_NSEQ			(1U << 1)
865abddfef7Schristos #define RT2860_TX_ACK			(1U << 0)
8669cdb1c70Snonaka 
8679cdb1c70Snonaka 	uint8_t		wcid;	/* Wireless Client ID */
8689cdb1c70Snonaka 	uint16_t	len;
8699cdb1c70Snonaka #define RT2860_TX_PID_SHIFT	12
8709cdb1c70Snonaka 
8719cdb1c70Snonaka 	uint32_t	iv;
8729cdb1c70Snonaka 	uint32_t	eiv;
8739cdb1c70Snonaka } __packed;
8749cdb1c70Snonaka 
8759cdb1c70Snonaka /* RT2860 RX descriptor */
8769cdb1c70Snonaka struct rt2860_rxd {
8779cdb1c70Snonaka 	uint32_t	sdp0;
8789cdb1c70Snonaka 	uint16_t	sdl1;	/* unused */
8799cdb1c70Snonaka 	uint16_t	sdl0;
880abddfef7Schristos #define RT2860_RX_DDONE	(1U << 15)
881abddfef7Schristos #define RT2860_RX_LS0	(1U << 14)
8829cdb1c70Snonaka 
8839cdb1c70Snonaka 	uint32_t	sdp1;	/* unused */
8849cdb1c70Snonaka 	uint32_t	flags;
885abddfef7Schristos #define RT2860_RX_DEC		(1U << 16)
886abddfef7Schristos #define RT2860_RX_AMPDU		(1U << 15)
887abddfef7Schristos #define RT2860_RX_L2PAD		(1U << 14)
888abddfef7Schristos #define RT2860_RX_RSSI		(1U << 13)
889abddfef7Schristos #define RT2860_RX_HTC		(1U << 12)
890abddfef7Schristos #define RT2860_RX_AMSDU		(1U << 11)
891abddfef7Schristos #define RT2860_RX_MICERR	(1U << 10)
892abddfef7Schristos #define RT2860_RX_ICVERR	(1U <<  9)
893abddfef7Schristos #define RT2860_RX_CRCERR	(1U <<  8)
894abddfef7Schristos #define RT2860_RX_MYBSS		(1U <<  7)
895abddfef7Schristos #define RT2860_RX_BC		(1U <<  6)
896abddfef7Schristos #define RT2860_RX_MC		(1U <<  5)
897abddfef7Schristos #define RT2860_RX_UC2ME		(1U <<  4)
898abddfef7Schristos #define RT2860_RX_FRAG		(1U <<  3)
899abddfef7Schristos #define RT2860_RX_NULL		(1U <<  2)
900abddfef7Schristos #define RT2860_RX_DATA		(1U <<  1)
901abddfef7Schristos #define RT2860_RX_BA		(1U <<  0)
9029cdb1c70Snonaka } __packed;
9039cdb1c70Snonaka 
9049cdb1c70Snonaka /* RT2870 RX descriptor */
9059cdb1c70Snonaka struct rt2870_rxd {
9069cdb1c70Snonaka 	/* single 32-bit field */
9079cdb1c70Snonaka 	uint32_t	flags;
9089cdb1c70Snonaka } __packed;
9099cdb1c70Snonaka 
9109cdb1c70Snonaka /* RX Wireless Information */
9119cdb1c70Snonaka struct rt2860_rxwi {
9129cdb1c70Snonaka 	uint8_t		wcid;
9139cdb1c70Snonaka 	uint8_t		keyidx;
9149cdb1c70Snonaka #define RT2860_RX_UDF_SHIFT	5
9159cdb1c70Snonaka #define RT2860_RX_BSS_IDX_SHIFT	2
9169cdb1c70Snonaka 
9179cdb1c70Snonaka 	uint16_t	len;
9189cdb1c70Snonaka #define RT2860_RX_TID_SHIFT	12
9199cdb1c70Snonaka 
9209cdb1c70Snonaka 	uint16_t	seq;
9219cdb1c70Snonaka 	uint16_t	phy;
9229cdb1c70Snonaka 	uint8_t		rssi[3];
9239cdb1c70Snonaka 	uint8_t		reserved1;
9249cdb1c70Snonaka 	uint8_t		snr[2];
9259cdb1c70Snonaka 	uint16_t	reserved2;
9269cdb1c70Snonaka } __packed;
9279cdb1c70Snonaka 
9289cdb1c70Snonaka 
9299cdb1c70Snonaka /* first DMA segment contains TXWI + 802.11 header + 32-bit padding */
9309cdb1c70Snonaka #define RT2860_TXWI_DMASZ			\
9319cdb1c70Snonaka 	(sizeof (struct rt2860_txwi) +		\
9329cdb1c70Snonaka 	 sizeof (struct ieee80211_htframe) +	\
9339cdb1c70Snonaka 	 sizeof (uint16_t))
9349cdb1c70Snonaka 
9359cdb1c70Snonaka #define RT2860_RF1	0
9369cdb1c70Snonaka #define RT2860_RF2	2
9379cdb1c70Snonaka #define RT2860_RF3	1
9389cdb1c70Snonaka #define RT2860_RF4	3
9399cdb1c70Snonaka 
940abddfef7Schristos #define RT2860_RF_2820	0x0001	/* 2T3R */
941abddfef7Schristos #define RT2860_RF_2850	0x0002	/* dual-band 2T3R */
942abddfef7Schristos #define RT2860_RF_2720	0x0003	/* 1T2R */
943abddfef7Schristos #define RT2860_RF_2750	0x0004	/* dual-band 1T2R */
944abddfef7Schristos #define RT3070_RF_3020	0x0005	/* 1T1R */
945abddfef7Schristos #define RT3070_RF_2020	0x0006	/* b/g */
946abddfef7Schristos #define RT3070_RF_3021	0x0007	/* 1T2R */
947abddfef7Schristos #define RT3070_RF_3022	0x0008	/* 2T2R */
948abddfef7Schristos #define RT3070_RF_3052	0x0009	/* dual-band 2T2R */
949abddfef7Schristos #define RT3070_RF_3320	0x000b	/* 1T1R */
950abddfef7Schristos #define RT3070_RF_3053	0x000d	/* dual-band 3T3R */
95133f25f9fSchristos #define RT5592_RF_5592	0x000f	/* dual-band 2T2R */
952abddfef7Schristos #define RT5390_RF_5360	0x5360	/* 1T1R */
95333f25f9fSchristos #define RT5390_RF_5370	0x5370	/* 1T1R */
95433f25f9fSchristos #define RT5390_RF_5372	0x5372	/* 2T2R */
955abddfef7Schristos #define RT5390_RF_5390	0x5390	/* 1T1R */
956*11659cbeSchristos #define RT5390_RF_5392	0x5392	/* 2T2R */
9576968f145Schristos 
9589cdb1c70Snonaka /* USB commands for RT2870 only */
9599cdb1c70Snonaka #define RT2870_RESET		1
9609cdb1c70Snonaka #define RT2870_WRITE_2		2
9619cdb1c70Snonaka #define RT2870_WRITE_REGION_1	6
9629cdb1c70Snonaka #define RT2870_READ_REGION_1	7
9639cdb1c70Snonaka #define RT2870_EEPROM_READ	9
9649cdb1c70Snonaka 
9659cdb1c70Snonaka #define RT2860_EEPROM_DELAY	1	/* minimum hold time (microsecond) */
9669cdb1c70Snonaka 
967abddfef7Schristos #define RT2860_EEPROM_CHIPID		0x00
9689cdb1c70Snonaka #define RT2860_EEPROM_VERSION		0x01
9699cdb1c70Snonaka #define RT2860_EEPROM_MAC01		0x02
9709cdb1c70Snonaka #define RT2860_EEPROM_MAC23		0x03
9719cdb1c70Snonaka #define RT2860_EEPROM_MAC45		0x04
9729cdb1c70Snonaka #define RT2860_EEPROM_PCIE_PSLEVEL	0x11
9739cdb1c70Snonaka #define RT2860_EEPROM_REV		0x12
9749cdb1c70Snonaka #define RT2860_EEPROM_ANTENNA		0x1a
9759cdb1c70Snonaka #define RT2860_EEPROM_CONFIG		0x1b
9769cdb1c70Snonaka #define RT2860_EEPROM_COUNTRY		0x1c
9779cdb1c70Snonaka #define RT2860_EEPROM_FREQ_LEDS		0x1d
9789cdb1c70Snonaka #define RT2860_EEPROM_LED1		0x1e
9799cdb1c70Snonaka #define RT2860_EEPROM_LED2		0x1f
9809cdb1c70Snonaka #define RT2860_EEPROM_LED3		0x20
9819cdb1c70Snonaka #define RT2860_EEPROM_LNA		0x22
9829cdb1c70Snonaka #define RT2860_EEPROM_RSSI1_2GHZ	0x23
9839cdb1c70Snonaka #define RT2860_EEPROM_RSSI2_2GHZ	0x24
9849cdb1c70Snonaka #define RT2860_EEPROM_RSSI1_5GHZ	0x25
9859cdb1c70Snonaka #define RT2860_EEPROM_RSSI2_5GHZ	0x26
9869cdb1c70Snonaka #define RT2860_EEPROM_DELTAPWR		0x28
9879cdb1c70Snonaka #define RT2860_EEPROM_PWR2GHZ_BASE1	0x29
9889cdb1c70Snonaka #define RT2860_EEPROM_PWR2GHZ_BASE2	0x30
9899cdb1c70Snonaka #define RT2860_EEPROM_TSSI1_2GHZ	0x37
9909cdb1c70Snonaka #define RT2860_EEPROM_TSSI2_2GHZ	0x38
9919cdb1c70Snonaka #define RT2860_EEPROM_TSSI3_2GHZ	0x39
9929cdb1c70Snonaka #define RT2860_EEPROM_TSSI4_2GHZ	0x3a
9939cdb1c70Snonaka #define RT2860_EEPROM_TSSI5_2GHZ	0x3b
9949cdb1c70Snonaka #define RT2860_EEPROM_PWR5GHZ_BASE1	0x3c
9959cdb1c70Snonaka #define RT2860_EEPROM_PWR5GHZ_BASE2	0x53
9969cdb1c70Snonaka #define RT2860_EEPROM_TSSI1_5GHZ	0x6a
9979cdb1c70Snonaka #define RT2860_EEPROM_TSSI2_5GHZ	0x6b
9989cdb1c70Snonaka #define RT2860_EEPROM_TSSI3_5GHZ	0x6c
9999cdb1c70Snonaka #define RT2860_EEPROM_TSSI4_5GHZ	0x6d
10009cdb1c70Snonaka #define RT2860_EEPROM_TSSI5_5GHZ	0x6e
10019cdb1c70Snonaka #define RT2860_EEPROM_RPWR		0x6f
10029cdb1c70Snonaka #define RT2860_EEPROM_BBP_BASE		0x78
10039cdb1c70Snonaka #define RT3071_EEPROM_RF_BASE		0x82
10049cdb1c70Snonaka 
100533f25f9fSchristos /* EEPROM registers for RT3593. */
100633f25f9fSchristos #define RT3593_EEPROM_FREQ_LEDS		0x21
100733f25f9fSchristos #define RT3593_EEPROM_FREQ		0x22
100833f25f9fSchristos #define RT3593_EEPROM_LED1		0x22
100933f25f9fSchristos #define RT3593_EEPROM_LED2		0x23
101033f25f9fSchristos #define RT3593_EEPROM_LED3		0x24
101133f25f9fSchristos #define RT3593_EEPROM_LNA		0x26
101233f25f9fSchristos #define RT3593_EEPROM_LNA_5GHZ		0x27
101333f25f9fSchristos #define RT3593_EEPROM_RSSI1_2GHZ	0x28
101433f25f9fSchristos #define RT3593_EEPROM_RSSI2_2GHZ	0x29
101533f25f9fSchristos #define RT3593_EEPROM_RSSI1_5GHZ	0x2a
101633f25f9fSchristos #define RT3593_EEPROM_RSSI2_5GHZ	0x2b
101733f25f9fSchristos #define RT3593_EEPROM_PWR2GHZ_BASE1	0x30
101833f25f9fSchristos #define RT3593_EEPROM_PWR2GHZ_BASE2	0x37
101933f25f9fSchristos #define RT3593_EEPROM_PWR2GHZ_BASE3	0x3e
102033f25f9fSchristos #define RT3593_EEPROM_PWR5GHZ_BASE1	0x4b
102133f25f9fSchristos #define RT3593_EEPROM_PWR5GHZ_BASE2	0x65
102233f25f9fSchristos #define RT3593_EEPROM_PWR5GHZ_BASE3	0x7f
102333f25f9fSchristos 
102433f25f9fSchristos /*
102533f25f9fSchristos  * EEPROM IQ calibration.
102633f25f9fSchristos  */
102733f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_2GHZ			0x130
102833f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_2GHZ			0x131
102933f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_2GHZ			0x133
103033f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_2GHZ			0x134
103133f25f9fSchristos #define RT5390_EEPROM_RF_IQ_COMPENSATION_CTL			0x13c
103233f25f9fSchristos #define RT5390_EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CTL		0x13d
103333f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5GHZ		0x144
103433f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5GHZ	0x145
103533f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5GHZ	0x146
103633f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5GHZ	0x147
103733f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5GHZ	0x148
103833f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5GHZ	0x149
103933f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5GHZ		0x14a
104033f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5GHZ	0x14b
104133f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5GHZ	0x14c
104233f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5GHZ	0x14d
104333f25f9fSchristos #define RT5390_EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5GHZ	0x14e
104433f25f9fSchristos #define RT5390_EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5GHZ	0x14f
104533f25f9fSchristos 
10469cdb1c70Snonaka #define RT2860_RIDX_CCK1	 0
10479cdb1c70Snonaka #define RT2860_RIDX_CCK11	 3
10489cdb1c70Snonaka #define RT2860_RIDX_OFDM6	 4
10499cdb1c70Snonaka #define RT2860_RIDX_MAX		11
10509cdb1c70Snonaka static const struct rt2860_rate {
10519cdb1c70Snonaka 	uint8_t		rate;
10529cdb1c70Snonaka 	uint8_t		mcs;
10539cdb1c70Snonaka 	enum		ieee80211_phytype phy;
10549cdb1c70Snonaka 	uint8_t		ctl_ridx;
10559cdb1c70Snonaka 	uint16_t	sp_ack_dur;
10569cdb1c70Snonaka 	uint16_t	lp_ack_dur;
10579cdb1c70Snonaka } rt2860_rates[] = {
10589cdb1c70Snonaka 	{   2, 0, IEEE80211_T_DS,   0, 314, 314 },
10599cdb1c70Snonaka 	{   4, 1, IEEE80211_T_DS,   1, 258, 162 },
10609cdb1c70Snonaka 	{  11, 2, IEEE80211_T_DS,   2, 223, 127 },
10619cdb1c70Snonaka 	{  22, 3, IEEE80211_T_DS,   3, 213, 117 },
10629cdb1c70Snonaka 	{  12, 0, IEEE80211_T_OFDM, 4,  60,  60 },
10639cdb1c70Snonaka 	{  18, 1, IEEE80211_T_OFDM, 4,  52,  52 },
10649cdb1c70Snonaka 	{  24, 2, IEEE80211_T_OFDM, 6,  48,  48 },
10659cdb1c70Snonaka 	{  36, 3, IEEE80211_T_OFDM, 6,  44,  44 },
10669cdb1c70Snonaka 	{  48, 4, IEEE80211_T_OFDM, 8,  44,  44 },
10679cdb1c70Snonaka 	{  72, 5, IEEE80211_T_OFDM, 8,  40,  40 },
10689cdb1c70Snonaka 	{  96, 6, IEEE80211_T_OFDM, 8,  40,  40 },
10699cdb1c70Snonaka 	{ 108, 7, IEEE80211_T_OFDM, 8,  40,  40 }
10709cdb1c70Snonaka };
10719cdb1c70Snonaka 
10729cdb1c70Snonaka /*
10739cdb1c70Snonaka  * Control and status registers access macros.
10749cdb1c70Snonaka  */
10759cdb1c70Snonaka #define RAL_READ(sc, reg)						\
10769cdb1c70Snonaka 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
10779cdb1c70Snonaka 
10789cdb1c70Snonaka #define RAL_WRITE(sc, reg, val)						\
10799cdb1c70Snonaka 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
10809cdb1c70Snonaka 
10819cdb1c70Snonaka #define RAL_BARRIER_WRITE(sc)						\
10829cdb1c70Snonaka 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800,		\
10839cdb1c70Snonaka 	    BUS_SPACE_BARRIER_WRITE)
10849cdb1c70Snonaka 
10859cdb1c70Snonaka #define RAL_BARRIER_READ_WRITE(sc)					\
10869cdb1c70Snonaka 	bus_space_barrier((sc)->sc_st, (sc)->sc_sh, 0, 0x1800,		\
10879cdb1c70Snonaka 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE)
10889cdb1c70Snonaka 
10899cdb1c70Snonaka #define RAL_WRITE_REGION_1(sc, offset, datap, count)			\
10909cdb1c70Snonaka 	bus_space_write_region_1((sc)->sc_st, (sc)->sc_sh, (offset),	\
10919cdb1c70Snonaka 	    (datap), (count))
10929cdb1c70Snonaka 
10939cdb1c70Snonaka #define RAL_SET_REGION_4(sc, offset, val, count)			\
10949cdb1c70Snonaka 	bus_space_set_region_4((sc)->sc_st, (sc)->sc_sh, (offset),	\
10959cdb1c70Snonaka 	    (val), (count))
10969cdb1c70Snonaka 
10979cdb1c70Snonaka /*
10989cdb1c70Snonaka  * EEPROM access macro.
10999cdb1c70Snonaka  */
11009cdb1c70Snonaka #define RT2860_EEPROM_CTL(sc, val) do {					\
11019cdb1c70Snonaka 	RAL_WRITE((sc), RT2860_PCI_EECTRL, (val));			\
11029cdb1c70Snonaka 	RAL_BARRIER_READ_WRITE((sc));					\
11039cdb1c70Snonaka 	DELAY(RT2860_EEPROM_DELAY);					\
11049cdb1c70Snonaka } while (/* CONSTCOND */0)
11059cdb1c70Snonaka 
11069cdb1c70Snonaka /*
11079cdb1c70Snonaka  * Default values for MAC registers; values taken from the reference driver.
11089cdb1c70Snonaka  */
11099cdb1c70Snonaka #define RT2860_DEF_MAC					\
11109cdb1c70Snonaka 	{ RT2860_BCN_OFFSET0,		0xf8f0e8e0 },	\
1111abddfef7Schristos 	{ RT2860_BCN_OFFSET1,		0x6f77d0c8 },	\
11129cdb1c70Snonaka 	{ RT2860_LEGACY_BASIC_RATE,	0x0000013f },	\
11139cdb1c70Snonaka 	{ RT2860_HT_BASIC_RATE,		0x00008003 },	\
11149cdb1c70Snonaka 	{ RT2860_MAC_SYS_CTRL,		0x00000000 },	\
1115abddfef7Schristos 	{ RT2860_RX_FILTR_CFG,		0x00017f97 },	\
11169cdb1c70Snonaka 	{ RT2860_BKOFF_SLOT_CFG,	0x00000209 },	\
11179cdb1c70Snonaka 	{ RT2860_TX_SW_CFG0,		0x00000000 },	\
11189cdb1c70Snonaka 	{ RT2860_TX_SW_CFG1,		0x00080606 },	\
11199cdb1c70Snonaka 	{ RT2860_TX_LINK_CFG,		0x00001020 },	\
11209cdb1c70Snonaka 	{ RT2860_TX_TIMEOUT_CFG,	0x000a2090 },	\
1121abddfef7Schristos 	{ RT2860_MAX_LEN_CFG,		0x00001f00 },	\
11229cdb1c70Snonaka 	{ RT2860_LED_CFG,		0x7f031e46 },	\
11239cdb1c70Snonaka 	{ RT2860_WMM_AIFSN_CFG,		0x00002273 },	\
11249cdb1c70Snonaka 	{ RT2860_WMM_CWMIN_CFG,		0x00002344 },	\
11259cdb1c70Snonaka 	{ RT2860_WMM_CWMAX_CFG,		0x000034aa },	\
11269cdb1c70Snonaka 	{ RT2860_MAX_PCNT,		0x1f3fbf9f },	\
11279cdb1c70Snonaka 	{ RT2860_TX_RTY_CFG,		0x47d01f0f },	\
11289cdb1c70Snonaka 	{ RT2860_AUTO_RSP_CFG,		0x00000013 },	\
11299cdb1c70Snonaka 	{ RT2860_CCK_PROT_CFG,		0x05740003 },	\
11309cdb1c70Snonaka 	{ RT2860_OFDM_PROT_CFG,		0x05740003 },	\
11319cdb1c70Snonaka 	{ RT2860_GF20_PROT_CFG,		0x01744004 },	\
11329cdb1c70Snonaka 	{ RT2860_GF40_PROT_CFG,		0x03f44084 },	\
11339cdb1c70Snonaka 	{ RT2860_MM20_PROT_CFG,		0x01744004 },	\
11349cdb1c70Snonaka 	{ RT2860_MM40_PROT_CFG,		0x03f54084 },	\
11359cdb1c70Snonaka 	{ RT2860_TXOP_CTRL_CFG,		0x0000583f },	\
11369cdb1c70Snonaka 	{ RT2860_TXOP_HLDR_ET,		0x00000002 },	\
11379cdb1c70Snonaka 	{ RT2860_TX_RTS_CFG,		0x00092b20 },	\
11389cdb1c70Snonaka 	{ RT2860_EXP_ACK_TIME,		0x002400ca },	\
11399cdb1c70Snonaka 	{ RT2860_XIFS_TIME_CFG,		0x33a41010 },	\
11409cdb1c70Snonaka 	{ RT2860_PWR_PIN_CFG,		0x00000003 }
11419cdb1c70Snonaka 
11429cdb1c70Snonaka /* XXX only a few registers differ from above, try to merge? */
11439cdb1c70Snonaka #define RT2870_DEF_MAC					\
11449cdb1c70Snonaka 	{ RT2860_BCN_OFFSET0,		0xf8f0e8e0 },	\
11459cdb1c70Snonaka 	{ RT2860_LEGACY_BASIC_RATE,	0x0000013f },	\
11469cdb1c70Snonaka 	{ RT2860_HT_BASIC_RATE,		0x00008003 },	\
11479cdb1c70Snonaka 	{ RT2860_MAC_SYS_CTRL,		0x00000000 },	\
11489cdb1c70Snonaka 	{ RT2860_BKOFF_SLOT_CFG,	0x00000209 },	\
11499cdb1c70Snonaka 	{ RT2860_TX_SW_CFG0,		0x00000000 },	\
11509cdb1c70Snonaka 	{ RT2860_TX_SW_CFG1,		0x00080606 },	\
11519cdb1c70Snonaka 	{ RT2860_TX_LINK_CFG,		0x00001020 },	\
11529cdb1c70Snonaka 	{ RT2860_TX_TIMEOUT_CFG,	0x000a2090 },	\
11539cdb1c70Snonaka 	{ RT2860_LED_CFG,		0x7f031e46 },	\
11549cdb1c70Snonaka 	{ RT2860_WMM_AIFSN_CFG,		0x00002273 },	\
11559cdb1c70Snonaka 	{ RT2860_WMM_CWMIN_CFG,		0x00002344 },	\
11569cdb1c70Snonaka 	{ RT2860_WMM_CWMAX_CFG,		0x000034aa },	\
11579cdb1c70Snonaka 	{ RT2860_MAX_PCNT,		0x1f3fbf9f },	\
11589cdb1c70Snonaka 	{ RT2860_TX_RTY_CFG,		0x47d01f0f },	\
11599cdb1c70Snonaka 	{ RT2860_AUTO_RSP_CFG,		0x00000013 },	\
11609cdb1c70Snonaka 	{ RT2860_CCK_PROT_CFG,		0x05740003 },	\
11619cdb1c70Snonaka 	{ RT2860_OFDM_PROT_CFG,		0x05740003 },	\
11629cdb1c70Snonaka 	{ RT2860_PBF_CFG,		0x00f40006 },	\
11639cdb1c70Snonaka 	{ RT2860_WPDMA_GLO_CFG,		0x00000030 },	\
11649cdb1c70Snonaka 	{ RT2860_GF20_PROT_CFG,		0x01744004 },	\
11659cdb1c70Snonaka 	{ RT2860_GF40_PROT_CFG,		0x03f44084 },	\
11669cdb1c70Snonaka 	{ RT2860_MM20_PROT_CFG,		0x01744004 },	\
11679cdb1c70Snonaka 	{ RT2860_MM40_PROT_CFG,		0x03f44084 },	\
11689cdb1c70Snonaka 	{ RT2860_TXOP_CTRL_CFG,		0x0000583f },	\
11699cdb1c70Snonaka 	{ RT2860_TXOP_HLDR_ET,		0x00000002 },	\
11709cdb1c70Snonaka 	{ RT2860_TX_RTS_CFG,		0x00092b20 },	\
11719cdb1c70Snonaka 	{ RT2860_EXP_ACK_TIME,		0x002400ca },	\
11729cdb1c70Snonaka 	{ RT2860_XIFS_TIME_CFG,		0x33a41010 },	\
11739cdb1c70Snonaka 	{ RT2860_PWR_PIN_CFG,		0x00000003 }
11749cdb1c70Snonaka 
11759cdb1c70Snonaka /*
11769cdb1c70Snonaka  * Default values for BBP registers; values taken from the reference driver.
11779cdb1c70Snonaka  */
11789cdb1c70Snonaka #define RT2860_DEF_BBP	\
11799cdb1c70Snonaka 	{  65, 0x2c },	\
11809cdb1c70Snonaka 	{  66, 0x38 },	\
1181abddfef7Schristos 	{  68, 0x0b },	\
11829cdb1c70Snonaka 	{  69, 0x12 },	\
11839cdb1c70Snonaka 	{  70, 0x0a },	\
11849cdb1c70Snonaka 	{  73, 0x10 },	\
11859cdb1c70Snonaka 	{  81, 0x37 },	\
11869cdb1c70Snonaka 	{  82, 0x62 },	\
11879cdb1c70Snonaka 	{  83, 0x6a },	\
11889cdb1c70Snonaka 	{  84, 0x99 },	\
11899cdb1c70Snonaka 	{  86, 0x00 },	\
11909cdb1c70Snonaka 	{  91, 0x04 },	\
11919cdb1c70Snonaka 	{  92, 0x00 },	\
11929cdb1c70Snonaka 	{ 103, 0x00 },	\
11939cdb1c70Snonaka 	{ 105, 0x05 },	\
11949cdb1c70Snonaka 	{ 106, 0x35 }
11959cdb1c70Snonaka 
119633f25f9fSchristos #define RT5390_DEF_BBP	\
119733f25f9fSchristos 	{  31, 0x08 },	\
119833f25f9fSchristos 	{  65, 0x2c },	\
119933f25f9fSchristos 	{  66, 0x38 },	\
120033f25f9fSchristos 	{  68, 0x0b },	\
1201*11659cbeSchristos 	{  69, 0x0d },	\
1202*11659cbeSchristos 	{  70, 0x06 },	\
120333f25f9fSchristos 	{  73, 0x13 },	\
120433f25f9fSchristos 	{  75, 0x46 },	\
120533f25f9fSchristos 	{  76, 0x28 },	\
120633f25f9fSchristos 	{  77, 0x59 },	\
120733f25f9fSchristos 	{  81, 0x37 },	\
120833f25f9fSchristos 	{  82, 0x62 },	\
120933f25f9fSchristos 	{  83, 0x7a },	\
1210*11659cbeSchristos 	{  84, 0x9a },	\
121133f25f9fSchristos 	{  86, 0x38 },	\
121233f25f9fSchristos 	{  91, 0x04 },	\
121333f25f9fSchristos 	{  92, 0x02 },	\
121433f25f9fSchristos 	{ 103, 0xc0 },	\
121533f25f9fSchristos 	{ 104, 0x92 },	\
121633f25f9fSchristos 	{ 105, 0x3c },	\
121733f25f9fSchristos 	{ 106, 0x03 },	\
121833f25f9fSchristos 	{ 128, 0x12 }
121933f25f9fSchristos 
122033f25f9fSchristos #define RT5592_DEF_BBP	\
122133f25f9fSchristos 	{  20, 0x06 },	\
122233f25f9fSchristos 	{  31, 0x08 },	\
122333f25f9fSchristos 	{  65, 0x2c },	\
122433f25f9fSchristos 	{  66, 0x38 },	\
122533f25f9fSchristos 	{  68, 0xdd },	\
122633f25f9fSchristos 	{  69, 0x1a },	\
122733f25f9fSchristos 	{  70, 0x05 },	\
122833f25f9fSchristos 	{  73, 0x13 },	\
122933f25f9fSchristos 	{  74, 0x0f },	\
123033f25f9fSchristos 	{  75, 0x4f },	\
123133f25f9fSchristos 	{  76, 0x28 },	\
123233f25f9fSchristos 	{  77, 0x59 },	\
123333f25f9fSchristos 	{  81, 0x37 },	\
123433f25f9fSchristos 	{  82, 0x62 },	\
123533f25f9fSchristos 	{  83, 0x6a },	\
123633f25f9fSchristos 	{  84, 0x9a },	\
123733f25f9fSchristos 	{  86, 0x38 },	\
123833f25f9fSchristos 	{  88, 0x90 },	\
123933f25f9fSchristos 	{  91, 0x04 },	\
124033f25f9fSchristos 	{  92, 0x02 },	\
124133f25f9fSchristos 	{  95, 0x9a },	\
124233f25f9fSchristos 	{  98, 0x12 },	\
124333f25f9fSchristos 	{ 103, 0xc0 },	\
124433f25f9fSchristos 	{ 104, 0x92 },	\
124533f25f9fSchristos 	{ 105, 0x3c },	\
124633f25f9fSchristos 	{ 106, 0x35 },	\
124733f25f9fSchristos 	{ 128, 0x12 },	\
124833f25f9fSchristos 	{ 134, 0xd0 },	\
124933f25f9fSchristos 	{ 135, 0xf6 },	\
125033f25f9fSchristos 	{ 137, 0x0f }
125133f25f9fSchristos 
12529cdb1c70Snonaka /*
12539cdb1c70Snonaka  * Default settings for RF registers; values derived from the reference driver.
12549cdb1c70Snonaka  */
12559cdb1c70Snonaka #define RT2860_RF2850						\
12569cdb1c70Snonaka 	{   1, 0x100bb3, 0x1301e1, 0x05a014, 0x001402 },	\
12579cdb1c70Snonaka 	{   2, 0x100bb3, 0x1301e1, 0x05a014, 0x001407 },	\
12589cdb1c70Snonaka 	{   3, 0x100bb3, 0x1301e2, 0x05a014, 0x001402 },	\
12599cdb1c70Snonaka 	{   4, 0x100bb3, 0x1301e2, 0x05a014, 0x001407 },	\
12609cdb1c70Snonaka 	{   5, 0x100bb3, 0x1301e3, 0x05a014, 0x001402 },	\
12619cdb1c70Snonaka 	{   6, 0x100bb3, 0x1301e3, 0x05a014, 0x001407 },	\
12629cdb1c70Snonaka 	{   7, 0x100bb3, 0x1301e4, 0x05a014, 0x001402 },	\
12639cdb1c70Snonaka 	{   8, 0x100bb3, 0x1301e4, 0x05a014, 0x001407 },	\
12649cdb1c70Snonaka 	{   9, 0x100bb3, 0x1301e5, 0x05a014, 0x001402 },	\
12659cdb1c70Snonaka 	{  10, 0x100bb3, 0x1301e5, 0x05a014, 0x001407 },	\
12669cdb1c70Snonaka 	{  11, 0x100bb3, 0x1301e6, 0x05a014, 0x001402 },	\
12679cdb1c70Snonaka 	{  12, 0x100bb3, 0x1301e6, 0x05a014, 0x001407 },	\
12689cdb1c70Snonaka 	{  13, 0x100bb3, 0x1301e7, 0x05a014, 0x001402 },	\
12699cdb1c70Snonaka 	{  14, 0x100bb3, 0x1301e8, 0x05a014, 0x001404 },	\
12709cdb1c70Snonaka 	{  36, 0x100bb3, 0x130266, 0x056014, 0x001408 },	\
12719cdb1c70Snonaka 	{  38, 0x100bb3, 0x130267, 0x056014, 0x001404 },	\
12729cdb1c70Snonaka 	{  40, 0x100bb2, 0x1301a0, 0x056014, 0x001400 },	\
12739cdb1c70Snonaka 	{  44, 0x100bb2, 0x1301a0, 0x056014, 0x001408 },	\
12749cdb1c70Snonaka 	{  46, 0x100bb2, 0x1301a1, 0x056014, 0x001402 },	\
12759cdb1c70Snonaka 	{  48, 0x100bb2, 0x1301a1, 0x056014, 0x001406 },	\
12769cdb1c70Snonaka 	{  52, 0x100bb2, 0x1301a2, 0x056014, 0x001404 },	\
12779cdb1c70Snonaka 	{  54, 0x100bb2, 0x1301a2, 0x056014, 0x001408 },	\
12789cdb1c70Snonaka 	{  56, 0x100bb2, 0x1301a3, 0x056014, 0x001402 },	\
12799cdb1c70Snonaka 	{  60, 0x100bb2, 0x1301a4, 0x056014, 0x001400 },	\
12809cdb1c70Snonaka 	{  62, 0x100bb2, 0x1301a4, 0x056014, 0x001404 },	\
12819cdb1c70Snonaka 	{  64, 0x100bb2, 0x1301a4, 0x056014, 0x001408 },	\
12829cdb1c70Snonaka 	{ 100, 0x100bb2, 0x1301ac, 0x05e014, 0x001400 },	\
12839cdb1c70Snonaka 	{ 102, 0x100bb2, 0x1701ac, 0x15e014, 0x001404 },	\
12849cdb1c70Snonaka 	{ 104, 0x100bb2, 0x1701ac, 0x15e014, 0x001408 },	\
12859cdb1c70Snonaka 	{ 108, 0x100bb3, 0x17028c, 0x15e014, 0x001404 },	\
12869cdb1c70Snonaka 	{ 110, 0x100bb3, 0x13028d, 0x05e014, 0x001400 },	\
12879cdb1c70Snonaka 	{ 112, 0x100bb3, 0x13028d, 0x05e014, 0x001406 },	\
12889cdb1c70Snonaka 	{ 116, 0x100bb3, 0x13028e, 0x05e014, 0x001408 },	\
12899cdb1c70Snonaka 	{ 118, 0x100bb3, 0x13028f, 0x05e014, 0x001404 },	\
12909cdb1c70Snonaka 	{ 120, 0x100bb1, 0x1300e0, 0x05e014, 0x001400 },	\
12919cdb1c70Snonaka 	{ 124, 0x100bb1, 0x1300e0, 0x05e014, 0x001404 },	\
12929cdb1c70Snonaka 	{ 126, 0x100bb1, 0x1300e0, 0x05e014, 0x001406 },	\
12939cdb1c70Snonaka 	{ 128, 0x100bb1, 0x1300e0, 0x05e014, 0x001408 },	\
12949cdb1c70Snonaka 	{ 132, 0x100bb1, 0x1300e1, 0x05e014, 0x001402 },	\
12959cdb1c70Snonaka 	{ 134, 0x100bb1, 0x1300e1, 0x05e014, 0x001404 },	\
12969cdb1c70Snonaka 	{ 136, 0x100bb1, 0x1300e1, 0x05e014, 0x001406 },	\
12979cdb1c70Snonaka 	{ 140, 0x100bb1, 0x1300e2, 0x05e014, 0x001400 },	\
12989cdb1c70Snonaka 	{ 149, 0x100bb1, 0x1300e2, 0x05e014, 0x001409 },	\
12999cdb1c70Snonaka 	{ 151, 0x100bb1, 0x1300e3, 0x05e014, 0x001401 },	\
13009cdb1c70Snonaka 	{ 153, 0x100bb1, 0x1300e3, 0x05e014, 0x001403 },	\
13019cdb1c70Snonaka 	{ 157, 0x100bb1, 0x1300e3, 0x05e014, 0x001407 },	\
13029cdb1c70Snonaka 	{ 159, 0x100bb1, 0x1300e3, 0x05e014, 0x001409 },	\
13039cdb1c70Snonaka 	{ 161, 0x100bb1, 0x1300e4, 0x05e014, 0x001401 },	\
13049cdb1c70Snonaka 	{ 165, 0x100bb1, 0x1300e4, 0x05e014, 0x001405 },	\
13059cdb1c70Snonaka 	{ 167, 0x100bb1, 0x1300f4, 0x05e014, 0x001407 },	\
13069cdb1c70Snonaka 	{ 169, 0x100bb1, 0x1300f4, 0x05e014, 0x001409 },	\
13079cdb1c70Snonaka 	{ 171, 0x100bb1, 0x1300f5, 0x05e014, 0x001401 },	\
13089cdb1c70Snonaka 	{ 173, 0x100bb1, 0x1300f5, 0x05e014, 0x001403 }
13099cdb1c70Snonaka 
13109cdb1c70Snonaka #define RT3070_RF3052		\
13119cdb1c70Snonaka 	{ 0xf1, 2,  2 },	\
13129cdb1c70Snonaka 	{ 0xf1, 2,  7 },	\
13139cdb1c70Snonaka 	{ 0xf2, 2,  2 },	\
13149cdb1c70Snonaka 	{ 0xf2, 2,  7 },	\
13159cdb1c70Snonaka 	{ 0xf3, 2,  2 },	\
13169cdb1c70Snonaka 	{ 0xf3, 2,  7 },	\
13179cdb1c70Snonaka 	{ 0xf4, 2,  2 },	\
13189cdb1c70Snonaka 	{ 0xf4, 2,  7 },	\
13199cdb1c70Snonaka 	{ 0xf5, 2,  2 },	\
13209cdb1c70Snonaka 	{ 0xf5, 2,  7 },	\
13219cdb1c70Snonaka 	{ 0xf6, 2,  2 },	\
13229cdb1c70Snonaka 	{ 0xf6, 2,  7 },	\
13239cdb1c70Snonaka 	{ 0xf7, 2,  2 },	\
13249cdb1c70Snonaka 	{ 0xf8, 2,  4 },	\
13259cdb1c70Snonaka 	{ 0x56, 0,  4 },	\
13269cdb1c70Snonaka 	{ 0x56, 0,  6 },	\
13279cdb1c70Snonaka 	{ 0x56, 0,  8 },	\
13289cdb1c70Snonaka 	{ 0x57, 0,  0 },	\
13299cdb1c70Snonaka 	{ 0x57, 0,  2 },	\
13309cdb1c70Snonaka 	{ 0x57, 0,  4 },	\
13319cdb1c70Snonaka 	{ 0x57, 0,  8 },	\
13329cdb1c70Snonaka 	{ 0x57, 0, 10 },	\
13339cdb1c70Snonaka 	{ 0x58, 0,  0 },	\
13349cdb1c70Snonaka 	{ 0x58, 0,  4 },	\
13359cdb1c70Snonaka 	{ 0x58, 0,  6 },	\
13369cdb1c70Snonaka 	{ 0x58, 0,  8 },	\
13379cdb1c70Snonaka 	{ 0x5b, 0,  8 },	\
13389cdb1c70Snonaka 	{ 0x5b, 0, 10 },	\
13399cdb1c70Snonaka 	{ 0x5c, 0,  0 },	\
13409cdb1c70Snonaka 	{ 0x5c, 0,  4 },	\
13419cdb1c70Snonaka 	{ 0x5c, 0,  6 },	\
13429cdb1c70Snonaka 	{ 0x5c, 0,  8 },	\
13439cdb1c70Snonaka 	{ 0x5d, 0,  0 },	\
13449cdb1c70Snonaka 	{ 0x5d, 0,  2 },	\
13459cdb1c70Snonaka 	{ 0x5d, 0,  4 },	\
13469cdb1c70Snonaka 	{ 0x5d, 0,  8 },	\
13479cdb1c70Snonaka 	{ 0x5d, 0, 10 },	\
13489cdb1c70Snonaka 	{ 0x5e, 0,  0 },	\
13499cdb1c70Snonaka 	{ 0x5e, 0,  4 },	\
13509cdb1c70Snonaka 	{ 0x5e, 0,  6 },	\
13519cdb1c70Snonaka 	{ 0x5e, 0,  8 },	\
13529cdb1c70Snonaka 	{ 0x5f, 0,  0 },	\
13539cdb1c70Snonaka 	{ 0x5f, 0,  9 },	\
13549cdb1c70Snonaka 	{ 0x5f, 0, 11 },	\
13559cdb1c70Snonaka 	{ 0x60, 0,  1 },	\
13569cdb1c70Snonaka 	{ 0x60, 0,  5 },	\
13579cdb1c70Snonaka 	{ 0x60, 0,  7 },	\
13589cdb1c70Snonaka 	{ 0x60, 0,  9 },	\
13599cdb1c70Snonaka 	{ 0x61, 0,  1 },	\
13609cdb1c70Snonaka 	{ 0x61, 0,  3 },	\
13619cdb1c70Snonaka 	{ 0x61, 0,  5 },	\
13629cdb1c70Snonaka 	{ 0x61, 0,  7 },	\
13639cdb1c70Snonaka 	{ 0x61, 0,  9 }
13649cdb1c70Snonaka 
136533f25f9fSchristos #define RT5592_RF5592_20MHZ	\
136633f25f9fSchristos 	{ 0x1e2,  4, 10, 3 },	\
136733f25f9fSchristos 	{ 0x1e3,  4, 10, 3 },	\
136833f25f9fSchristos 	{ 0x1e4,  4, 10, 3 },	\
136933f25f9fSchristos 	{ 0x1e5,  4, 10, 3 },	\
137033f25f9fSchristos 	{ 0x1e6,  4, 10, 3 },	\
137133f25f9fSchristos 	{ 0x1e7,  4, 10, 3 },	\
137233f25f9fSchristos 	{ 0x1e8,  4, 10, 3 },	\
137333f25f9fSchristos 	{ 0x1e9,  4, 10, 3 },	\
137433f25f9fSchristos 	{ 0x1ea,  4, 10, 3 },	\
137533f25f9fSchristos 	{ 0x1eb,  4, 10, 3 },	\
137633f25f9fSchristos 	{ 0x1ec,  4, 10, 3 },	\
137733f25f9fSchristos 	{ 0x1ed,  4, 10, 3 },	\
137833f25f9fSchristos 	{ 0x1ee,  4, 10, 3 },	\
137933f25f9fSchristos 	{ 0x1f0,  8, 10, 3 },	\
138033f25f9fSchristos 	{  0xac,  8, 12, 1 },	\
138133f25f9fSchristos 	{  0xad,  0, 12, 1 },	\
138233f25f9fSchristos 	{  0xad,  4, 12, 1 },	\
138333f25f9fSchristos 	{  0xae,  0, 12, 1 },	\
138433f25f9fSchristos 	{  0xae,  4, 12, 1 },	\
138533f25f9fSchristos 	{  0xae,  8, 12, 1 },	\
138633f25f9fSchristos 	{  0xaf,  4, 12, 1 },	\
138733f25f9fSchristos 	{  0xaf,  8, 12, 1 },	\
138833f25f9fSchristos 	{  0xb0,  0, 12, 1 },	\
138933f25f9fSchristos 	{  0xb0,  8, 12, 1 },	\
139033f25f9fSchristos 	{  0xb1,  0, 12, 1 },	\
139133f25f9fSchristos 	{  0xb1,  4, 12, 1 },	\
139233f25f9fSchristos 	{  0xb7,  4, 12, 1 },	\
139333f25f9fSchristos 	{  0xb7,  8, 12, 1 },	\
139433f25f9fSchristos 	{  0xb8,  0, 12, 1 },	\
139533f25f9fSchristos 	{  0xb8,  8, 12, 1 },	\
139633f25f9fSchristos 	{  0xb9,  0, 12, 1 },	\
139733f25f9fSchristos 	{  0xb9,  4, 12, 1 },	\
139833f25f9fSchristos 	{  0xba,  0, 12, 1 },	\
139933f25f9fSchristos 	{  0xba,  4, 12, 1 },	\
140033f25f9fSchristos 	{  0xba,  8, 12, 1 },	\
140133f25f9fSchristos 	{  0xbb,  4, 12, 1 },	\
140233f25f9fSchristos 	{  0xbb,  8, 12, 1 },	\
140333f25f9fSchristos 	{  0xbc,  0, 12, 1 },	\
140433f25f9fSchristos 	{  0xbc,  8, 12, 1 },	\
140533f25f9fSchristos 	{  0xbd,  0, 12, 1 },	\
140633f25f9fSchristos 	{  0xbd,  4, 12, 1 },	\
140733f25f9fSchristos 	{  0xbe,  0, 12, 1 },	\
140833f25f9fSchristos 	{  0xbf,  6, 12, 1 },	\
140933f25f9fSchristos 	{  0xbf, 10, 12, 1 },	\
141033f25f9fSchristos 	{  0xc0,  2, 12, 1 },	\
141133f25f9fSchristos 	{  0xc0, 10, 12, 1 },	\
141233f25f9fSchristos 	{  0xc1,  2, 12, 1 },	\
141333f25f9fSchristos 	{  0xc1,  6, 12, 1 },	\
141433f25f9fSchristos 	{  0xc2,  2, 12, 1 },	\
141533f25f9fSchristos 	{  0xa4,  0, 12, 1 },	\
141633f25f9fSchristos 	{  0xa4,  4, 12, 1 },	\
141733f25f9fSchristos 	{  0xa5,  8, 12, 1 },	\
141833f25f9fSchristos 	{  0xa6,  0, 12, 1 }
141933f25f9fSchristos 
142033f25f9fSchristos #define RT5592_RF5592_40MHZ	\
142133f25f9fSchristos 	{ 0xf1,  2, 10, 3 },	\
142233f25f9fSchristos 	{ 0xf1,  7, 10, 3 },	\
142333f25f9fSchristos 	{ 0xf2,  2, 10, 3 },	\
142433f25f9fSchristos 	{ 0xf2,  7, 10, 3 },	\
142533f25f9fSchristos 	{ 0xf3,  2, 10, 3 },	\
142633f25f9fSchristos 	{ 0xf3,  7, 10, 3 },	\
142733f25f9fSchristos 	{ 0xf4,  2, 10, 3 },	\
142833f25f9fSchristos 	{ 0xf4,  7, 10, 3 },	\
142933f25f9fSchristos 	{ 0xf5,  2, 10, 3 },	\
143033f25f9fSchristos 	{ 0xf5,  7, 10, 3 },	\
143133f25f9fSchristos 	{ 0xf6,  2, 10, 3 },	\
143233f25f9fSchristos 	{ 0xf6,  7, 10, 3 },	\
143333f25f9fSchristos 	{ 0xf7,  2, 10, 3 },	\
143433f25f9fSchristos 	{ 0xf8,  4, 10, 3 },	\
143533f25f9fSchristos 	{ 0x56,  4, 12, 1 },	\
143633f25f9fSchristos 	{ 0x56,  6, 12, 1 },	\
143733f25f9fSchristos 	{ 0x56,  8, 12, 1 },	\
143833f25f9fSchristos 	{ 0x57,  0, 12, 1 },	\
143933f25f9fSchristos 	{ 0x57,  2, 12, 1 },	\
144033f25f9fSchristos 	{ 0x57,  4, 12, 1 },	\
144133f25f9fSchristos 	{ 0x57,  8, 12, 1 },	\
144233f25f9fSchristos 	{ 0x57, 10, 12, 1 },	\
144333f25f9fSchristos 	{ 0x58,  0, 12, 1 },	\
144433f25f9fSchristos 	{ 0x58,  4, 12, 1 },	\
144533f25f9fSchristos 	{ 0x58,  6, 12, 1 },	\
144633f25f9fSchristos 	{ 0x58,  8, 12, 1 },	\
144733f25f9fSchristos 	{ 0x5b,  8, 12, 1 },	\
144833f25f9fSchristos 	{ 0x5b, 10, 12, 1 },	\
144933f25f9fSchristos 	{ 0x5c,  0, 12, 1 },	\
145033f25f9fSchristos 	{ 0x5c,  4, 12, 1 },	\
145133f25f9fSchristos 	{ 0x5c,  6, 12, 1 },	\
145233f25f9fSchristos 	{ 0x5c,  8, 12, 1 },	\
145333f25f9fSchristos 	{ 0x5d,  0, 12, 1 },	\
145433f25f9fSchristos 	{ 0x5d,  2, 12, 1 },	\
145533f25f9fSchristos 	{ 0x5d,  4, 12, 1 },	\
145633f25f9fSchristos 	{ 0x5d,  8, 12, 1 },	\
145733f25f9fSchristos 	{ 0x5d, 10, 12, 1 },	\
145833f25f9fSchristos 	{ 0x5e,  0, 12, 1 },	\
145933f25f9fSchristos 	{ 0x5e,  4, 12, 1 },	\
146033f25f9fSchristos 	{ 0x5e,  6, 12, 1 },	\
146133f25f9fSchristos 	{ 0x5e,  8, 12, 1 },	\
146233f25f9fSchristos 	{ 0x5f,  0, 12, 1 },	\
146333f25f9fSchristos 	{ 0x5f,  9, 12, 1 },	\
146433f25f9fSchristos 	{ 0x5f, 11, 12, 1 },	\
146533f25f9fSchristos 	{ 0x60,  1, 12, 1 },	\
146633f25f9fSchristos 	{ 0x60,  5, 12, 1 },	\
146733f25f9fSchristos 	{ 0x60,  7, 12, 1 },	\
146833f25f9fSchristos 	{ 0x60,  9, 12, 1 },	\
146933f25f9fSchristos 	{ 0x61,  1, 12, 1 },	\
147033f25f9fSchristos 	{ 0x52,  0, 12, 1 },	\
147133f25f9fSchristos 	{ 0x52,  4, 12, 1 },	\
147233f25f9fSchristos 	{ 0x52,  8, 12, 1 },	\
147333f25f9fSchristos 	{ 0x53,  0, 12, 1 }
147433f25f9fSchristos 
14759cdb1c70Snonaka #define RT3070_DEF_RF	\
14769cdb1c70Snonaka 	{  4, 0x40 },	\
14779cdb1c70Snonaka 	{  5, 0x03 },	\
14789cdb1c70Snonaka 	{  6, 0x02 },	\
1479abddfef7Schristos 	{  7, 0x60 },	\
14809cdb1c70Snonaka 	{  9, 0x0f },	\
14819cdb1c70Snonaka 	{ 10, 0x41 },	\
14829cdb1c70Snonaka 	{ 11, 0x21 },	\
14839cdb1c70Snonaka 	{ 12, 0x7b },	\
14849cdb1c70Snonaka 	{ 14, 0x90 },	\
14859cdb1c70Snonaka 	{ 15, 0x58 },	\
14869cdb1c70Snonaka 	{ 16, 0xb3 },	\
14879cdb1c70Snonaka 	{ 17, 0x92 },	\
14889cdb1c70Snonaka 	{ 18, 0x2c },	\
14899cdb1c70Snonaka 	{ 19, 0x02 },	\
14909cdb1c70Snonaka 	{ 20, 0xba },	\
14919cdb1c70Snonaka 	{ 21, 0xdb },	\
14929cdb1c70Snonaka 	{ 24, 0x16 },	\
1493*11659cbeSchristos 	{ 25, 0x01 },	\
14949cdb1c70Snonaka 	{ 29, 0x1f }
14959cdb1c70Snonaka 
14969cdb1c70Snonaka #define RT3572_DEF_RF	\
14979cdb1c70Snonaka 	{  0, 0x70 },	\
14989cdb1c70Snonaka 	{  1, 0x81 },	\
14999cdb1c70Snonaka 	{  2, 0xf1 },	\
15009cdb1c70Snonaka 	{  3, 0x02 },	\
15019cdb1c70Snonaka 	{  4, 0x4c },	\
15029cdb1c70Snonaka 	{  5, 0x05 },	\
15039cdb1c70Snonaka 	{  6, 0x4a },	\
15049cdb1c70Snonaka 	{  7, 0xd8 },	\
15059cdb1c70Snonaka 	{  9, 0xc3 },	\
15069cdb1c70Snonaka 	{ 10, 0xf1 },	\
15079cdb1c70Snonaka 	{ 11, 0xb9 },	\
15089cdb1c70Snonaka 	{ 12, 0x70 },	\
15099cdb1c70Snonaka 	{ 13, 0x65 },	\
15109cdb1c70Snonaka 	{ 14, 0xa0 },	\
15119cdb1c70Snonaka 	{ 15, 0x53 },	\
15129cdb1c70Snonaka 	{ 16, 0x4c },	\
15139cdb1c70Snonaka 	{ 17, 0x23 },	\
15149cdb1c70Snonaka 	{ 18, 0xac },	\
15159cdb1c70Snonaka 	{ 19, 0x93 },	\
15169cdb1c70Snonaka 	{ 20, 0xb3 },	\
15179cdb1c70Snonaka 	{ 21, 0xd0 },	\
15189cdb1c70Snonaka 	{ 22, 0x00 },  	\
15199cdb1c70Snonaka 	{ 23, 0x3c },	\
15209cdb1c70Snonaka 	{ 24, 0x16 },	\
15219cdb1c70Snonaka 	{ 25, 0x15 },	\
15229cdb1c70Snonaka 	{ 26, 0x85 },	\
15239cdb1c70Snonaka 	{ 27, 0x00 },	\
15249cdb1c70Snonaka 	{ 28, 0x00 },	\
15259cdb1c70Snonaka 	{ 29, 0x9b },	\
15269cdb1c70Snonaka 	{ 30, 0x09 },	\
15279cdb1c70Snonaka 	{ 31, 0x10 }
152833f25f9fSchristos 
152933f25f9fSchristos #define RT3593_DEF_RF	\
153033f25f9fSchristos 	{  1, 0x03 },	\
153133f25f9fSchristos 	{  3, 0x80 },	\
153233f25f9fSchristos 	{  5, 0x00 },	\
153333f25f9fSchristos 	{  6, 0x40 },	\
153433f25f9fSchristos 	{  8, 0xf1 },	\
153533f25f9fSchristos 	{  9, 0x02 },	\
153633f25f9fSchristos 	{ 10, 0xd3 },	\
153733f25f9fSchristos 	{ 11, 0x40 },	\
153833f25f9fSchristos 	{ 12, 0x4e },	\
153933f25f9fSchristos 	{ 13, 0x12 },	\
154033f25f9fSchristos 	{ 18, 0x40 },	\
154133f25f9fSchristos 	{ 22, 0x20 },	\
154233f25f9fSchristos 	{ 30, 0x10 },	\
154333f25f9fSchristos 	{ 31, 0x80 },	\
154433f25f9fSchristos 	{ 32, 0x78 },	\
154533f25f9fSchristos 	{ 33, 0x3b },	\
154633f25f9fSchristos 	{ 34, 0x3c },	\
154733f25f9fSchristos 	{ 35, 0xe0 },	\
154833f25f9fSchristos 	{ 38, 0x86 },	\
154933f25f9fSchristos 	{ 39, 0x23 },	\
155033f25f9fSchristos 	{ 44, 0xd3 },	\
155133f25f9fSchristos 	{ 45, 0xbb },	\
155233f25f9fSchristos 	{ 46, 0x60 },	\
155333f25f9fSchristos 	{ 49, 0x81 },	\
155433f25f9fSchristos 	{ 50, 0x86 },	\
155533f25f9fSchristos 	{ 51, 0x75 },	\
155633f25f9fSchristos 	{ 52, 0x45 },	\
155733f25f9fSchristos 	{ 53, 0x18 },	\
155833f25f9fSchristos 	{ 54, 0x18 },	\
155933f25f9fSchristos 	{ 55, 0x18 },	\
156033f25f9fSchristos 	{ 56, 0xdb },	\
156133f25f9fSchristos 	{ 57, 0x6e }
156233f25f9fSchristos 
1563*11659cbeSchristos #define RT5390_DEF_RF	\
1564*11659cbeSchristos 	{  1, 0x0f },	\
1565*11659cbeSchristos 	{  2, 0x80 },	\
1566*11659cbeSchristos 	{  3, 0x88 },	\
1567*11659cbeSchristos 	{  5, 0x10 },	\
1568*11659cbeSchristos 	{  6, 0xa0 },	\
1569*11659cbeSchristos 	{  7, 0x00 },	\
1570*11659cbeSchristos 	{ 10, 0x53 },	\
1571*11659cbeSchristos 	{ 11, 0x4a },	\
1572*11659cbeSchristos 	{ 12, 0x46 },	\
1573*11659cbeSchristos 	{ 13, 0x9f },	\
1574*11659cbeSchristos 	{ 14, 0x00 },	\
1575*11659cbeSchristos 	{ 15, 0x00 },	\
1576*11659cbeSchristos 	{ 16, 0x00 },	\
1577*11659cbeSchristos 	{ 18, 0x03 },	\
1578*11659cbeSchristos 	{ 19, 0x00 },	\
1579*11659cbeSchristos 	{ 20, 0x00 },	\
1580*11659cbeSchristos 	{ 21, 0x00 },	\
1581*11659cbeSchristos 	{ 22, 0x20 },	\
1582*11659cbeSchristos 	{ 23, 0x00 },	\
1583*11659cbeSchristos 	{ 24, 0x00 },	\
1584*11659cbeSchristos 	{ 25, 0xc0 },	\
1585*11659cbeSchristos 	{ 26, 0x00 },	\
1586*11659cbeSchristos 	{ 27, 0x09 },	\
1587*11659cbeSchristos 	{ 28, 0x00 },	\
1588*11659cbeSchristos 	{ 29, 0x10 },	\
1589*11659cbeSchristos 	{ 30, 0x10 },	\
1590*11659cbeSchristos 	{ 31, 0x80 },	\
1591*11659cbeSchristos 	{ 32, 0x80 },	\
1592*11659cbeSchristos 	{ 33, 0x00 },	\
1593*11659cbeSchristos 	{ 34, 0x07 },	\
1594*11659cbeSchristos 	{ 35, 0x12 },	\
1595*11659cbeSchristos 	{ 36, 0x00 },	\
1596*11659cbeSchristos 	{ 37, 0x08 },	\
1597*11659cbeSchristos 	{ 38, 0x85 },	\
1598*11659cbeSchristos 	{ 39, 0x1b },	\
1599*11659cbeSchristos 	{ 40, 0x0b },	\
1600*11659cbeSchristos 	{ 41, 0xbb },	\
1601*11659cbeSchristos 	{ 42, 0xd2 },	\
1602*11659cbeSchristos 	{ 43, 0x9a },	\
1603*11659cbeSchristos 	{ 44, 0x0e },	\
1604*11659cbeSchristos 	{ 45, 0xa2 },	\
1605*11659cbeSchristos 	{ 46, 0x7b },	\
1606*11659cbeSchristos 	{ 47, 0x00 },	\
1607*11659cbeSchristos 	{ 48, 0x10 },	\
1608*11659cbeSchristos 	{ 49, 0x94 },	\
1609*11659cbeSchristos 	{ 52, 0x38 },	\
1610*11659cbeSchristos 	{ 53, 0x84 },	\
1611*11659cbeSchristos 	{ 54, 0x78 },	\
1612*11659cbeSchristos 	{ 55, 0x44 },	\
1613*11659cbeSchristos 	{ 56, 0x22 },	\
1614*11659cbeSchristos 	{ 57, 0x80 },	\
1615*11659cbeSchristos 	{ 58, 0x7f },	\
1616*11659cbeSchristos 	{ 59, 0x8f },	\
1617*11659cbeSchristos 	{ 60, 0x45 },	\
1618*11659cbeSchristos 	{ 61, 0xdd },	\
1619*11659cbeSchristos 	{ 62, 0x00 },	\
1620*11659cbeSchristos 	{ 63, 0x00 }
1621*11659cbeSchristos 
1622*11659cbeSchristos #define RT5392_DEF_RF	\
1623*11659cbeSchristos 	{  1, 0x17 },	\
1624*11659cbeSchristos 	{  3, 0x88 },	\
1625*11659cbeSchristos 	{  5, 0x10 },	\
1626*11659cbeSchristos 	{  6, 0xe0 },	\
1627*11659cbeSchristos 	{  7, 0x00 },	\
1628*11659cbeSchristos 	{ 10, 0x53 },	\
1629*11659cbeSchristos 	{ 11, 0x4a },	\
1630*11659cbeSchristos 	{ 12, 0x46 },	\
1631*11659cbeSchristos 	{ 13, 0x9f },	\
1632*11659cbeSchristos 	{ 14, 0x00 },	\
1633*11659cbeSchristos 	{ 15, 0x00 },	\
1634*11659cbeSchristos 	{ 16, 0x00 },	\
1635*11659cbeSchristos 	{ 18, 0x03 },	\
1636*11659cbeSchristos 	{ 19, 0x4d },	\
1637*11659cbeSchristos 	{ 20, 0x00 },	\
1638*11659cbeSchristos 	{ 21, 0x8d },	\
1639*11659cbeSchristos 	{ 22, 0x20 },	\
1640*11659cbeSchristos 	{ 23, 0x0b },	\
1641*11659cbeSchristos 	{ 24, 0x44 },	\
1642*11659cbeSchristos 	{ 25, 0x80 },	\
1643*11659cbeSchristos 	{ 26, 0x82 },	\
1644*11659cbeSchristos 	{ 27, 0x09 },	\
1645*11659cbeSchristos 	{ 28, 0x00 },	\
1646*11659cbeSchristos 	{ 29, 0x10 },	\
1647*11659cbeSchristos 	{ 30, 0x10 },	\
1648*11659cbeSchristos 	{ 31, 0x80 },	\
1649*11659cbeSchristos 	{ 32, 0x20 },	\
1650*11659cbeSchristos 	{ 33, 0xc0 },	\
1651*11659cbeSchristos 	{ 34, 0x07 },	\
1652*11659cbeSchristos 	{ 35, 0x12 },	\
1653*11659cbeSchristos 	{ 36, 0x00 },	\
1654*11659cbeSchristos 	{ 37, 0x08 },	\
1655*11659cbeSchristos 	{ 38, 0x89 },	\
1656*11659cbeSchristos 	{ 39, 0x1b },	\
1657*11659cbeSchristos 	{ 40, 0x0f },	\
1658*11659cbeSchristos 	{ 41, 0xbb },	\
1659*11659cbeSchristos 	{ 42, 0xd5 },	\
1660*11659cbeSchristos 	{ 43, 0x9b },	\
1661*11659cbeSchristos 	{ 44, 0x0e },	\
1662*11659cbeSchristos 	{ 45, 0xa2 },	\
1663*11659cbeSchristos 	{ 46, 0x73 },	\
1664*11659cbeSchristos 	{ 47, 0x0c },	\
1665*11659cbeSchristos 	{ 48, 0x10 },	\
1666*11659cbeSchristos 	{ 49, 0x94 },	\
1667*11659cbeSchristos 	{ 50, 0x94 },	\
1668*11659cbeSchristos 	{ 51, 0x3a },	\
1669*11659cbeSchristos 	{ 52, 0x48 },	\
1670*11659cbeSchristos 	{ 53, 0x44 },	\
1671*11659cbeSchristos 	{ 54, 0x38 },	\
1672*11659cbeSchristos 	{ 55, 0x43 },	\
1673*11659cbeSchristos 	{ 56, 0xa1 },	\
1674*11659cbeSchristos 	{ 57, 0x00 },	\
1675*11659cbeSchristos 	{ 58, 0x39 },	\
1676*11659cbeSchristos 	{ 59, 0x07 },	\
1677*11659cbeSchristos 	{ 60, 0x45 },	\
1678*11659cbeSchristos 	{ 61, 0x91 },	\
1679*11659cbeSchristos 	{ 62, 0x39 },	\
1680*11659cbeSchristos 	{ 63, 0x07 }
1681*11659cbeSchristos 
168233f25f9fSchristos #define RT5592_DEF_RF	\
168333f25f9fSchristos 	{  1, 0x3f },	\
168433f25f9fSchristos 	{  3, 0x08 },	\
168533f25f9fSchristos 	{  5, 0x10 },	\
168633f25f9fSchristos 	{  6, 0xe4 },	\
168733f25f9fSchristos 	{  7, 0x00 },	\
168833f25f9fSchristos 	{ 14, 0x00 },	\
168933f25f9fSchristos 	{ 15, 0x00 },	\
169033f25f9fSchristos 	{ 16, 0x00 },	\
169133f25f9fSchristos 	{ 18, 0x03 },	\
169233f25f9fSchristos 	{ 19, 0x4d },	\
169333f25f9fSchristos 	{ 20, 0x10 },	\
169433f25f9fSchristos 	{ 21, 0x8d },	\
169533f25f9fSchristos 	{ 26, 0x82 },	\
169633f25f9fSchristos 	{ 28, 0x00 },	\
169733f25f9fSchristos 	{ 29, 0x10 },	\
169833f25f9fSchristos 	{ 33, 0xc0 },	\
169933f25f9fSchristos 	{ 34, 0x07 },	\
170033f25f9fSchristos 	{ 35, 0x12 },	\
170133f25f9fSchristos 	{ 47, 0x0c },	\
170233f25f9fSchristos 	{ 53, 0x22 },	\
170333f25f9fSchristos 	{ 63, 0x07 }
170433f25f9fSchristos 
170533f25f9fSchristos #define RT5592_2GHZ_DEF_RF	\
170633f25f9fSchristos 	{ 10, 0x90 },		\
170733f25f9fSchristos 	{ 11, 0x4a },		\
170833f25f9fSchristos 	{ 12, 0x52 },		\
170933f25f9fSchristos 	{ 13, 0x42 },		\
171033f25f9fSchristos 	{ 22, 0x40 },		\
171133f25f9fSchristos 	{ 24, 0x4a },		\
171233f25f9fSchristos 	{ 25, 0x80 },		\
171333f25f9fSchristos 	{ 27, 0x42 },		\
171433f25f9fSchristos 	{ 36, 0x80 },		\
171533f25f9fSchristos 	{ 37, 0x08 },		\
171633f25f9fSchristos 	{ 38, 0x89 },		\
171733f25f9fSchristos 	{ 39, 0x1b },		\
171833f25f9fSchristos 	{ 40, 0x0d },		\
171933f25f9fSchristos 	{ 41, 0x9b },		\
172033f25f9fSchristos 	{ 42, 0xd5 },		\
172133f25f9fSchristos 	{ 43, 0x72 },		\
172233f25f9fSchristos 	{ 44, 0x0e },		\
172333f25f9fSchristos 	{ 45, 0xa2 },		\
172433f25f9fSchristos 	{ 46, 0x6b },		\
172533f25f9fSchristos 	{ 48, 0x10 },		\
172633f25f9fSchristos 	{ 51, 0x3e },		\
172733f25f9fSchristos 	{ 52, 0x48 },		\
172833f25f9fSchristos 	{ 54, 0x38 },		\
172933f25f9fSchristos 	{ 56, 0xa1 },		\
173033f25f9fSchristos 	{ 57, 0x00 },		\
173133f25f9fSchristos 	{ 58, 0x39 },		\
173233f25f9fSchristos 	{ 60, 0x45 },		\
173333f25f9fSchristos 	{ 61, 0x91 },		\
173433f25f9fSchristos 	{ 62, 0x39 }
173533f25f9fSchristos 
173633f25f9fSchristos #define RT5592_5GHZ_DEF_RF	\
173733f25f9fSchristos 	{ 10, 0x97 },		\
173833f25f9fSchristos 	{ 11, 0x40 },		\
173933f25f9fSchristos 	{ 25, 0xbf },		\
174033f25f9fSchristos 	{ 27, 0x42 },		\
174133f25f9fSchristos 	{ 36, 0x00 },		\
174233f25f9fSchristos 	{ 37, 0x04 },		\
174333f25f9fSchristos 	{ 38, 0x85 },		\
174433f25f9fSchristos 	{ 40, 0x42 },		\
174533f25f9fSchristos 	{ 41, 0xbb },		\
174633f25f9fSchristos 	{ 42, 0xd7 },		\
174733f25f9fSchristos 	{ 45, 0x41 },		\
174833f25f9fSchristos 	{ 48, 0x00 },		\
174933f25f9fSchristos 	{ 57, 0x77 },		\
175033f25f9fSchristos 	{ 60, 0x05 },		\
175133f25f9fSchristos 	{ 61, 0x01 }
175233f25f9fSchristos 
175333f25f9fSchristos #define RT5592_CHAN_5GHZ	\
175433f25f9fSchristos 	{  36,  64, 12, 0x2e },	\
175533f25f9fSchristos 	{ 100, 165, 12, 0x0e },	\
175633f25f9fSchristos 	{  36,  64, 13, 0x22 },	\
175733f25f9fSchristos 	{ 100, 165, 13, 0x42 },	\
175833f25f9fSchristos 	{  36,  64, 22, 0x60 },	\
175933f25f9fSchristos 	{ 100, 165, 22, 0x40 },	\
176033f25f9fSchristos 	{  36,  64, 23, 0x7f },	\
176133f25f9fSchristos 	{ 100, 153, 23, 0x3c },	\
176233f25f9fSchristos 	{ 155, 165, 23, 0x38 },	\
176333f25f9fSchristos 	{  36,  50, 24, 0x09 },	\
176433f25f9fSchristos 	{  52,  64, 24, 0x07 },	\
176533f25f9fSchristos 	{ 100, 153, 24, 0x06 },	\
176633f25f9fSchristos 	{ 155, 165, 24, 0x05 },	\
176733f25f9fSchristos 	{  36,  64, 39, 0x1c },	\
176833f25f9fSchristos 	{ 100, 138, 39, 0x1a },	\
176933f25f9fSchristos 	{ 140, 165, 39, 0x18 },	\
177033f25f9fSchristos 	{  36,  64, 43, 0x5b },	\
177133f25f9fSchristos 	{ 100, 138, 43, 0x3b },	\
177233f25f9fSchristos 	{ 140, 165, 43, 0x1b },	\
177333f25f9fSchristos 	{  36,  64, 44, 0x40 },	\
177433f25f9fSchristos 	{ 100, 138, 44, 0x20 },	\
177533f25f9fSchristos 	{ 140, 165, 44, 0x10 },	\
177633f25f9fSchristos 	{  36,  64, 46, 0x00 },	\
177733f25f9fSchristos 	{ 100, 138, 46, 0x18 },	\
177833f25f9fSchristos 	{ 140, 165, 46, 0x08 },	\
177933f25f9fSchristos 	{  36,  64, 51, 0xfe },	\
178033f25f9fSchristos 	{ 100, 124, 51, 0xfc },	\
178133f25f9fSchristos 	{ 126, 165, 51, 0xec },	\
178233f25f9fSchristos 	{  36,  64, 52, 0x0c },	\
178333f25f9fSchristos 	{ 100, 138, 52, 0x06 },	\
178433f25f9fSchristos 	{ 140, 165, 52, 0x06 },	\
178533f25f9fSchristos 	{  36,  64, 54, 0xf8 },	\
178633f25f9fSchristos 	{ 100, 165, 54, 0xeb },	\
178733f25f9fSchristos 	{ 36,   50, 55, 0x06 },	\
178833f25f9fSchristos 	{ 52,   64, 55, 0x04 },	\
178933f25f9fSchristos 	{ 100, 138, 55, 0x01 },	\
179033f25f9fSchristos 	{ 140, 165, 55, 0x00 },	\
179133f25f9fSchristos 	{  36,  50, 56, 0xd3 },	\
179233f25f9fSchristos 	{  52, 128, 56, 0xbb },	\
179333f25f9fSchristos 	{ 130, 165, 56, 0xab },	\
179433f25f9fSchristos 	{  36,  64, 58, 0x15 },	\
179533f25f9fSchristos 	{ 100, 116, 58, 0x1d },	\
179633f25f9fSchristos 	{ 118, 165, 58, 0x15 },	\
179733f25f9fSchristos 	{  36,  64, 59, 0x7f },	\
179833f25f9fSchristos 	{ 100, 138, 59, 0x3f },	\
179933f25f9fSchristos 	{ 140, 165, 59, 0x7c },	\
180033f25f9fSchristos 	{  36,  64, 62, 0x15 },	\
180133f25f9fSchristos 	{ 100, 116, 62, 0x1d },	\
180233f25f9fSchristos 	{ 118, 165, 62, 0x15 }
1803