xref: /netbsd-src/sys/dev/ic/nvmevar.h (revision b4fea417c59881c09ffb09e4d45a4945ef9bf63c)
1*b4fea417Sjmcneill /*	$NetBSD: nvmevar.h,v 1.28 2022/08/14 12:08:57 jmcneill Exp $	*/
28b5163f0Snonaka /*	$OpenBSD: nvmevar.h,v 1.8 2016/04/14 11:18:32 dlg Exp $ */
38b5163f0Snonaka 
48b5163f0Snonaka /*
58b5163f0Snonaka  * Copyright (c) 2014 David Gwynne <dlg@openbsd.org>
68b5163f0Snonaka  *
78b5163f0Snonaka  * Permission to use, copy, modify, and distribute this software for any
88b5163f0Snonaka  * purpose with or without fee is hereby granted, provided that the above
98b5163f0Snonaka  * copyright notice and this permission notice appear in all copies.
108b5163f0Snonaka  *
118b5163f0Snonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
128b5163f0Snonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
138b5163f0Snonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
148b5163f0Snonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
158b5163f0Snonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
168b5163f0Snonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
178b5163f0Snonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
188b5163f0Snonaka  */
198b5163f0Snonaka 
208b5163f0Snonaka #include <sys/bus.h>
218b5163f0Snonaka #include <sys/cpu.h>
228b5163f0Snonaka #include <sys/device.h>
238b5163f0Snonaka #include <sys/mutex.h>
248b5163f0Snonaka #include <sys/pool.h>
258b5163f0Snonaka #include <sys/queue.h>
260139e7faSmlelstv #include <sys/buf.h>
278b5163f0Snonaka 
288b5163f0Snonaka struct nvme_dmamem {
298b5163f0Snonaka 	bus_dmamap_t		ndm_map;
308b5163f0Snonaka 	bus_dma_segment_t	ndm_seg;
318b5163f0Snonaka 	size_t			ndm_size;
328b5163f0Snonaka 	void			*ndm_kva;
338b5163f0Snonaka };
34f4a9f41eSjdolecek #define NVME_DMA_MAP(_ndm)	((_ndm)->ndm_map)
35f4a9f41eSjdolecek #define NVME_DMA_LEN(_ndm)	((_ndm)->ndm_map->dm_segs[0].ds_len)
36f4a9f41eSjdolecek #define NVME_DMA_DVA(_ndm)	((uint64_t)(_ndm)->ndm_map->dm_segs[0].ds_addr)
37f4a9f41eSjdolecek #define NVME_DMA_KVA(_ndm)	((void *)(_ndm)->ndm_kva)
388b5163f0Snonaka 
398b5163f0Snonaka struct nvme_softc;
408b5163f0Snonaka struct nvme_queue;
418b5163f0Snonaka 
425df68754Sjdolecek typedef void (*nvme_nnc_done)(void *, struct buf *, uint16_t, uint32_t);
43ac7944cbSjdolecek 
448b5163f0Snonaka struct nvme_ccb {
458b5163f0Snonaka 	SIMPLEQ_ENTRY(nvme_ccb)	ccb_entry;
468b5163f0Snonaka 
47ac7944cbSjdolecek 	/* DMA handles */
488b5163f0Snonaka 	bus_dmamap_t		ccb_dmamap;
498b5163f0Snonaka 
508b5163f0Snonaka 	bus_addr_t		ccb_prpl_off;
518b5163f0Snonaka 	uint64_t		ccb_prpl_dva;
528b5163f0Snonaka 	uint64_t		*ccb_prpl;
538b5163f0Snonaka 
54ac7944cbSjdolecek 	/* command context */
558b5163f0Snonaka 	uint16_t		ccb_id;
56ac7944cbSjdolecek 	void			*ccb_cookie;
5718cb8180Sjdolecek #define NVME_CCB_FREE	0xbeefdeed
58ac7944cbSjdolecek 	void			(*ccb_done)(struct nvme_queue *,
59ac7944cbSjdolecek 				    struct nvme_ccb *, struct nvme_cqe *);
60ac7944cbSjdolecek 
61ac7944cbSjdolecek 	/* namespace context */
62ac7944cbSjdolecek 	void		*nnc_cookie;
63ac7944cbSjdolecek 	nvme_nnc_done	nnc_done;
64ac7944cbSjdolecek 	uint16_t	nnc_nsid;
65ac7944cbSjdolecek 	uint16_t	nnc_flags;
66ac7944cbSjdolecek #define	NVME_NS_CTX_F_READ	__BIT(0)
67ac7944cbSjdolecek #define	NVME_NS_CTX_F_POLL	__BIT(1)
686801660cSjdolecek #define	NVME_NS_CTX_F_FUA	__BIT(2)
69ac7944cbSjdolecek 
70ac7944cbSjdolecek 	struct buf	*nnc_buf;
71ac7944cbSjdolecek 	daddr_t		nnc_blkno;
72ac7944cbSjdolecek 	size_t		nnc_datasize;
73ac7944cbSjdolecek 	int		nnc_secsize;
748b5163f0Snonaka };
758b5163f0Snonaka 
768b5163f0Snonaka struct nvme_queue {
778b5163f0Snonaka 	struct nvme_softc	*q_sc;
788b5163f0Snonaka 	kmutex_t		q_sq_mtx;
798b5163f0Snonaka 	kmutex_t		q_cq_mtx;
80f4a9f41eSjdolecek 	struct nvme_dmamem	*q_sq_dmamem;
81f4a9f41eSjdolecek 	struct nvme_dmamem	*q_cq_dmamem;
820139e7faSmlelstv 	struct nvme_dmamem	*q_nvmmu_dmamem; /* for apple m1 nvme */
830139e7faSmlelstv 
848b5163f0Snonaka 	bus_size_t 		q_sqtdbl; /* submission queue tail doorbell */
858b5163f0Snonaka 	bus_size_t 		q_cqhdbl; /* completion queue head doorbell */
868b5163f0Snonaka 	uint16_t		q_id;
878b5163f0Snonaka 	uint32_t		q_entries;
888b5163f0Snonaka 	uint32_t		q_sq_tail;
898b5163f0Snonaka 	uint32_t		q_cq_head;
908b5163f0Snonaka 	uint16_t		q_cq_phase;
918b5163f0Snonaka 
928b5163f0Snonaka 	kmutex_t		q_ccb_mtx;
931bfffd71Sjdolecek 	kcondvar_t		q_ccb_wait;	/* wait for ccb avail/finish */
941bfffd71Sjdolecek 	bool			q_ccb_waiting;	/* whether there are waiters */
95b5e5261cSjdolecek 	uint16_t		q_nccbs;	/* total number of ccbs */
968b5163f0Snonaka 	struct nvme_ccb		*q_ccbs;
97ac7944cbSjdolecek 	SIMPLEQ_HEAD(, nvme_ccb) q_ccb_list;
98f4a9f41eSjdolecek 	struct nvme_dmamem	*q_ccb_prpls;
998b5163f0Snonaka };
1008b5163f0Snonaka 
1018b5163f0Snonaka struct nvme_namespace {
1028b5163f0Snonaka 	struct nvm_identify_namespace *ident;
1038b5163f0Snonaka 	device_t dev;
104e7c0cc5dSnonaka 	uint32_t flags;
105e7c0cc5dSnonaka #define	NVME_NS_F_OPEN	__BIT(0)
1068b5163f0Snonaka };
1078b5163f0Snonaka 
1080139e7faSmlelstv struct nvme_ops {
1090139e7faSmlelstv 	void		(*op_enable)(struct nvme_softc *);
1100139e7faSmlelstv 
1110139e7faSmlelstv 	int		(*op_q_alloc)(struct nvme_softc *,
1120139e7faSmlelstv 			      struct nvme_queue *);
1130139e7faSmlelstv 	void		(*op_q_free)(struct nvme_softc *,
1140139e7faSmlelstv 			      struct nvme_queue *);
1150139e7faSmlelstv 
1160139e7faSmlelstv 	uint32_t	(*op_sq_enter)(struct nvme_softc *,
1170139e7faSmlelstv 			      struct nvme_queue *, struct nvme_ccb *);
1180139e7faSmlelstv 	void		(*op_sq_leave)(struct nvme_softc *,
1190139e7faSmlelstv 			      struct nvme_queue *, struct nvme_ccb *);
1200139e7faSmlelstv 	uint32_t	(*op_sq_enter_locked)(struct nvme_softc *,
1210139e7faSmlelstv 			      struct nvme_queue *, struct nvme_ccb *);
1220139e7faSmlelstv 	void		(*op_sq_leave_locked)(struct nvme_softc *,
1230139e7faSmlelstv 			      struct nvme_queue *, struct nvme_ccb *);
1240139e7faSmlelstv 
1250139e7faSmlelstv 	void		(*op_cq_done)(struct nvme_softc *,
1260139e7faSmlelstv 			      struct nvme_queue *, struct nvme_ccb *);
1270139e7faSmlelstv };
1280139e7faSmlelstv 
1298b5163f0Snonaka struct nvme_softc {
1308b5163f0Snonaka 	device_t		sc_dev;
1318b5163f0Snonaka 
1320139e7faSmlelstv 	const struct nvme_ops	*sc_ops;
1330139e7faSmlelstv 
1348b5163f0Snonaka 	bus_space_tag_t		sc_iot;
1358b5163f0Snonaka 	bus_space_handle_t	sc_ioh;
1368b5163f0Snonaka 	bus_size_t		sc_ios;
1378b5163f0Snonaka 	bus_dma_tag_t		sc_dmat;
1388b5163f0Snonaka 
1398b5163f0Snonaka 	int			(*sc_intr_establish)(struct nvme_softc *,
1408b5163f0Snonaka 				    uint16_t qid, struct nvme_queue *);
1418b5163f0Snonaka 	int			(*sc_intr_disestablish)(struct nvme_softc *,
1428b5163f0Snonaka 				    uint16_t qid);
143ef172b9fSjdolecek 	void			**sc_ih;	/* interrupt handlers */
144ef172b9fSjdolecek 	void			**sc_softih;	/* softintr handlers */
1458b5163f0Snonaka 
146ef172b9fSjdolecek 	u_int			sc_rdy_to;	/* RDY timeout */
147ef172b9fSjdolecek 	size_t			sc_mps;		/* memory page size */
148ef172b9fSjdolecek 	size_t			sc_mdts;	/* max data trasfer size */
149ef172b9fSjdolecek 	u_int			sc_max_sgl;	/* max S/G segments */
1500139e7faSmlelstv 	u_int			sc_dstrd;
1518b5163f0Snonaka 
1528b5163f0Snonaka 	struct nvm_identify_controller
1538b5163f0Snonaka 				sc_identify;
1548b5163f0Snonaka 
155ef172b9fSjdolecek 	u_int			sc_nn;		/* namespace count */
1568b5163f0Snonaka 	struct nvme_namespace	*sc_namespaces;
1578b5163f0Snonaka 
1588b5163f0Snonaka 	bool			sc_use_mq;
1598b5163f0Snonaka 	u_int			sc_nq;		/* # of io queue (sc_q) */
1608b5163f0Snonaka 	struct nvme_queue	*sc_admin_q;
1618b5163f0Snonaka 	struct nvme_queue	**sc_q;
1628b5163f0Snonaka 
1638b5163f0Snonaka 	uint32_t		sc_flags;
1648b5163f0Snonaka #define	NVME_F_ATTACHED	__BIT(0)
165e7c0cc5dSnonaka #define	NVME_F_OPEN	__BIT(1)
16645a08be1Snonaka 
16745a08be1Snonaka 	uint32_t		sc_quirks;
16845a08be1Snonaka #define	NVME_QUIRK_DELAY_B4_CHK_RDY	__BIT(0)
1690139e7faSmlelstv #define	NVME_QUIRK_NOMSI		__BIT(1)
1700139e7faSmlelstv 
1710139e7faSmlelstv 	char			sc_modelname[81];
1728b5163f0Snonaka };
1738b5163f0Snonaka 
1748b5163f0Snonaka #define	lemtoh16(p)	le16toh(*((uint16_t *)(p)))
1758b5163f0Snonaka #define	lemtoh32(p)	le32toh(*((uint32_t *)(p)))
1768b5163f0Snonaka #define	lemtoh64(p)	le64toh(*((uint64_t *)(p)))
1778b5163f0Snonaka #define	htolem16(p, x)	(*((uint16_t *)(p)) = htole16(x))
1788b5163f0Snonaka #define	htolem32(p, x)	(*((uint32_t *)(p)) = htole32(x))
1798b5163f0Snonaka #define	htolem64(p, x)	(*((uint64_t *)(p)) = htole64(x))
1808b5163f0Snonaka 
1818b5163f0Snonaka struct nvme_attach_args {
1828b5163f0Snonaka 	uint16_t	naa_nsid;
183a2a95605Sjdolecek 	uint32_t	naa_qentries;	/* total number of queue slots */
184a2a95605Sjdolecek 	uint32_t	naa_maxphys;	/* maximum device transfer size */
1850139e7faSmlelstv 	const char	*naa_typename;	/* identifier */
1868b5163f0Snonaka };
1878b5163f0Snonaka 
1888b5163f0Snonaka int	nvme_attach(struct nvme_softc *);
1898b5163f0Snonaka int	nvme_detach(struct nvme_softc *, int flags);
190916bdfa5Spgoyette int	nvme_rescan(device_t, const char *, const int *);
1918b5163f0Snonaka void	nvme_childdet(device_t, device_t);
1920139e7faSmlelstv int	nvme_suspend(struct nvme_softc *);
1930139e7faSmlelstv int	nvme_resume(struct nvme_softc *);
1948b5163f0Snonaka int	nvme_intr(void *);
195684dc5aaSjdolecek void	nvme_softintr_intx(void *);
196ef172b9fSjdolecek int	nvme_intr_msi(void *);
197ef172b9fSjdolecek void	nvme_softintr_msi(void *);
1988b5163f0Snonaka 
19987fd18f8Schristos static __inline struct nvme_queue *
nvme_get_q(struct nvme_softc * sc)200*b4fea417Sjmcneill nvme_get_q(struct nvme_softc *sc)
2018b5163f0Snonaka {
202*b4fea417Sjmcneill 	return sc->sc_q[cpu_index(curcpu()) % sc->sc_nq];
2038b5163f0Snonaka }
2048b5163f0Snonaka 
2058b5163f0Snonaka /*
2068b5163f0Snonaka  * namespace
2078b5163f0Snonaka  */
20887fd18f8Schristos static __inline struct nvme_namespace *
nvme_ns_get(struct nvme_softc * sc,uint16_t nsid)2098b5163f0Snonaka nvme_ns_get(struct nvme_softc *sc, uint16_t nsid)
2108b5163f0Snonaka {
2118b5163f0Snonaka 	if (nsid == 0 || nsid - 1 >= sc->sc_nn)
2128b5163f0Snonaka 		return NULL;
2138b5163f0Snonaka 	return &sc->sc_namespaces[nsid - 1];
2148b5163f0Snonaka }
2158b5163f0Snonaka 
2160139e7faSmlelstv #define nvme_read4(_s, _r) \
2170139e7faSmlelstv 	bus_space_read_4((_s)->sc_iot, (_s)->sc_ioh, (_r))
2180139e7faSmlelstv #define nvme_write4(_s, _r, _v) \
2190139e7faSmlelstv 	bus_space_write_4((_s)->sc_iot, (_s)->sc_ioh, (_r), (_v))
2200139e7faSmlelstv uint64_t
2210139e7faSmlelstv 	nvme_read8(struct nvme_softc *, bus_size_t);
2220139e7faSmlelstv void	nvme_write8(struct nvme_softc *, bus_size_t, uint64_t);
2230139e7faSmlelstv 
2240139e7faSmlelstv #define nvme_barrier(_s, _r, _l, _f) \
2250139e7faSmlelstv 	bus_space_barrier((_s)->sc_iot, (_s)->sc_ioh, (_r), (_l), (_f))
2260139e7faSmlelstv 
2270139e7faSmlelstv struct nvme_dmamem *
2280139e7faSmlelstv 	nvme_dmamem_alloc(struct nvme_softc *, size_t);
2290139e7faSmlelstv void	nvme_dmamem_free(struct nvme_softc *, struct nvme_dmamem *);
2300139e7faSmlelstv void	nvme_dmamem_sync(struct nvme_softc *, struct nvme_dmamem *, int);
2310139e7faSmlelstv 
2328b5163f0Snonaka int	nvme_ns_identify(struct nvme_softc *, uint16_t);
2338b5163f0Snonaka void	nvme_ns_free(struct nvme_softc *, uint16_t);
234ac7944cbSjdolecek int	nvme_ns_dobio(struct nvme_softc *, uint16_t, void *,
235ac7944cbSjdolecek     struct buf *, void *, size_t, int, daddr_t, int, nvme_nnc_done);
2361bfffd71Sjdolecek int	nvme_ns_sync(struct nvme_softc *, uint16_t, int);
2371bfffd71Sjdolecek int	nvme_admin_getcache(struct nvme_softc *, int *);
2380139e7faSmlelstv int	nvme_admin_setcache(struct nvme_softc *, int);
239