1 /* $NetBSD: hmereg.h,v 1.18 2005/12/11 12:21:26 christos Exp $ */ 2 3 /*- 4 * Copyright (c) 1999 The NetBSD Foundation, Inc. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to The NetBSD Foundation 8 * by Paul Kranenburg. 9 * 10 * Redistribution and use in source and binary forms, with or without 11 * modification, are permitted provided that the following conditions 12 * are met: 13 * 1. Redistributions of source code must retain the above copyright 14 * notice, this list of conditions and the following disclaimer. 15 * 2. Redistributions in binary form must reproduce the above copyright 16 * notice, this list of conditions and the following disclaimer in the 17 * documentation and/or other materials provided with the distribution. 18 * 3. All advertising materials mentioning features or use of this software 19 * must display the following acknowledgement: 20 * This product includes software developed by the NetBSD 21 * Foundation, Inc. and its contributors. 22 * 4. Neither the name of The NetBSD Foundation nor the names of its 23 * contributors may be used to endorse or promote products derived 24 * from this software without specific prior written permission. 25 * 26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 36 * POSSIBILITY OF SUCH DAMAGE. 37 */ 38 39 /* 40 * HME Shared Ethernet Block register offsets 41 */ 42 #define HME_SEBI_RESET (0*4) 43 #define HME_SEBI_CFG (1*4) 44 #define HME_SEBI_STAT (64*4) 45 #define HME_SEBI_IMASK (65*4) 46 47 /* HME SEB bits. */ 48 #define HME_SEB_RESET_ETX 0x00000001 /* reset external transmitter */ 49 #define HME_SEB_RESET_ERX 0x00000002 /* reset external receiver */ 50 51 #define HME_SEB_CFG_BURSTMASK 0x00000003 /* covers all burst bits */ 52 #define HME_SEB_CFG_BURST16 0x00000000 /* 16 byte bursts */ 53 #define HME_SEB_CFG_BURST32 0x00000001 /* 32 byte bursts */ 54 #define HME_SEB_CFG_BURST64 0x00000002 /* 64 byte bursts */ 55 #define HME_SEB_CFG_64BIT 0x00000004 /* 64-bit CEI/SBus DVMA (94) */ 56 #define HME_SEB_CFG_PARITY 0x00000008 /* DVMA & PIO parity check */ 57 #define HME_SEB_CFG_VERS 0xf0000000 /* ether channel version */ 58 #define HME_SEB_CFG_VERSSHIFT 28 59 60 #define HME_SEB_STAT_GOTFRAME 0x00000001 /* frame received */ 61 #define HME_SEB_STAT_RCNTEXP 0x00000002 /* rx frame count expired */ 62 #define HME_SEB_STAT_ACNTEXP 0x00000004 /* align error count expired */ 63 #define HME_SEB_STAT_CCNTEXP 0x00000008 /* crc error count expired */ 64 #define HME_SEB_STAT_LCNTEXP 0x00000010 /* length error count expired */ 65 #define HME_SEB_STAT_RFIFOVF 0x00000020 /* rx fifo overflow */ 66 #define HME_SEB_STAT_CVCNTEXP 0x00000040 /* code violation counter exp */ 67 #define HME_SEB_STAT_STSTERR 0x00000080 /* xif sqe test failed */ 68 #define HME_SEB_STAT_SENTFRAME 0x00000100 /* frame sent */ 69 #define HME_SEB_STAT_TFIFO_UND 0x00000200 /* tx fifo underrun */ 70 #define HME_SEB_STAT_MAXPKTERR 0x00000400 /* max-packet size error */ 71 #define HME_SEB_STAT_NCNTEXP 0x00000800 /* normal collision count exp */ 72 #define HME_SEB_STAT_ECNTEXP 0x00001000 /* excess collision count exp */ 73 #define HME_SEB_STAT_LCCNTEXP 0x00002000 /* late collision count exp */ 74 #define HME_SEB_STAT_FCNTEXP 0x00004000 /* first collision count exp */ 75 #define HME_SEB_STAT_DTIMEXP 0x00008000 /* defer timer expired */ 76 #define HME_SEB_STAT_RXTOHOST 0x00010000 /* pkt moved from rx fifo->memory */ 77 #define HME_SEB_STAT_NORXD 0x00020000 /* out of receive descriptors */ 78 #define HME_SEB_STAT_RXERR 0x00040000 /* rx DMA error */ 79 #define HME_SEB_STAT_RXLATERR 0x00080000 /* late error during rx DMA */ 80 #define HME_SEB_STAT_RXPERR 0x00100000 /* parity error during rx DMA */ 81 #define HME_SEB_STAT_RXTERR 0x00200000 /* tag error during rx DMA */ 82 #define HME_SEB_STAT_EOPERR 0x00400000 /* tx descriptor did not set EOP */ 83 #define HME_SEB_STAT_MIFIRQ 0x00800000 /* mif needs attention */ 84 #define HME_SEB_STAT_HOSTTOTX 0x01000000 /* pkt moved from memory->tx fifo */ 85 #define HME_SEB_STAT_TXALL 0x02000000 /* all pkts in fifo transmitted */ 86 #define HME_SEB_STAT_TXEACK 0x04000000 /* error during tx DMA */ 87 #define HME_SEB_STAT_TXLERR 0x08000000 /* late error during tx DMA */ 88 #define HME_SEB_STAT_TXPERR 0x10000000 /* parity error during tx DMA */ 89 #define HME_SEB_STAT_TXTERR 0x20000000 /* tag error durig tx DMA */ 90 #define HME_SEB_STAT_SLVERR 0x40000000 /* pio access error */ 91 #define HME_SEB_STAT_SLVPERR 0x80000000 /* pio access parity error */ 92 #define HME_SEB_STAT_BITS "\177\020" \ 93 "b\0GOTFRAME\0b\1RCNTEXP\0b\2ACNTEXP\0" \ 94 "b\3CCNTEXP\0b\4LCNTEXP\0b\5RFIFOVF\0" \ 95 "b\6CVCNTEXP\0b\7STSTERR\0b\10SENTFRAME\0" \ 96 "b\11TFIFO_UND\0b\12MAXPKTERR\0b\13NCNTEXP\0" \ 97 "b\14ECNTEXP\0b\15LCCNTEXP\0b\16FCNTEXP\0" \ 98 "b\17DTIMEXP\0b\20RXTOHOST\0b\21NORXD\0" \ 99 "b\22RXERR\0b\23RXLATERR\0b\24RXPERR\0" \ 100 "b\25RXTERR\0b\26EOPERR\0b\27MIFIRQ\0" \ 101 "b\30HOSTTOTX\0b\31TXALL\0b\32XTEACK\0" \ 102 "b\33TXLERR\0b\34TXPERR\0b\35TXTERR\0" \ 103 "b\36SLVERR\0b\37SLVPERR\0\0" 104 105 #ifdef HMEDEBUG 106 #define HME_SEB_STAT_DEBUG_ERRORS (HME_SEB_STAT_DTIMEXP | HME_SEB_STAT_RFIFOVF) 107 #else 108 #define HME_SEB_STAT_DEBUG_ERRORS 0 109 #endif 110 111 #define HME_SEB_STAT_ALL_ERRORS \ 112 (HME_SEB_STAT_SLVPERR | HME_SEB_STAT_SLVERR | HME_SEB_STAT_TXTERR |\ 113 HME_SEB_STAT_TXPERR | HME_SEB_STAT_TXLERR | HME_SEB_STAT_TXEACK |\ 114 HME_SEB_STAT_EOPERR | HME_SEB_STAT_RXTERR | HME_SEB_STAT_RXPERR |\ 115 HME_SEB_STAT_RXLATERR | HME_SEB_STAT_RXERR | HME_SEB_STAT_NORXD |\ 116 HME_SEB_STAT_FCNTEXP | HME_SEB_STAT_LCCNTEXP |\ 117 HME_SEB_STAT_ECNTEXP | HME_SEB_STAT_NCNTEXP | HME_SEB_STAT_MAXPKTERR|\ 118 HME_SEB_STAT_TFIFO_UND| HME_SEB_STAT_STSTERR | HME_SEB_STAT_CVCNTEXP |\ 119 HME_SEB_STAT_LCNTEXP | HME_SEB_STAT_CCNTEXP |\ 120 HME_SEB_STAT_ACNTEXP | HME_SEB_STAT_DEBUG_ERRORS) 121 122 #define HME_SEB_STAT_VLAN_ERRORS \ 123 (HME_SEB_STAT_SLVPERR | HME_SEB_STAT_SLVERR | HME_SEB_STAT_TXTERR |\ 124 HME_SEB_STAT_TXPERR | HME_SEB_STAT_TXLERR | HME_SEB_STAT_TXEACK |\ 125 HME_SEB_STAT_EOPERR | HME_SEB_STAT_RXTERR | HME_SEB_STAT_RXPERR |\ 126 HME_SEB_STAT_RXLATERR | HME_SEB_STAT_RXERR | HME_SEB_STAT_NORXD |\ 127 HME_SEB_STAT_DTIMEXP | HME_SEB_STAT_FCNTEXP | HME_SEB_STAT_LCCNTEXP |\ 128 HME_SEB_STAT_ECNTEXP | HME_SEB_STAT_NCNTEXP | \ 129 HME_SEB_STAT_TFIFO_UND| HME_SEB_STAT_STSTERR | HME_SEB_STAT_CVCNTEXP |\ 130 HME_SEB_STAT_RFIFOVF | HME_SEB_STAT_LCNTEXP | HME_SEB_STAT_CCNTEXP |\ 131 HME_SEB_STAT_ACNTEXP) 132 133 /* 134 * HME Transmitter register offsets 135 */ 136 #define HME_ETXI_PENDING (0*4) /* Pending/wakeup */ 137 #define HME_ETXI_CFG (1*4) 138 #define HME_ETXI_RING (2*4) /* Descriptor Ring pointer */ 139 #define HME_ETXI_BBASE (3*4) /* Buffer base address (ro) */ 140 #define HME_ETXI_BDISP (4*4) /* Buffer displacement (ro) */ 141 #define HME_ETXI_FIFO_WPTR (5*4) /* FIFO write pointer */ 142 #define HME_ETXI_FIFO_SWPTR (6*4) /* FIFO shadow write pointer */ 143 #define HME_ETXI_FIFO_RPTR (7*4) /* FIFO read pointer */ 144 #define HME_ETXI_FIFO_SRPTR (8*4) /* FIFO shadow read pointer */ 145 #define HME_ETXI_FIFO_PKTCNT (9*4) /* FIFO packet counter */ 146 #define HME_ETXI_STATEMACHINE (10*4) /* State machine */ 147 #define HME_ETXI_RSIZE (11*4) /* Ring size */ 148 #define HME_ETXI_BPTR (12*4) /* Buffer pointer */ 149 150 151 /* TXI_PENDING bits */ 152 #define HME_ETX_TP_DMAWAKEUP 0x00000001 /* Start tx (rw, auto-clear) */ 153 154 /* TXI_CFG bits */ 155 #define HME_ETX_CFG_DMAENABLE 0x00000001 /* Enable TX DMA */ 156 #define HME_ETX_CFG_FIFOTHRESH 0x000003fe /* TX fifo threshold */ 157 #define HME_ETX_CFG_IRQDAFTER 0x00000400 /* Intr after tx-fifo empty */ 158 #define HME_ETX_CFG_IRQDBEFORE 0x00000000 /* Intr before tx-fifo empty */ 159 160 161 /* 162 * HME Receiver register offsets 163 */ 164 #define HME_ERXI_CFG (0*4) 165 #define HME_ERXI_RING (1*4) /* Descriptor Ring pointer */ 166 #define HME_ERXI_BPTR (2*4) /* Data Buffer pointer (ro) */ 167 #define HME_ERXI_FIFO_WPTR (3*4) /* FIFO write pointer */ 168 #define HME_ERXI_FIFO_SWPTR (4*4) /* FIFO shadow write pointer */ 169 #define HME_ERXI_FIFO_RPTR (5*4) /* FIFO read pointer */ 170 #define HME_ERXI_FIFO_SRPTR (6*4) /* FIFO shadow read pointer */ 171 #define HME_ERXI_STATEMACHINE (7*4) /* State machine */ 172 173 /* ERXI_CFG bits */ 174 #define HME_ERX_CFG_DMAENABLE 0x00000001 /* Enable RX DMA */ 175 #define HME_ERX_CFG_BYTEOFFSET 0x00000038 /* RX first byte offset */ 176 #define HME_ERX_CFG_RINGSIZE32 0x00000000 /* Descriptor ring size: 32 */ 177 #define HME_ERX_CFG_RINGSIZE64 0x00000200 /* Descriptor ring size: 64 */ 178 #define HME_ERX_CFG_RINGSIZE128 0x00000400 /* Descriptor ring size: 128 */ 179 #define HME_ERX_CFG_RINGSIZE256 0x00000600 /* Descriptor ring size: 256 */ 180 #define HME_ERX_CFG_CSUMSTART 0x007f0000 /* cksum offset (half words) */ 181 #define HME_ERX_CFG_CSUMSHIFT 16 182 183 /* 184 * HME MAC-core register offsets 185 */ 186 #define HME_MACI_XIF (0*4) 187 #define HME_MACI_TXSWRST (130*4) /* TX reset */ 188 #define HME_MACI_TXCFG (131*4) /* TX config */ 189 #define HME_MACI_JSIZE (139*4) /* TX jam size */ 190 #define HME_MACI_TXSIZE (140*4) /* TX max size */ 191 #define HME_MACI_NCCNT (144*4) /* TX normal collision cnt */ 192 #define HME_MACI_FCCNT (145*4) /* TX first collision cnt */ 193 #define HME_MACI_EXCNT (146*4) /* TX excess collision cnt */ 194 #define HME_MACI_LTCNT (147*4) /* TX late collision cnt */ 195 #define HME_MACI_RANDSEED (148*4) /* */ 196 #define HME_MACI_RXSWRST (194*4) /* RX reset */ 197 #define HME_MACI_RXCFG (195*4) /* RX config */ 198 #define HME_MACI_RXSIZE (196*4) /* RX max size */ 199 #define HME_MACI_MACADDR2 (198*4) /* MAC address */ 200 #define HME_MACI_MACADDR1 (199*4) 201 #define HME_MACI_MACADDR0 (200*4) 202 #define HME_MACI_HASHTAB3 (208*4) /* Address hash table */ 203 #define HME_MACI_HASHTAB2 (209*4) 204 #define HME_MACI_HASHTAB1 (210*4) 205 #define HME_MACI_HASHTAB0 (211*4) 206 #define HME_MACI_AFILTER2 (212*4) /* Address filter */ 207 #define HME_MACI_AFILTER1 (213*4) 208 #define HME_MACI_AFILTER0 (214*4) 209 #define HME_MACI_AFILTER_MASK (215*4) 210 211 /* XIF config register. */ 212 #define HME_MAC_XIF_OE 0x00000001 /* Output driver enable */ 213 #define HME_MAC_XIF_XLBACK 0x00000002 /* Loopback-mode XIF enable */ 214 #define HME_MAC_XIF_MLBACK 0x00000004 /* Loopback-mode MII enable */ 215 #define HME_MAC_XIF_MIIENABLE 0x00000008 /* MII receive buffer enable */ 216 #define HME_MAC_XIF_SQENABLE 0x00000010 /* SQE test enable */ 217 #define HME_MAC_XIF_SQETWIN 0x000003e0 /* SQE time window */ 218 #define HME_MAC_XIF_LANCE 0x00000010 /* Lance mode enable */ 219 #define HME_MAC_XIF_LIPG0 0x000003e0 /* Lance mode IPG0 */ 220 #define HME_MAC_XIF_BITS "\177\020" \ 221 "b\0OE\0b\1XLBACK\0b\2MLBACK\0" \ 222 "b\4MIIENA\0b\4SQEENA\0\0" 223 224 /* Transmit config register. */ 225 #define HME_MAC_TXCFG_ENABLE 0x00000001 /* Enable the transmitter */ 226 #define HME_MAC_TXCFG_SMODE 0x00000020 /* Enable slow transmit mode */ 227 #define HME_MAC_TXCFG_CIGN 0x00000040 /* Ignore transmit collisions */ 228 #define HME_MAC_TXCFG_FCSOFF 0x00000080 /* Do not emit FCS */ 229 #define HME_MAC_TXCFG_DBACKOFF 0x00000100 /* Disable backoff */ 230 #define HME_MAC_TXCFG_FULLDPLX 0x00000200 /* Enable full-duplex */ 231 #define HME_MAC_TXCFG_DGIVEUP 0x00000400 /* Don't give up on transmits */ 232 #define HME_MAC_TXCFG_BITS "\177\020" \ 233 "b\0ENA\0b\6SMODE\0b\7IGNCOLL\0" \ 234 "b\x8_FCSOFF\0b\x9_DBACKOFF\0" \ 235 "b\xa_FULLDPLX\0b\xc_DGIVEUP\0\0" 236 237 /* Receive config register. */ 238 #define HME_MAC_RXCFG_ENABLE 0x00000001 /* Enable the receiver */ 239 #define HME_MAC_RXCFG_PSTRIP 0x00000020 /* Pad byte strip enable */ 240 #define HME_MAC_RXCFG_PMISC 0x00000040 /* Enable promiscuous mode */ 241 #define HME_MAC_RXCFG_DERR 0x00000080 /* Disable error checking */ 242 #define HME_MAC_RXCFG_DCRCS 0x00000100 /* Disable CRC stripping */ 243 #define HME_MAC_RXCFG_ME 0x00000200 /* Receive packets addressed to me */ 244 #define HME_MAC_RXCFG_PGRP 0x00000400 /* Enable promisc group mode */ 245 #define HME_MAC_RXCFG_HENABLE 0x00000800 /* Enable the hash filter */ 246 #define HME_MAC_RXCFG_AENABLE 0x00001000 /* Enable the address filter */ 247 #define HME_MAC_RXCFG_BITS "\177\020" \ 248 "b\0ENA\0b\6PSTRIP\0b\7PMISC\0" \ 249 "b\x8ERRDIS\0b\x9CRCDIS\0b\xaME\0" \ 250 "b\xbPGRP\0b\xcHASHENA\0\xd_ADDRENA\0\0" 251 252 /* 253 * HME MIF register offsets 254 */ 255 #define HME_MIFI_BB_CLK (0*4) /* bit-bang clock */ 256 #define HME_MIFI_BB_DATA (1*4) /* bit-bang data */ 257 #define HME_MIFI_BB_OE (2*4) /* bit-bang output enable */ 258 #define HME_MIFI_FO (3*4) /* frame output */ 259 #define HME_MIFI_CFG (4*4) /* */ 260 #define HME_MIFI_IMASK (5*4) /* Interrupt mask for status change */ 261 #define HME_MIFI_STAT (6*4) /* Status (ro, auto-clear) */ 262 #define HME_MIFI_SM (7*4) /* State machine (ro) */ 263 264 /* MIF Configuration register */ 265 #define HME_MIF_CFG_PHY 0x00000001 /* PHY select */ 266 #define HME_MIF_CFG_PE 0x00000002 /* Poll enable */ 267 #define HME_MIF_CFG_BBMODE 0x00000004 /* Bit-bang mode */ 268 #define HME_MIF_CFG_PRADDR 0x000000f8 /* Poll register address */ 269 #define HME_MIF_CFG_MDI0 0x00000100 /* MDI_0 (ro) */ 270 #define HME_MIF_CFG_MDI1 0x00000200 /* MDI_1 (ro) */ 271 #define HME_MIF_CFG_PPADDR 0x00007c00 /* Poll phy address */ 272 #define HME_MIF_CFG_BITS "\177\020" \ 273 "b\0PHYEXT\0b\1POLLENA\0b\3BBMODE\0" \ 274 "b\x8MDI0\0b\x9MDI1\0\0" 275 276 /* MIF Frame/Output register */ 277 #define HME_MIF_FO_ST 0xc0000000 /* Start of frame */ 278 #define HME_MIF_FO_ST_SHIFT 30 /* */ 279 #define HME_MIF_FO_OPC 0x30000000 /* Opcode */ 280 #define HME_MIF_FO_OPC_SHIFT 28 /* */ 281 #define HME_MIF_FO_PHYAD 0x0f800000 /* PHY Address */ 282 #define HME_MIF_FO_PHYAD_SHIFT 23 /* */ 283 #define HME_MIF_FO_REGAD 0x007c0000 /* Register Address */ 284 #define HME_MIF_FO_REGAD_SHIFT 18 /* */ 285 #define HME_MIF_FO_TAMSB 0x00020000 /* Turn-around MSB */ 286 #define HME_MIF_FO_TALSB 0x00010000 /* Turn-around LSB */ 287 #define HME_MIF_FO_DATA 0x0000ffff /* data to read or write */ 288 289 /* Wired HME PHY addresses */ 290 #define HME_PHYAD_INTERNAL 1 291 #define HME_PHYAD_EXTERNAL 0 292 293 /* 294 * Buffer Descriptors. 295 */ 296 #ifdef notdef 297 struct hme_xd { 298 volatile u_int32_t xd_flags; 299 volatile u_int32_t xd_addr; /* Buffer address (DMA) */ 300 }; 301 #endif 302 #define HME_XD_SIZE 8 303 #define HME_XD_FLAGS(base, index) ((base) + ((index) * HME_XD_SIZE) + 0) 304 #define HME_XD_ADDR(base, index) ((base) + ((index) * HME_XD_SIZE) + 4) 305 #define HME_XD_GETFLAGS(p, b, i) \ 306 (p) ? le32toh(*((u_int32_t *)HME_XD_FLAGS(b,i))) : \ 307 (*((u_int32_t *)HME_XD_FLAGS(b,i))) 308 #define HME_XD_SETFLAGS(p, b, i, f) do { \ 309 *((u_int32_t *)HME_XD_FLAGS(b,i)) = ((p) ? htole32((f)) : (f)); \ 310 } while(/* CONSTCOND */ 0) 311 #define HME_XD_SETADDR(p, b, i, a) do { \ 312 *((u_int32_t *)HME_XD_ADDR(b,i)) = ((p) ? htole32((a)) : (a)); \ 313 } while(/* CONSTCOND */ 0) 314 315 /* Descriptor control word flag values */ 316 #define HME_XD_OWN 0x80000000 /* ownership: 1=hw, 0=sw */ 317 #define HME_XD_SOP 0x40000000 /* start of packet marker (tx) */ 318 #define HME_XD_OFL 0x40000000 /* buffer overflow (rx) */ 319 #define HME_XD_EOP 0x20000000 /* end of packet marker (tx) */ 320 #define HME_XD_TXCKSUM 0x10000000 /* checksum enable (tx) */ 321 #define HME_XD_TXCSSTUFF 0xff00000 /* checksum stuff offset (tx) */ 322 #define HME_XD_TXCSSTUFFSHIFT 20 323 #define HME_XD_TXCSSTART 0x000fc000 /* checksum start offset (tx) */ 324 #define HME_XD_TXCSSTARTSHIFT 14 325 #define HME_XD_TXLENMSK 0x00003fff /* packet length mask (tx) */ 326 327 #define HME_XD_RXLENMSK 0x3fff0000 /* packet length mask (rx) */ 328 #define HME_XD_RXLENSHIFT 16 329 #define HME_XD_RXCKSUM 0x0000ffff /* packet checksum (rx), complement */ 330 331 /* Macros to encode/decode the receive buffer size from the flags field */ 332 #define HME_XD_ENCODE_RSIZE(sz) \ 333 (((sz) << HME_XD_RXLENSHIFT) & HME_XD_RXLENMSK) 334 #define HME_XD_DECODE_RSIZE(flags) \ 335 (((flags) & HME_XD_RXLENMSK) >> HME_XD_RXLENSHIFT) 336 337 /* Provide encode/decode macros for the transmit buffers for symmetry */ 338 #define HME_XD_ENCODE_TSIZE(sz) \ 339 (((sz) << 0) & HME_XD_TXLENMSK) 340 #define HME_XD_DECODE_TSIZE(flags) \ 341 (((flags) & HME_XD_TXLENMSK) >> 0) 342 343