1 /* $NetBSD: dwc_mmc_var.h,v 1.7 2018/06/19 22:44:33 jmcneill Exp $ */ 2 3 /*- 4 * Copyright (c) 2014-2017 Jared McNeill <jmcneill@invisible.ca> 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 */ 28 29 #ifndef _DWC_MMC_VAR_H 30 #define _DWC_MMC_VAR_H 31 32 struct dwc_mmc_softc { 33 device_t sc_dev; 34 bus_space_tag_t sc_bst; 35 bus_space_handle_t sc_bsh; 36 bus_space_handle_t sc_clk_bsh; 37 bus_dma_tag_t sc_dmat; 38 39 u_int sc_flags; 40 #define DWC_MMC_F_DMA __BIT(0) 41 #define DWC_MMC_F_USE_HOLD_REG __BIT(1) 42 uint32_t sc_fifo_reg; 43 uint32_t sc_fifo_depth; 44 u_int sc_clock_freq; 45 46 void *sc_ih; 47 kmutex_t sc_intr_lock; 48 kcondvar_t sc_intr_cv; 49 kcondvar_t sc_idst_cv; 50 51 int sc_mmc_width; 52 int sc_mmc_present; 53 int sc_mmc_port; 54 55 device_t sc_sdmmc_dev; 56 57 uint32_t sc_idma_xferlen; 58 bus_dma_segment_t sc_idma_segs[1]; 59 int sc_idma_nsegs; 60 bus_size_t sc_idma_size; 61 bus_dmamap_t sc_idma_map; 62 int sc_idma_ndesc; 63 void *sc_idma_desc; 64 65 uint32_t sc_intr_rint; 66 uint32_t sc_intr_mint; 67 uint32_t sc_idma_idst; 68 69 int (*sc_card_detect)(struct dwc_mmc_softc *); 70 int (*sc_write_protect)(struct dwc_mmc_softc *); 71 void (*sc_set_led)(struct dwc_mmc_softc *, int); 72 int (*sc_bus_clock)(struct dwc_mmc_softc *, int); 73 }; 74 75 int dwc_mmc_init(struct dwc_mmc_softc *); 76 int dwc_mmc_intr(void *); 77 78 #endif /* !_DWC_MMC_VAR_H */ 79