xref: /netbsd-src/sys/dev/ic/athvar.h (revision 8a5e2a50be13e77dd4df5daf258ddceeeeb47ce6)
1 /*	$NetBSD: athvar.h,v 1.13 2005/07/26 22:52:48 dyoung Exp $	*/
2 
3 /*-
4  * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer,
12  *    without modification.
13  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
15  *    redistribution must be conditioned upon including a substantially
16  *    similar Disclaimer requirement for further binary redistribution.
17  * 3. Neither the names of the above-listed copyright holders nor the names
18  *    of any contributors may be used to endorse or promote products derived
19  *    from this software without specific prior written permission.
20  *
21  * Alternatively, this software may be distributed under the terms of the
22  * GNU General Public License ("GPL") version 2 as published by the Free
23  * Software Foundation.
24  *
25  * NO WARRANTY
26  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
28  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
29  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
30  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
31  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
34  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
36  * THE POSSIBILITY OF SUCH DAMAGES.
37  *
38  * $FreeBSD: src/sys/dev/ath/if_athvar.h,v 1.27 2005/07/07 00:04:50 sam Exp $
39  */
40 
41 /*
42  * Defintions for the Atheros Wireless LAN controller driver.
43  */
44 #ifndef _DEV_ATH_ATHVAR_H
45 #define _DEV_ATH_ATHVAR_H
46 
47 #include <dev/ic/ath_netbsd.h>
48 #include <contrib/dev/ic/athhal.h>
49 #include <net80211/ieee80211_radiotap.h>
50 #include <dev/ic/athioctl.h>
51 #include <dev/ic/athrate.h>
52 
53 #define	ATH_TIMEOUT		1000
54 
55 #define	ATH_RXBUF	40		/* number of RX buffers */
56 #define	ATH_TXBUF	100		/* number of TX buffers */
57 #define	ATH_TXDESC	10		/* number of descriptors per buffer */
58 #define	ATH_TXMAXTRY	11		/* max number of transmit attempts */
59 #define	ATH_TXINTR_PERIOD 5		/* max number of batched tx descriptors */
60 
61 #define	ATH_BEACON_AIFS_DEFAULT	 0	/* default aifs for ap beacon q */
62 #define	ATH_BEACON_CWMIN_DEFAULT 0	/* default cwmin for ap beacon q */
63 #define	ATH_BEACON_CWMAX_DEFAULT 0	/* default cwmax for ap beacon q */
64 
65 /*
66  * The key cache is used for h/w cipher state and also for
67  * tracking station state such as the current tx antenna.
68  * We also setup a mapping table between key cache slot indices
69  * and station state to short-circuit node lookups on rx.
70  * Different parts have different size key caches.  We handle
71  * up to ATH_KEYMAX entries (could dynamically allocate state).
72  */
73 #define	ATH_KEYMAX	128		/* max key cache size we handle */
74 #define	ATH_KEYBYTES	(ATH_KEYMAX/NBBY)	/* storage space in bytes */
75 
76 /* driver-specific node state */
77 struct ath_node {
78 	struct ieee80211_node an_node;	/* base class */
79 	u_int8_t	an_tx_mgtrate;	/* h/w rate for management/ctl frames */
80 	u_int8_t	an_tx_mgtratesp;/* short preamble h/w rate for " " */
81 	u_int32_t	an_avgrssi;	/* average rssi over all rx frames */
82 	HAL_NODE_STATS	an_halstats;	/* rssi statistics used by hal */
83 	/* variable-length rate control state follows */
84 };
85 #define	ATH_NODE(ni)	((struct ath_node *)(ni))
86 #define	ATH_NODE_CONST(ni)	((const struct ath_node *)(ni))
87 
88 #define ATH_RSSI_LPF_LEN	10
89 #define ATH_RSSI_DUMMY_MARKER	0x127
90 #define ATH_EP_MUL(x, mul)	((x) * (mul))
91 #define ATH_RSSI_IN(x)		(ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER))
92 #define ATH_LPF_RSSI(x, y, len) \
93     ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
94 #define ATH_RSSI_LPF(x, y) do {						\
95     if ((y) >= -20)							\
96     	x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN);	\
97 } while (0)
98 
99 struct ath_buf {
100 	STAILQ_ENTRY(ath_buf)	bf_list;
101 #define bf_nseg		bf_dmamap->dm_nsegs
102 	int			bf_flags;	/* tx descriptor flags */
103 	struct ath_desc		*bf_desc;	/* virtual addr of desc */
104 	bus_addr_t		bf_daddr;	/* physical addr of desc */
105 	bus_dmamap_t		bf_dmamap;	/* DMA map for mbuf chain */
106 	struct mbuf		*bf_m;		/* mbuf for buf */
107 	struct ieee80211_node	*bf_node;	/* pointer to the node */
108 #define bf_mapsize	bf_dmamap->dm_mapsize
109 #define	ATH_MAX_SCATTER		ATH_TXDESC	/* max(tx,rx,beacon) desc's */
110 #define bf_segs		bf_dmamap->dm_segs
111 };
112 typedef STAILQ_HEAD(, ath_buf) ath_bufhead;
113 
114 /*
115  * DMA state for tx/rx descriptors.
116  */
117 struct ath_descdma {
118 	const char*		dd_name;
119 	struct ath_desc		*dd_desc;	/* descriptors */
120 	bus_addr_t		dd_desc_paddr;	/* physical addr of dd_desc */
121 	bus_addr_t		dd_desc_len;	/* size of dd_desc */
122 	bus_dma_segment_t	dd_dseg;
123 	int			dd_dnseg;	/* number of segments */
124 	bus_dma_tag_t		dd_dmat;	/* bus DMA tag */
125 	bus_dmamap_t		dd_dmamap;	/* DMA map for descriptors */
126 	struct ath_buf		*dd_bufptr;	/* associated buffers */
127 };
128 
129 /*
130  * Data transmit queue state.  One of these exists for each
131  * hardware transmit queue.  Packets sent to us from above
132  * are assigned to queues based on their priority.  Not all
133  * devices support a complete set of hardware transmit queues.
134  * For those devices the array sc_ac2q will map multiple
135  * priorities to fewer hardware queues (typically all to one
136  * hardware queue).
137  */
138 struct ath_txq {
139 	u_int			axq_qnum;	/* hardware q number */
140 	u_int			axq_depth;	/* queue depth (stat only) */
141 	u_int			axq_intrcnt;	/* interrupt count */
142 	u_int32_t		*axq_link;	/* link ptr in last TX desc */
143 	STAILQ_HEAD(, ath_buf)	axq_q;		/* transmit queue */
144 	ath_txq_lock_t		axq_lock;	/* lock on q and link */
145 	/*
146 	 * State for patching up CTS when bursting.
147 	 */
148 	struct	ath_buf		*axq_linkbuf;	/* va of last buffer */
149 	struct	ath_desc	*axq_lastdsWithCTS;
150 						/* first desc of last descriptor
151 						 * that contains CTS
152 						 */
153 	struct	ath_desc	*axq_gatingds;	/* final desc of the gating desc
154 						 * that determines whether
155 						 * lastdsWithCTS has been DMA'ed
156 						 * or not
157 						 */
158 };
159 
160 #define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \
161 	STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \
162 	(_tq)->axq_depth++; \
163 } while (0)
164 #define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \
165 	STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \
166 	(_tq)->axq_depth--; \
167 } while (0)
168 
169 struct ath_softc {
170 	struct device		sc_dev;
171 	struct ethercom		sc_ec;		/* interface common */
172 	struct ath_stats	sc_stats;	/* interface statistics */
173 	struct ieee80211com	sc_ic;		/* IEEE 802.11 common */
174 	int			(*sc_enable)(struct ath_softc *);
175 	void			(*sc_disable)(struct ath_softc *);
176 	void			(*sc_power)(struct ath_softc *, int);
177 	int			sc_regdomain;
178 	int			sc_countrycode;
179 	int			sc_debug;
180 	struct sysctllog	*sc_sysctllog;
181 	void			(*sc_recv_mgmt)(struct ieee80211com *,
182 					struct mbuf *,
183 					struct ieee80211_node *,
184 					int, int, u_int32_t);
185 	int			(*sc_newstate)(struct ieee80211com *,
186 					enum ieee80211_state, int);
187 	void 			(*sc_node_free)(struct ieee80211_node *);
188 	bus_space_tag_t		sc_st;		/* bus space tag */
189 	bus_space_handle_t	sc_sh;		/* bus space handle */
190 	bus_dma_tag_t		sc_dmat;	/* bus DMA tag */
191 	ath_lock_t		sc_mtx;		/* master lock (recursive) */
192 	struct ath_hal		*sc_ah;		/* Atheros HAL */
193 	struct ath_ratectrl	*sc_rc;		/* tx rate control support */
194 	void			(*sc_setdefantenna)(struct ath_softc *, u_int);
195 	unsigned int		sc_invalid : 1,	/* disable hardware accesses */
196 				sc_mrretry : 1,	/* multi-rate retry support */
197 				sc_softled : 1,	/* enable LED gpio status */
198 				sc_splitmic: 1,	/* split TKIP MIC keys */
199 				sc_needmib : 1,	/* enable MIB stats intr */
200 				sc_hasdiversity : 1,/* rx diversity available */
201 				sc_diversity : 1,/* enable rx diversity */
202 				sc_hasveol : 1,	/* tx VEOL support */
203 				sc_hastpc  : 1,	/* per-packet TPC support */
204 				sc_ledstate: 1,	/* LED on/off state */
205 				sc_blinking: 1,	/* LED blink operation active */
206 				sc_mcastkey: 1,	/* mcast key cache search */
207 				sc_hasclrkey:1;	/* CLR key supported */
208 						/* rate tables */
209 	const HAL_RATE_TABLE	*sc_rates[IEEE80211_MODE_MAX];
210 	const HAL_RATE_TABLE	*sc_currates;	/* current rate table */
211 	enum ieee80211_phymode	sc_curmode;	/* current phy mode */
212 	u_int16_t		sc_curtxpow;	/* current tx power limit */
213 	HAL_CHANNEL		sc_curchan;	/* current h/w channel */
214 	u_int8_t		sc_rixmap[256];	/* IEEE to h/w rate table ix */
215 	struct {
216 		u_int8_t	ieeerate;	/* IEEE rate */
217 		u_int8_t	rxflags;	/* radiotap rx flags */
218 		u_int8_t	txflags;	/* radiotap tx flags */
219 		u_int16_t	ledon;		/* softled on time */
220 		u_int16_t	ledoff;		/* softled off time */
221 	} sc_hwmap[32];				/* h/w rate ix mappings */
222 	u_int8_t		sc_protrix;	/* protection rate index */
223 	u_int			sc_txantenna;	/* tx antenna (fixed or auto) */
224 	HAL_INT			sc_imask;	/* interrupt mask copy */
225 	u_int			sc_keymax;	/* size of key cache */
226 	u_int8_t		sc_keymap[ATH_KEYBYTES];/* key use bit map */
227 	struct ieee80211_node	*sc_keyixmap[ATH_KEYMAX];/* key ix->node map */
228 
229 	u_int			sc_ledpin;	/* GPIO pin for driving LED */
230 	u_int			sc_ledon;	/* pin setting for LED on */
231 	u_int			sc_ledidle;	/* idle polling interval */
232 	int			sc_ledevent;	/* time of last LED event */
233 	u_int8_t		sc_rxrate;	/* current rx rate for LED */
234 	u_int8_t		sc_txrate;	/* current tx rate for LED */
235 	u_int16_t		sc_ledoff;	/* off time for current blink */
236 	struct callout		sc_ledtimer;	/* led off timer */
237 
238 	caddr_t			sc_drvbpf;
239 	union {
240 		struct ath_tx_radiotap_header th;
241 		u_int8_t	pad[64];
242 	} u_tx_rt;
243 	int			sc_tx_th_len;
244 	union {
245 		struct ath_rx_radiotap_header th;
246 		u_int8_t	pad[64];
247 	} u_rx_rt;
248 	int			sc_rx_th_len;
249 
250 	ath_task_t		sc_fataltask;	/* fatal int processing */
251 
252 	struct ath_descdma	sc_rxdma;	/* RX descriptos */
253 	ath_bufhead		sc_rxbuf;	/* receive buffer */
254 	u_int32_t		*sc_rxlink;	/* link ptr in last RX desc */
255 	ath_task_t		sc_rxtask;	/* rx int processing */
256 	ath_task_t		sc_rxorntask;	/* rxorn int processing */
257 	u_int8_t		sc_defant;	/* current default antenna */
258 	u_int8_t		sc_rxotherant;	/* rx's on non-default antenna*/
259 
260 	struct ath_descdma	sc_txdma;	/* TX descriptors */
261 	ath_bufhead		sc_txbuf;	/* transmit buffer */
262 	ath_txbuf_lock_t	sc_txbuflock;	/* txbuf lock */
263 	int			sc_tx_timer;	/* transmit timeout */
264 	u_int			sc_txqsetup;	/* h/w queues setup */
265 	u_int			sc_txintrperiod;/* tx interrupt batching */
266 	struct ath_txq		sc_txq[HAL_NUM_TX_QUEUES];
267 	struct ath_txq		*sc_ac2q[5];	/* WME AC -> h/w q map */
268 	ath_task_t		sc_txtask;	/* tx int processing */
269 
270 	struct ath_descdma	sc_bdma;	/* beacon descriptors */
271 	ath_bufhead		sc_bbuf;	/* beacon buffers */
272 	u_int			sc_bhalq;	/* HAL q for outgoing beacons */
273 	u_int			sc_bmisscount;	/* missed beacon transmits */
274 	u_int32_t		sc_ant_tx[8];	/* recent tx frames/antenna */
275 	struct ath_txq		*sc_cabq;	/* tx q for cab frames */
276 	struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */
277 	ath_task_t		sc_bmisstask;	/* bmiss int processing */
278 	ath_task_t		sc_bstucktask;	/* stuck beacon processing */
279 	enum {
280 		OK,				/* no change needed */
281 		UPDATE,				/* update pending */
282 		COMMIT				/* beacon sent, commit change */
283 	} sc_updateslot;			/* slot time update fsm */
284 
285 	struct callout		sc_cal_ch;	/* callout handle for cals */
286 	struct callout		sc_scan_ch;	/* callout handle for scan */
287 	void			*sc_sdhook;	/* shutdown hook */
288 	void			*sc_powerhook;	/* power management hook */
289 	u_int			sc_flags;	/* misc flags */
290 };
291 #define	sc_if			sc_ec.ec_if
292 #define	sc_tx_th		u_tx_rt.th
293 #define	sc_rx_th		u_rx_rt.th
294 
295 #define	ATH_ATTACHED		0x0001		/* attach has succeeded */
296 #define ATH_ENABLED		0x0002		/* chip is enabled */
297 
298 #define	ATH_IS_ENABLED(sc)	((sc)->sc_flags & ATH_ENABLED)
299 
300 #define	ATH_TXQ_SETUP(sc, i)	((sc)->sc_txqsetup & (1<<i))
301 
302 int	ath_attach(u_int16_t, struct ath_softc *);
303 int	ath_detach(struct ath_softc *);
304 void	ath_resume(struct ath_softc *, int);
305 void	ath_suspend(struct ath_softc *, int);
306 int	ath_activate(struct device *, enum devact);
307 void	ath_power(int, void *);
308 void	ath_shutdown(void *);
309 int	ath_intr(void *);
310 int	ath_reset(struct ifnet *);
311 void	ath_sysctlattach(struct ath_softc *);
312 
313 extern int ath_dwelltime;
314 extern int ath_calinterval;
315 extern int ath_outdoor;
316 extern int ath_xchanmode;
317 extern int ath_countrycode;
318 extern int ath_regdomain;
319 extern int ath_debug;
320 
321 /*
322  * HAL definitions to comply with local coding convention.
323  */
324 #define	ath_hal_detach(_ah) \
325 	((*(_ah)->ah_detach)((_ah)))
326 #define	ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \
327 	((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus)))
328 #define	ath_hal_getratetable(_ah, _mode) \
329 	((*(_ah)->ah_getRateTable)((_ah), (_mode)))
330 #define	ath_hal_getmac(_ah, _mac) \
331 	((*(_ah)->ah_getMacAddress)((_ah), (_mac)))
332 #define	ath_hal_setmac(_ah, _mac) \
333 	((*(_ah)->ah_setMacAddress)((_ah), (_mac)))
334 #define	ath_hal_intrset(_ah, _mask) \
335 	((*(_ah)->ah_setInterrupts)((_ah), (_mask)))
336 #define	ath_hal_intrget(_ah) \
337 	((*(_ah)->ah_getInterrupts)((_ah)))
338 #define	ath_hal_intrpend(_ah) \
339 	((*(_ah)->ah_isInterruptPending)((_ah)))
340 #define	ath_hal_getisr(_ah, _pmask) \
341 	((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask)))
342 #define	ath_hal_updatetxtriglevel(_ah, _inc) \
343 	((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc)))
344 #define	ath_hal_setpower(_ah, _mode, _sleepduration) \
345 	((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE, (_sleepduration)))
346 #define	ath_hal_keycachesize(_ah) \
347 	((*(_ah)->ah_getKeyCacheSize)((_ah)))
348 #define	ath_hal_keyreset(_ah, _ix) \
349 	((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix)))
350 #define	ath_hal_keyset(_ah, _ix, _pk, _mac) \
351 	((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE))
352 #define	ath_hal_keyisvalid(_ah, _ix) \
353 	(((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix))))
354 #define	ath_hal_keysetmac(_ah, _ix, _mac) \
355 	((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac)))
356 #define	ath_hal_getrxfilter(_ah) \
357 	((*(_ah)->ah_getRxFilter)((_ah)))
358 #define	ath_hal_setrxfilter(_ah, _filter) \
359 	((*(_ah)->ah_setRxFilter)((_ah), (_filter)))
360 #define	ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \
361 	((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1)))
362 #define	ath_hal_waitforbeacon(_ah, _bf) \
363 	((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr))
364 #define	ath_hal_putrxbuf(_ah, _bufaddr) \
365 	((*(_ah)->ah_setRxDP)((_ah), (_bufaddr)))
366 #define	ath_hal_gettsf32(_ah) \
367 	((*(_ah)->ah_getTsf32)((_ah)))
368 #define	ath_hal_gettsf64(_ah) \
369 	((*(_ah)->ah_getTsf64)((_ah)))
370 #define	ath_hal_resettsf(_ah) \
371 	((*(_ah)->ah_resetTsf)((_ah)))
372 #define	ath_hal_rxena(_ah) \
373 	((*(_ah)->ah_enableReceive)((_ah)))
374 #define	ath_hal_puttxbuf(_ah, _q, _bufaddr) \
375 	((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr)))
376 #define	ath_hal_gettxbuf(_ah, _q) \
377 	((*(_ah)->ah_getTxDP)((_ah), (_q)))
378 #define	ath_hal_numtxpending(_ah, _q) \
379 	((*(_ah)->ah_numTxPending)((_ah), (_q)))
380 #define	ath_hal_getrxbuf(_ah) \
381 	((*(_ah)->ah_getRxDP)((_ah)))
382 #define	ath_hal_txstart(_ah, _q) \
383 	((*(_ah)->ah_startTxDma)((_ah), (_q)))
384 #define	ath_hal_setchannel(_ah, _chan) \
385 	((*(_ah)->ah_setChannel)((_ah), (_chan)))
386 #define	ath_hal_calibrate(_ah, _chan) \
387 	((*(_ah)->ah_perCalibration)((_ah), (_chan)))
388 #define	ath_hal_setledstate(_ah, _state) \
389 	((*(_ah)->ah_setLedState)((_ah), (_state)))
390 #define	ath_hal_beaconinit(_ah, _nextb, _bperiod) \
391 	((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod)))
392 #define	ath_hal_beaconreset(_ah) \
393 	((*(_ah)->ah_resetStationBeaconTimers)((_ah)))
394 #define	ath_hal_beacontimers(_ah, _bs) \
395 	((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs)))
396 #define	ath_hal_setassocid(_ah, _bss, _associd) \
397 	((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd)))
398 #define	ath_hal_phydisable(_ah) \
399 	((*(_ah)->ah_phyDisable)((_ah)))
400 #define	ath_hal_setopmode(_ah) \
401 	((*(_ah)->ah_setPCUConfig)((_ah)))
402 #define	ath_hal_stoptxdma(_ah, _qnum) \
403 	((*(_ah)->ah_stopTxDma)((_ah), (_qnum)))
404 #define	ath_hal_stoppcurecv(_ah) \
405 	((*(_ah)->ah_stopPcuReceive)((_ah)))
406 #define	ath_hal_startpcurecv(_ah) \
407 	((*(_ah)->ah_startPcuReceive)((_ah)))
408 #define	ath_hal_stopdmarecv(_ah) \
409 	((*(_ah)->ah_stopDmaReceive)((_ah)))
410 #define	ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \
411 	((*(_ah)->ah_getDiagState)((_ah), (_id), \
412 		(_indata), (_insize), (_outdata), (_outsize)))
413 #define	ath_hal_setuptxqueue(_ah, _type, _irq) \
414 	((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq)))
415 #define	ath_hal_resettxqueue(_ah, _q) \
416 	((*(_ah)->ah_resetTxQueue)((_ah), (_q)))
417 #define	ath_hal_releasetxqueue(_ah, _q) \
418 	((*(_ah)->ah_releaseTxQueue)((_ah), (_q)))
419 #define	ath_hal_gettxqueueprops(_ah, _q, _qi) \
420 	((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi)))
421 #define	ath_hal_settxqueueprops(_ah, _q, _qi) \
422 	((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi)))
423 #define	ath_hal_getrfgain(_ah) \
424 	((*(_ah)->ah_getRfGain)((_ah)))
425 #define	ath_hal_getdefantenna(_ah) \
426 	((*(_ah)->ah_getDefAntenna)((_ah)))
427 #define	ath_hal_setdefantenna(_ah, _ant) \
428 	((*(_ah)->ah_setDefAntenna)((_ah), (_ant)))
429 #define	ath_hal_rxmonitor(_ah, _arg) \
430 	((*(_ah)->ah_rxMonitor)((_ah), (_arg)))
431 #define	ath_hal_mibevent(_ah, _stats) \
432 	((*(_ah)->ah_procMibEvent)((_ah), (_stats)))
433 #define	ath_hal_setslottime(_ah, _us) \
434 	((*(_ah)->ah_setSlotTime)((_ah), (_us)))
435 #define	ath_hal_getslottime(_ah) \
436 	((*(_ah)->ah_getSlotTime)((_ah)))
437 #define	ath_hal_setacktimeout(_ah, _us) \
438 	((*(_ah)->ah_setAckTimeout)((_ah), (_us)))
439 #define	ath_hal_getacktimeout(_ah) \
440 	((*(_ah)->ah_getAckTimeout)((_ah)))
441 #define	ath_hal_setctstimeout(_ah, _us) \
442 	((*(_ah)->ah_setCTSTimeout)((_ah), (_us)))
443 #define	ath_hal_getctstimeout(_ah) \
444 	((*(_ah)->ah_getCTSTimeout)((_ah)))
445 #define	ath_hal_getcapability(_ah, _cap, _param, _result) \
446 	((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result)))
447 #define	ath_hal_setcapability(_ah, _cap, _param, _v, _status) \
448 	((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status)))
449 #define	ath_hal_ciphersupported(_ah, _cipher) \
450 	(ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK)
451 #define	ath_hal_getregdomain(_ah, _prd) \
452 	ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd))
453 #define	ath_hal_getcountrycode(_ah, _pcc) \
454 	(*(_pcc) = (_ah)->ah_countryCode)
455 #define	ath_hal_tkipsplit(_ah) \
456 	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK)
457 #define	ath_hal_hwphycounters(_ah) \
458 	(ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK)
459 #define	ath_hal_hasdiversity(_ah) \
460 	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK)
461 #define	ath_hal_getdiversity(_ah) \
462 	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK)
463 #define	ath_hal_setdiversity(_ah, _v) \
464 	ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL)
465 #define	ath_hal_getdiag(_ah, _pv) \
466 	(ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK)
467 #define	ath_hal_setdiag(_ah, _v) \
468 	ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL)
469 #define	ath_hal_getnumtxqueues(_ah, _pv) \
470 	(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK)
471 #define	ath_hal_hasveol(_ah) \
472 	(ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK)
473 #define	ath_hal_hastxpowlimit(_ah) \
474 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK)
475 #define	ath_hal_settxpowlimit(_ah, _pow) \
476 	((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow)))
477 #define	ath_hal_gettxpowlimit(_ah, _ppow) \
478 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK)
479 #define	ath_hal_getmaxtxpow(_ah, _ppow) \
480 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK)
481 #define	ath_hal_gettpscale(_ah, _scale) \
482 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK)
483 #define	ath_hal_settpscale(_ah, _v) \
484 	ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL)
485 #define	ath_hal_hastpc(_ah) \
486 	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK)
487 #define	ath_hal_gettpc(_ah) \
488 	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK)
489 #define	ath_hal_settpc(_ah, _v) \
490 	ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL)
491 #define	ath_hal_hasbursting(_ah) \
492 	(ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK)
493 #ifdef notyet
494 #define	ath_hal_hasmcastkeysearch(_ah) \
495 	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK)
496 #define	ath_hal_getmcastkeysearch(_ah) \
497 	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK)
498 #else
499 #define	ath_hal_getmcastkeysearch(_ah)	0
500 #endif
501 
502 #define	ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \
503 	((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq)))
504 #define	ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext) \
505 	((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext)))
506 #define	ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \
507 		_txr0, _txtr0, _keyix, _ant, _flags, \
508 		_rtsrate, _rtsdura) \
509 	((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \
510 		(_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \
511 		(_flags), (_rtsrate), (_rtsdura)))
512 #define	ath_hal_setupxtxdesc(_ah, _ds, \
513 		_txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \
514 	((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \
515 		(_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3)))
516 #define	ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \
517 	((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0)))
518 #define	ath_hal_txprocdesc(_ah, _ds) \
519 	((*(_ah)->ah_procTxDesc)((_ah), (_ds)))
520 #define	ath_hal_updateCTSForBursting(_ah, _ds, _prevds, _prevdsWithCTS, \
521 		_gatingds,  _txOpLimit, _ctsDuration) \
522 	((*(_ah)->ah_updateCTSForBursting)((_ah), (_ds), (_prevds), \
523 		(_prevdsWithCTS), (_gatingds), (_txOpLimit), (_ctsDuration)))
524 
525 #define ath_hal_gpioCfgOutput(_ah, _gpio) \
526         ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio)))
527 #define ath_hal_gpioset(_ah, _gpio, _b) \
528         ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b)))
529 
530 #endif /* _DEV_ATH_ATHVAR_H */
531