xref: /netbsd-src/sys/dev/ic/advlib.h (revision 453080b8b7e1dd6b5a866a7702128fc4adcefaf1)
1*453080b8Smsaitoh /*      $NetBSD: advlib.h,v 1.22 2019/12/27 09:48:35 msaitoh Exp $        */
217759893Sdante 
3d9e417cdSdante /*
4d9e417cdSdante  * Definitions for low level routines and data structures
5d9e417cdSdante  * for the Advanced Systems Inc. SCSI controllers chips.
6d9e417cdSdante  *
7d9e417cdSdante  * Copyright (c) 1998 The NetBSD Foundation, Inc.
8d9e417cdSdante  * All rights reserved.
9d9e417cdSdante  *
10d9e417cdSdante  * Author: Baldassare Dante Profeta <dante@mclink.it>
11d9e417cdSdante  *
12d9e417cdSdante  * Redistribution and use in source and binary forms, with or without
13d9e417cdSdante  * modification, are permitted provided that the following conditions
14d9e417cdSdante  * are met:
15d9e417cdSdante  * 1. Redistributions of source code must retain the above copyright
16d9e417cdSdante  *    notice, this list of conditions and the following disclaimer.
17d9e417cdSdante  * 2. Redistributions in binary form must reproduce the above copyright
18d9e417cdSdante  *    notice, this list of conditions and the following disclaimer in the
19d9e417cdSdante  *    documentation and/or other materials provided with the distribution.
20d9e417cdSdante  *
21d9e417cdSdante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22d9e417cdSdante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23d9e417cdSdante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24d9e417cdSdante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25d9e417cdSdante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26d9e417cdSdante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27d9e417cdSdante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28d9e417cdSdante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29d9e417cdSdante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30d9e417cdSdante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31d9e417cdSdante  * POSSIBILITY OF SUCH DAMAGE.
32d9e417cdSdante  */
33d9e417cdSdante /*
34d9e417cdSdante  * Ported from:
35d9e417cdSdante  */
36d9e417cdSdante /*
37d9e417cdSdante  * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
38d9e417cdSdante  *
39d9e417cdSdante  * Copyright (c) 1995-1996 Advanced System Products, Inc.
40d9e417cdSdante  * All Rights Reserved.
41d9e417cdSdante  *
42d9e417cdSdante  * Redistribution and use in source and binary forms, with or without
43d9e417cdSdante  * modification, are permitted provided that redistributions of source
44d9e417cdSdante  * code retain the above copyright notice and this comment without
45d9e417cdSdante  * modification.
46d9e417cdSdante  */
47d9e417cdSdante 
48c6ccd1d8Sdante #ifndef	_ADVANSYS_NARROW_LIBRARY_H_
49c6ccd1d8Sdante #define	_ADVANSYS_NARROW_LIBRARY_H_
50d9e417cdSdante 
51198f1f5cSdante 
52198f1f5cSdante struct adv_ccb;
53d9e417cdSdante 
54d9e417cdSdante /******************************************************************************/
55d9e417cdSdante 
56d9e417cdSdante #define ADV_VERSION	"3.1E"		/* AdvanSys Driver Version */
57d9e417cdSdante 
58d9e417cdSdante #define ASC_LIB_VERSION_MAJOR  1
59d9e417cdSdante #define ASC_LIB_VERSION_MINOR  22
60d9e417cdSdante #define ASC_LIB_SERIAL_NUMBER  113
61d9e417cdSdante 
62d9e417cdSdante 
63d9e417cdSdante #define ASC_NOERROR	1
64d9e417cdSdante #define ASC_BUSY	0
65d9e417cdSdante #define ASC_ERROR	-1
66d9e417cdSdante 
67d9e417cdSdante 
682cb48d6cSdante #if BYTE_ORDER == BIG_ENDIAN
692cb48d6cSdante #define LO_BYTE(x)	(*((u_int8_t *)(&(x))+1))
702cb48d6cSdante #define HI_BYTE(x)	(*((u_int8_t *)&(x)))
712cb48d6cSdante #define LO_WORD(x)	(*((u_int16_t *)(&(x))+1))
722cb48d6cSdante #define HI_WORD(x)	(*((u_int16_t *)&(x)))
732cb48d6cSdante #else
742cb48d6cSdante #define HI_BYTE(x)	(*((u_int8_t *)(&(x))+1))
752cb48d6cSdante #define LO_BYTE(x)	(*((u_int8_t *)&(x)))
762cb48d6cSdante #define HI_WORD(x)	(*((u_int16_t *)(&(x))+1))
772cb48d6cSdante #define LO_WORD(x)	(*((u_int16_t *)&(x)))
78d9e417cdSdante #endif
792cb48d6cSdante 
802cb48d6cSdante #define MAKEWORD(lo, hi)	((u_int16_t) (((u_int16_t) (lo)) | \
812cb48d6cSdante 				((u_int16_t) (hi) << 8)))
822cb48d6cSdante 
832cb48d6cSdante #define MAKELONG(lo, hi)	((u_int32_t) (((u_int32_t) (lo)) | \
842cb48d6cSdante 				((u_int32_t) (hi) << 16)))
852cb48d6cSdante 
862cb48d6cSdante #define SWAPWORDS(dWord)	((u_int32_t) ((dWord) >> 16) | ((dWord) << 16))
872cb48d6cSdante #define SWAPBYTES(word)		((u_int16_t) ((word) >> 8) | ((word) << 8))
882cb48d6cSdante #define	BIGTOLITTLE(dWord)	(u_int32_t)(SWAPBYTES(SWAPWORDS(dWord) >> 16 ) << 16) | \
892cb48d6cSdante 				SWAPBYTES(SWAPWORDS(dWord) & 0xFFFF)
90423c1d8dSdante #define LITTLETOBIG(dWord)	BIGTOLITTLE(dWord)
91d9e417cdSdante 
92d9e417cdSdante 
93d9e417cdSdante #define ASC_PCI_ID2BUS(id)	((id) & 0xFF)
94d9e417cdSdante #define ASC_PCI_ID2DEV(id)	(((id) >> 11) & 0x1F)
95d9e417cdSdante #define ASC_PCI_ID2FUNC(id)	(((id) >> 8) & 0x7)
96423c1d8dSdante #define ASC_PCI_MKID(bus, dev, func)	((((dev) & 0x1F) << 11) | \
97423c1d8dSdante 				(((func) & 0x7) << 8) | ((bus) & 0xFF))
98d9e417cdSdante #define ASC_PCI_REVISION_3150	0x02
99d9e417cdSdante #define ASC_PCI_REVISION_3050	0x03
100d9e417cdSdante 
101d9e417cdSdante 
102d9e417cdSdante #define ASC_MAX_SG_QUEUE	7
103d9e417cdSdante #define ASC_SG_LIST_PER_Q 	ASC_MAX_SG_QUEUE
104423c1d8dSdante #define ASC_MAX_SG_LIST		(1 + ((ASC_SG_LIST_PER_Q) * \
105423c1d8dSdante 				(ASC_MAX_SG_QUEUE)))		/* SG_ALL */
106d9e417cdSdante 
107d9e417cdSdante 
108d9e417cdSdante #define ASC_IS_ISA		0x0001
109d9e417cdSdante #define ASC_IS_ISAPNP		0x0081
110d9e417cdSdante #define ASC_IS_EISA		0x0002
111d9e417cdSdante #define ASC_IS_PCI		0x0004
112d9e417cdSdante #define ASC_IS_PCI_ULTRA	0x0104
113d9e417cdSdante #define ASC_IS_PCMCIA		0x0008
114d9e417cdSdante #define ASC_IS_MCA		0x0020
115d9e417cdSdante #define ASC_IS_VL		0x0040
116d9e417cdSdante 
117d9e417cdSdante 
118d9e417cdSdante #define ASC_ISA_PNP_PORT_ADDR	0x279
119d9e417cdSdante #define ASC_ISA_PNP_PORT_WRITE	(ASC_ISA_PNP_PORT_ADDR+0x800)
120d9e417cdSdante 
121d9e417cdSdante #define ASC_IS_WIDESCSI_16	0x0100
122d9e417cdSdante #define ASC_IS_WIDESCSI_32	0x0200
123d9e417cdSdante #define ASC_IS_BIG_ENDIAN	0x8000
124d9e417cdSdante 
125d9e417cdSdante 
126d9e417cdSdante #define ASC_CHIP_MIN_VER_VL		0x01
127d9e417cdSdante #define ASC_CHIP_MAX_VER_VL		0x07
128d9e417cdSdante #define ASC_CHIP_MIN_VER_PCI		0x09
129d9e417cdSdante #define ASC_CHIP_MAX_VER_PCI		0x0F
130d9e417cdSdante #define ASC_CHIP_VER_PCI_BIT		0x08
131d9e417cdSdante #define ASC_CHIP_MIN_VER_ISA		0x11
132d9e417cdSdante #define ASC_CHIP_MIN_VER_ISA_PNP	0x21
133d9e417cdSdante #define ASC_CHIP_MAX_VER_ISA		0x27
134d9e417cdSdante #define ASC_CHIP_VER_ISA_BIT		0x30
135d9e417cdSdante #define ASC_CHIP_VER_ISAPNP_BIT		0x20
136d9e417cdSdante #define ASC_CHIP_VER_ASYN_BUG		0x21
137d9e417cdSdante #define ASC_CHIP_VER_PCI		0x08
138d9e417cdSdante #define ASC_CHIP_VER_PCI_ULTRA_3150	(ASC_CHIP_VER_PCI | 0x02)
139d9e417cdSdante #define ASC_CHIP_VER_PCI_ULTRA_3050	(ASC_CHIP_VER_PCI | 0x03)
140d9e417cdSdante #define ASC_CHIP_MIN_VER_EISA		0x41
141d9e417cdSdante #define ASC_CHIP_MAX_VER_EISA		0x47
142d9e417cdSdante #define ASC_CHIP_VER_EISA_BIT		0x40
143d9e417cdSdante #define ASC_CHIP_LATEST_VER_EISA	((ASC_CHIP_MIN_VER_EISA - 1) + 3)
144d9e417cdSdante 
145d9e417cdSdante 
146d9e417cdSdante #define ASC_MAX_VL_DMA_ADDR	0x07FFFFFFL
147d9e417cdSdante #define ASC_MAX_VL_DMA_COUNT	0x07FFFFFFL
148d9e417cdSdante #define ASC_MAX_PCI_DMA_ADDR	0xFFFFFFFFL
149d9e417cdSdante #define ASC_MAX_PCI_DMA_COUNT	0xFFFFFFFFL
150d9e417cdSdante #define ASC_MAX_ISA_DMA_ADDR	0x00FFFFFFL
151d9e417cdSdante #define ASC_MAX_ISA_DMA_COUNT	0x00FFFFFFL
152d9e417cdSdante #define ASC_MAX_EISA_DMA_ADDR	0x07FFFFFFL
153d9e417cdSdante #define ASC_MAX_EISA_DMA_COUNT	0x07FFFFFFL
154d9e417cdSdante 
155d9e417cdSdante 
156d9e417cdSdante #define ASC_SCSI_ID_BITS	3
157d9e417cdSdante #define ASC_SCSI_TIX_TYPE	u_int8_t
158d9e417cdSdante 
159d9e417cdSdante #define ASC_ALL_DEVICE_BIT_SET	0xFF
160d9e417cdSdante 
161d9e417cdSdante #ifdef ASC_WIDESCSI_16
162d9e417cdSdante #undef  ASC_SCSI_ID_BITS
163d9e417cdSdante #define ASC_SCSI_ID_BITS	4
164d9e417cdSdante #define ASC_ALL_DEVICE_BIT_SET	0xFFFF
165d9e417cdSdante #endif
166d9e417cdSdante 
167d9e417cdSdante #ifdef ASC_WIDESCSI_32
168d9e417cdSdante #undef  ASC_SCSI_ID_BITS
169d9e417cdSdante #define ASC_SCSI_ID_BITS	5
170d9e417cdSdante #define ASC_ALL_DEVICE_BIT_SET	0xFFFFFFFFL
171d9e417cdSdante #endif
172d9e417cdSdante 
173d9e417cdSdante #if ASC_SCSI_ID_BITS == 3
174d9e417cdSdante #define ASC_SCSI_BIT_ID_TYPE	u_int8_t
175d9e417cdSdante #define ASC_MAX_TID		7
176d9e417cdSdante #define ASC_MAX_LUN		7
177d9e417cdSdante #define ASC_SCSI_WIDTH_BIT_SET	0xFF
178d9e417cdSdante #elif ASC_SCSI_ID_BITS == 4
179d9e417cdSdante #define ASC_SCSI_BIT_ID_TYPE	u_int16_t
180d9e417cdSdante #define ASC_MAX_TID		15
181d9e417cdSdante #define ASC_MAX_LUN		7
182d9e417cdSdante #define ASC_SCSI_WIDTH_BIT_SET	0xFFFF
183d9e417cdSdante #elif ASC_SCSI_ID_BITS == 5
184d9e417cdSdante #define ASC_SCSI_BIT_ID_TYPE	u_int32_t
185d9e417cdSdante #define ASC_MAX_TID		31
186d9e417cdSdante #define ASC_MAX_LUN		7
187d9e417cdSdante #define ASC_SCSI_WIDTH_BIT_SET	0xFFFFFFFF
188d9e417cdSdante #else
189d9e417cdSdante #error  ASC_SCSI_ID_BITS definition is wrong
190d9e417cdSdante #endif
191d9e417cdSdante 
192d9e417cdSdante 
193d9e417cdSdante #define ASC_MAX_SENSE_LEN	32
194d9e417cdSdante #define ASC_MIN_SENSE_LEN	14
195d9e417cdSdante #define ASC_MAX_CDB_LEN		12
196d9e417cdSdante 
197d9e417cdSdante #define ASC_SCSI_RESET_HOLD_TIME_US  60
198d9e417cdSdante 
199d9e417cdSdante 
200d9e417cdSdante #define SCSICMD_TestUnitReady		0x00
201d9e417cdSdante #define SCSICMD_Rewind			0x01
202d9e417cdSdante #define SCSICMD_Rezero			0x01
203d9e417cdSdante #define SCSICMD_RequestSense		0x03
204d9e417cdSdante #define SCSICMD_Format			0x04
205d9e417cdSdante #define SCSICMD_FormatUnit		0x04
206d9e417cdSdante #define SCSICMD_Read6			0x08
207d9e417cdSdante #define SCSICMD_Write6			0x0A
208d9e417cdSdante #define SCSICMD_Seek6			0x0B
209d9e417cdSdante #define SCSICMD_Inquiry			0x12
210d9e417cdSdante #define SCSICMD_Verify6			0x13
211d9e417cdSdante #define SCSICMD_ModeSelect6		0x15
212d9e417cdSdante #define SCSICMD_ModeSense6		0x1A
213d9e417cdSdante #define SCSICMD_StartStopUnit		0x1B
214d9e417cdSdante #define SCSICMD_LoadUnloadTape		0x1B
215d9e417cdSdante #define SCSICMD_ReadCapacity		0x25
216d9e417cdSdante #define SCSICMD_Read10			0x28
217d9e417cdSdante #define SCSICMD_Write10			0x2A
218d9e417cdSdante #define SCSICMD_Seek10			0x2B
219d9e417cdSdante #define SCSICMD_Erase10			0x2C
220d9e417cdSdante #define SCSICMD_WriteAndVerify10	0x2E
221d9e417cdSdante #define SCSICMD_Verify10		0x2F
222d9e417cdSdante #define SCSICMD_WriteBuffer		0x3B
223d9e417cdSdante #define SCSICMD_ReadBuffer		0x3C
224d9e417cdSdante #define SCSICMD_ReadLong		0x3E
225d9e417cdSdante #define SCSICMD_WriteLong		0x3F
226d9e417cdSdante #define SCSICMD_ReadTOC			0x43
227d9e417cdSdante #define SCSICMD_ReadHeader		0x44
228d9e417cdSdante #define SCSICMD_ModeSelect10		0x55
229d9e417cdSdante #define SCSICMD_ModeSense10		0x5A
230d9e417cdSdante 
231d9e417cdSdante 
232d9e417cdSdante #define SCSI_TYPE_DASD		0x00
233d9e417cdSdante #define SCSI_TYPE_SASD		0x01
234d9e417cdSdante #define SCSI_TYPE_PRN		0x02
235d9e417cdSdante #define SCSI_TYPE_PROC		0x03
236d9e417cdSdante #define SCSI_TYPE_WORM		0x04
237d9e417cdSdante #define SCSI_TYPE_CDROM		0x05
238d9e417cdSdante #define SCSI_TYPE_SCANNER	0x06
239d9e417cdSdante #define SCSI_TYPE_OPTMEM	0x07
240d9e417cdSdante #define SCSI_TYPE_MED_CHG	0x08
241d9e417cdSdante #define SCSI_TYPE_COMM		0x09
242d9e417cdSdante #define SCSI_TYPE_UNKNOWN	0x1F
243d9e417cdSdante #define SCSI_TYPE_NO_DVC	0xFF
244d9e417cdSdante 
245d9e417cdSdante 
246d9e417cdSdante #define ASC_SCSIDIR_NOCHK	0x00
247d9e417cdSdante #define ASC_SCSIDIR_T2H		0x08
248d9e417cdSdante #define ASC_SCSIDIR_H2T		0x10
249d9e417cdSdante #define ASC_SCSIDIR_NODATA	0x18
250d9e417cdSdante 
251d9e417cdSdante 
252d9e417cdSdante #define SCSI_SENKEY_NO_SENSE		0x00
253d9e417cdSdante #define SCSI_SENKEY_UNDEFINED		0x01
254d9e417cdSdante #define SCSI_SENKEY_NOT_READY		0x02
255d9e417cdSdante #define SCSI_SENKEY_MEDIUM_ERR		0x03
256d9e417cdSdante #define SCSI_SENKEY_HW_ERR		0x04
257d9e417cdSdante #define SCSI_SENKEY_ILLEGAL		0x05
258d9e417cdSdante #define SCSI_SENKEY_ATTENTION		0x06
259d9e417cdSdante #define SCSI_SENKEY_PROTECTED		0x07
260d9e417cdSdante #define SCSI_SENKEY_BLANK		0x08
261d9e417cdSdante #define SCSI_SENKEY_V_UNIQUE		0x09
262d9e417cdSdante #define SCSI_SENKEY_CPY_ABORT		0x0A
263d9e417cdSdante #define SCSI_SENKEY_ABORT		0x0B
264d9e417cdSdante #define SCSI_SENKEY_EQUAL		0x0C
265d9e417cdSdante #define SCSI_SENKEY_VOL_OVERFLOW	0x0D
266d9e417cdSdante #define SCSI_SENKEY_MISCOMP		0x0E
267d9e417cdSdante #define SCSI_SENKEY_RESERVED		0x0F
268d9e417cdSdante #define SCSI_ASC_NOMEDIA		0x3A
269d9e417cdSdante 
270d9e417cdSdante 
271d9e417cdSdante #define ASC_CCB_HOST(x)  ((u_int8_t)((u_int8_t)(x) >> 4))
272d9e417cdSdante #define ASC_CCB_TID(x)   ((u_int8_t)((u_int8_t)(x) & (u_int8_t)0x0F))
273d9e417cdSdante #define ASC_CCB_LUN(x)   ((u_int8_t)((uint)(x) >> 13))
274d9e417cdSdante 
275d9e417cdSdante 
276d9e417cdSdante #define SS_GOOD				0x00
277d9e417cdSdante #define SS_CHK_CONDITION		0x02
278d9e417cdSdante #define SS_CONDITION_MET		0x04
279d9e417cdSdante #define SS_TARGET_BUSY			0x08
280d9e417cdSdante #define SS_INTERMID			0x10
281d9e417cdSdante #define SS_INTERMID_COND_MET		0x14
282d9e417cdSdante #define SS_RSERV_CONFLICT		0x18
283d9e417cdSdante #define SS_CMD_TERMINATED		0x22
284d9e417cdSdante #define SS_QUEUE_FULL			0x28
285d9e417cdSdante 
286d9e417cdSdante 
287d9e417cdSdante #define MS_CMD_DONE			0x00
288d9e417cdSdante #define MS_EXTEND			0x01
289d9e417cdSdante #define MS_SDTR_LEN			0x03
290d9e417cdSdante #define MS_SDTR_CODE			0x01
291d9e417cdSdante #define MS_WDTR_LEN			0x02
292d9e417cdSdante #define MS_WDTR_CODE			0x03
293d9e417cdSdante #define MS_MDP_LEN			0x05
294d9e417cdSdante #define MS_MDP_CODE			0x00
295d9e417cdSdante 
296d9e417cdSdante 
297d9e417cdSdante #define M1_SAVE_DATA_PTR		0x02
298d9e417cdSdante #define M1_RESTORE_PTRS			0x03
299d9e417cdSdante #define M1_DISCONNECT			0x04
300d9e417cdSdante #define M1_INIT_DETECTED_ERR		0x05
301d9e417cdSdante #define M1_ABORT			0x06
302d9e417cdSdante #define M1_MSG_REJECT			0x07
303d9e417cdSdante #define M1_NO_OP			0x08
304d9e417cdSdante #define M1_MSG_PARITY_ERR		0x09
305d9e417cdSdante #define M1_LINK_CMD_DONE		0x0A
306d9e417cdSdante #define M1_LINK_CMD_DONE_WFLAG		0x0B
307d9e417cdSdante #define M1_BUS_DVC_RESET		0x0C
308d9e417cdSdante #define M1_ABORT_TAG			0x0D
309d9e417cdSdante #define M1_CLR_QUEUE			0x0E
310d9e417cdSdante #define M1_INIT_RECOVERY		0x0F
311d9e417cdSdante #define M1_RELEASE_RECOVERY		0x10
312d9e417cdSdante #define M1_KILL_IO_PROC			0x11
313d9e417cdSdante #define M2_QTAG_MSG_SIMPLE		0x20
314d9e417cdSdante #define M2_QTAG_MSG_HEAD		0x21
315d9e417cdSdante #define M2_QTAG_MSG_ORDERED		0x22
316d9e417cdSdante #define M2_IGNORE_WIDE_RESIDUE		0x23
317d9e417cdSdante 
318d9e417cdSdante 
319d9e417cdSdante /*
3204a418e8cSmsaitoh  * SCSI Inquiry structure
321d9e417cdSdante  */
322d9e417cdSdante 
323d9e417cdSdante typedef struct
324d9e417cdSdante {
325d9e417cdSdante 	u_int8_t	peri_dvc_type:5;
326d9e417cdSdante 	u_int8_t	peri_qualifier:3;
327d9e417cdSdante } ASC_SCSI_INQ0;
328d9e417cdSdante 
329d9e417cdSdante typedef struct
330d9e417cdSdante {
331d9e417cdSdante 	u_int8_t	dvc_type_modifier:7;
332d9e417cdSdante 	u_int8_t	rmb:1;
333d9e417cdSdante } ASC_SCSI_INQ1;
334d9e417cdSdante 
335d9e417cdSdante typedef struct
336d9e417cdSdante {
337d9e417cdSdante 	u_int8_t	ansi_apr_ver:3;
338d9e417cdSdante 	u_int8_t	ecma_ver:3;
339d9e417cdSdante 	u_int8_t	iso_ver:2;
340d9e417cdSdante } ASC_SCSI_INQ2;
341d9e417cdSdante 
342d9e417cdSdante typedef struct
343d9e417cdSdante {
344d9e417cdSdante 	u_int8_t	rsp_data_fmt:4;
345d9e417cdSdante 	u_int8_t	res:2;
346d9e417cdSdante 	u_int8_t	TemIOP:1;
347d9e417cdSdante 	u_int8_t	aenc:1;
348d9e417cdSdante } ASC_SCSI_INQ3;
349d9e417cdSdante 
350d9e417cdSdante typedef struct
351d9e417cdSdante {
352d9e417cdSdante 	u_int8_t	StfRe:1;
353d9e417cdSdante 	u_int8_t	CmdQue:1;
354d9e417cdSdante 	u_int8_t	Reserved:1;
355d9e417cdSdante 	u_int8_t	Linked:1;
356d9e417cdSdante 	u_int8_t	Sync:1;
357d9e417cdSdante 	u_int8_t	WBus16:1;
358d9e417cdSdante 	u_int8_t	WBus32:1;
359d9e417cdSdante 	u_int8_t	RelAdr:1;
360d9e417cdSdante } ASC_SCSI_INQ7;
361d9e417cdSdante 
362d9e417cdSdante typedef struct
363d9e417cdSdante {
364d9e417cdSdante 	ASC_SCSI_INQ0	byte0;
365d9e417cdSdante 	ASC_SCSI_INQ1	byte1;
366d9e417cdSdante 	ASC_SCSI_INQ2	byte2;
367d9e417cdSdante 	ASC_SCSI_INQ3	byte3;
368d9e417cdSdante 	u_int8_t	add_len;
369d9e417cdSdante 	u_int8_t	res1;
370d9e417cdSdante 	u_int8_t	res2;
371d9e417cdSdante 	ASC_SCSI_INQ7	byte7;
372d9e417cdSdante 	u_int8_t	vendor_id[8];
373d9e417cdSdante 	u_int8_t	product_id[16];
374d9e417cdSdante 	u_int8_t	product_rev_level[4];
375d9e417cdSdante } ASC_SCSI_INQUIRY;
376d9e417cdSdante 
377d9e417cdSdante 
378d9e417cdSdante /*
379d9e417cdSdante  * SCSIQ Microcode offsets
380d9e417cdSdante  */
381d9e417cdSdante #define ASC_SCSIQ_CPY_BEG		 4
382d9e417cdSdante #define ASC_SCSIQ_SGHD_CPY_BEG		 2
383d9e417cdSdante #define ASC_SCSIQ_B_FWD			 0
384d9e417cdSdante #define ASC_SCSIQ_B_BWD			 1
385d9e417cdSdante #define ASC_SCSIQ_B_STATUS		 2
386d9e417cdSdante #define ASC_SCSIQ_B_QNO			 3
387d9e417cdSdante #define ASC_SCSIQ_B_CNTL		 4
388d9e417cdSdante #define ASC_SCSIQ_B_SG_QUEUE_CNT	 5
389d9e417cdSdante #define ASC_SCSIQ_D_DATA_ADDR		 8
390d9e417cdSdante #define ASC_SCSIQ_D_DATA_CNT		12
391d9e417cdSdante #define ASC_SCSIQ_B_SENSE_LEN		20
392d9e417cdSdante #define ASC_SCSIQ_DONE_INFO_BEG		22
393d9e417cdSdante #define ASC_SCSIQ_D_CCBPTR		22
394d9e417cdSdante #define ASC_SCSIQ_B_TARGET_IX		26
395d9e417cdSdante #define ASC_SCSIQ_B_CDB_LEN		28
396d9e417cdSdante #define ASC_SCSIQ_B_TAG_CODE		29
397d9e417cdSdante #define ASC_SCSIQ_W_VM_ID		30
398d9e417cdSdante #define ASC_SCSIQ_DONE_STATUS		32
399d9e417cdSdante #define ASC_SCSIQ_HOST_STATUS		33
400d9e417cdSdante #define ASC_SCSIQ_SCSI_STATUS		34
401d9e417cdSdante #define ASC_SCSIQ_CDB_BEG		36
402d9e417cdSdante #define ASC_SCSIQ_DW_REMAIN_XFER_ADDR	56
403d9e417cdSdante #define ASC_SCSIQ_DW_REMAIN_XFER_CNT 	60
404d9e417cdSdante #define ASC_SCSIQ_B_SG_WK_QP		49
405d9e417cdSdante #define ASC_SCSIQ_B_SG_WK_IX		50
406d9e417cdSdante #define ASC_SCSIQ_W_REQ_COUNT		52
407d9e417cdSdante #define ASC_SCSIQ_B_LIST_CNT		 6
408d9e417cdSdante #define ASC_SCSIQ_B_CUR_LIST_CNT	 7
409d9e417cdSdante 
410d9e417cdSdante 
411d9e417cdSdante #define ASC_DEF_SCSI1_QNG	4
412d9e417cdSdante #define ASC_MAX_SCSI1_QNG	4
413d9e417cdSdante #define ASC_DEF_SCSI2_QNG	16
414d9e417cdSdante #define ASC_MAX_SCSI2_QNG	32
415d9e417cdSdante 
416d9e417cdSdante #define ASC_TAG_CODE_MASK	0x23
417d9e417cdSdante 
418d9e417cdSdante #define ASC_STOP_REQ_RISC_STOP		0x01
419d9e417cdSdante #define ASC_STOP_ACK_RISC_STOP		0x03
420d9e417cdSdante #define ASC_STOP_CLEAN_UP_BUSY_Q	0x10
421d9e417cdSdante #define ASC_STOP_CLEAN_UP_DISC_Q	0x20
422d9e417cdSdante #define ASC_STOP_HOST_REQ_RISC_HALT	0x40
423d9e417cdSdante 
424d9e417cdSdante #define ASC_TIDLUN_TO_IX(tid, lun)	(ASC_SCSI_TIX_TYPE)((tid) + ((lun)<<ASC_SCSI_ID_BITS))
425d9e417cdSdante #define ASC_TID_TO_TARGET_ID(tid)	(ASC_SCSI_BIT_ID_TYPE)(0x01 << (tid))
426d9e417cdSdante #define ASC_TIX_TO_TARGET_ID(tix)	(0x01 << ((tix) & ASC_MAX_TID))
427d9e417cdSdante #define ASC_TIX_TO_TID(tix)		((tix) & ASC_MAX_TID)
428d9e417cdSdante #define ASC_TID_TO_TIX(tid)		((tid) & ASC_MAX_TID)
429d9e417cdSdante #define ASC_TIX_TO_LUN(tix)		(((tix) >> ASC_SCSI_ID_BITS) & ASC_MAX_LUN)
430d9e417cdSdante #define ASC_QNO_TO_QADDR(q_no)		((ASC_QADR_BEG)+((int)(q_no) << 6))
431d9e417cdSdante 
432d9e417cdSdante 
433d9e417cdSdante /*
434d9e417cdSdante  * Structures used to dialog with the RISC engine
435d9e417cdSdante  */
436d9e417cdSdante 
437d9e417cdSdante typedef struct asc_scisq_1
438d9e417cdSdante {
439d9e417cdSdante 	u_int8_t	status;	/* see below status values */
440d9e417cdSdante 	u_int8_t	q_no;	/* Queue ID of the first queue for this transaction */
441d9e417cdSdante 	u_int8_t	cntl;	/* see below cntl values */
442d9e417cdSdante 	u_int8_t	sg_queue_cnt;	/* number of SG entries */
443d9e417cdSdante 	u_int8_t	target_id;
444d9e417cdSdante 	u_int8_t	target_lun;
445*453080b8Smsaitoh 	u_int32_t	data_addr; /* physical address of first segment to transfer */
446d9e417cdSdante 	u_int32_t	data_cnt;  /* byte count of first segment to transfer */
447d9e417cdSdante 	u_int32_t	sense_addr; /* physical address of the sense buffer */
448e365329bSwiz 	u_int8_t	sense_len; /* length of sense buffer */
449d9e417cdSdante 	u_int8_t	extra_bytes;
450d9e417cdSdante } ASC_SCSIQ_1;
451d9e417cdSdante 
452d9e417cdSdante /* status values */
453d9e417cdSdante #define ASC_QS_FREE		0x00
454d9e417cdSdante #define ASC_QS_READY		0x01
455d9e417cdSdante #define ASC_QS_DISC1		0x02
456d9e417cdSdante #define ASC_QS_DISC2		0x04
457d9e417cdSdante #define ASC_QS_BUSY		0x08
458d9e417cdSdante #define ASC_QS_ABORTED		0x40
459d9e417cdSdante #define ASC_QS_DONE		0x80
460d9e417cdSdante 
461d9e417cdSdante /* cntl values */
462d9e417cdSdante #define ASC_QC_NO_CALLBACK	0x01
463d9e417cdSdante #define ASC_QC_SG_SWAP_QUEUE	0x02
464d9e417cdSdante #define ASC_QC_SG_HEAD		0x04
465d9e417cdSdante #define ASC_QC_DATA_IN		0x08
466d9e417cdSdante #define ASC_QC_DATA_OUT		0x10
467d9e417cdSdante #define ASC_QC_URGENT		0x20
468d9e417cdSdante #define ASC_QC_MSG_OUT		0x40
469d9e417cdSdante #define ASC_QC_REQ_SENSE	0x80
470d9e417cdSdante 
471d9e417cdSdante 
472d9e417cdSdante typedef struct asc_scisq_2
473d9e417cdSdante {
474198f1f5cSdante 	u_int32_t	ccb_ptr;	/* physical pointer to our CCB */
475d9e417cdSdante 	u_int8_t	target_ix;	/* combined TID and LUN */
476d9e417cdSdante 	u_int8_t	flag;
477d9e417cdSdante 	u_int8_t	cdb_len;	/* bytes of Command Descriptor Block */
478d9e417cdSdante 	u_int8_t	tag_code;	/* type of this transaction. see below */
479d9e417cdSdante 	u_int16_t	vm_id;
480d9e417cdSdante } ASC_SCSIQ_2;
481d9e417cdSdante 
482d9e417cdSdante /* tag_code values */
483d9e417cdSdante #define ASC_TAG_FLAG_EXTRA_BYTES		0x10
484d9e417cdSdante #define ASC_TAG_FLAG_DISABLE_DISCONNECT		0x04
485d9e417cdSdante #define ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX	0x08
486d9e417cdSdante #define ASC_TAG_FLAG_DISABLE_CHK_COND_INT_HOST	0x40
487d9e417cdSdante 
488d9e417cdSdante 
489d9e417cdSdante typedef struct asc_scsiq_3
490d9e417cdSdante {
491d9e417cdSdante 	u_int8_t	done_stat;	/* see below done_stat values */
492d9e417cdSdante 	u_int8_t	host_stat;	/* see below host_stat values */
493d9e417cdSdante 	u_int8_t	scsi_stat;
494d9e417cdSdante 	u_int8_t	scsi_msg;
495d9e417cdSdante } ASC_SCSIQ_3;
496d9e417cdSdante 
497d9e417cdSdante /* done_stat values */
498d9e417cdSdante #define ASC_QD_IN_PROGRESS		0x00
499d9e417cdSdante #define ASC_QD_NO_ERROR			0x01
500d9e417cdSdante #define ASC_QD_ABORTED_BY_HOST		0x02
501d9e417cdSdante #define ASC_QD_WITH_ERROR		0x04
502d9e417cdSdante #define ASC_QD_INVALID_REQUEST		0x80
503d9e417cdSdante #define ASC_QD_INVALID_HOST_NUM		0x81
504d9e417cdSdante #define ASC_QD_INVALID_DEVICE		0x82
505d9e417cdSdante #define ASC_QD_ERR_INTERNAL		0xFF
506d9e417cdSdante 
507d9e417cdSdante /* host_stat values */
508d9e417cdSdante #define ASC_QHSTA_NO_ERROR			0x00
509d9e417cdSdante #define ASC_QHSTA_M_SEL_TIMEOUT			0x11
510d9e417cdSdante #define ASC_QHSTA_M_DATA_OVER_RUN		0x12
511d9e417cdSdante #define ASC_QHSTA_M_DATA_UNDER_RUN		0x12
512d9e417cdSdante #define ASC_QHSTA_M_UNEXPECTED_BUS_FREE		0x13
513d9e417cdSdante #define ASC_QHSTA_M_BAD_BUS_PHASE_SEQ		0x14
514d9e417cdSdante #define ASC_QHSTA_D_QDONE_SG_LIST_CORRUPTED	0x21
515d9e417cdSdante #define ASC_QHSTA_D_ASC_DVC_ERROR_CODE_SET	0x22
516d9e417cdSdante #define ASC_QHSTA_D_HOST_ABORT_FAILED		0x23
517d9e417cdSdante #define ASC_QHSTA_D_EXE_SCSI_Q_FAILED		0x24
518d9e417cdSdante #define ASC_QHSTA_D_EXE_SCSI_Q_BUSY_TIMEOUT	0x25
519d9e417cdSdante #define ASC_QHSTA_D_ASPI_NO_BUF_POOL		0x26
520d9e417cdSdante #define ASC_QHSTA_M_WTM_TIMEOUT			0x41
521d9e417cdSdante #define ASC_QHSTA_M_BAD_CMPL_STATUS_IN		0x42
522d9e417cdSdante #define ASC_QHSTA_M_NO_AUTO_REQ_SENSE		0x43
523d9e417cdSdante #define ASC_QHSTA_M_AUTO_REQ_SENSE_FAIL		0x44
524d9e417cdSdante #define ASC_QHSTA_M_TARGET_STATUS_BUSY		0x45
525d9e417cdSdante #define ASC_QHSTA_M_BAD_TAG_CODE		0x46
526d9e417cdSdante #define ASC_QHSTA_M_BAD_QUEUE_FULL_OR_BUSY	0x47
527d9e417cdSdante #define ASC_QHSTA_M_HUNG_REQ_SCSI_BUS_RESET	0x48
528d9e417cdSdante #define ASC_QHSTA_D_LRAM_CMP_ERROR		0x81
529d9e417cdSdante #define ASC_QHSTA_M_MICRO_CODE_ERROR_HALT	0xA1
530d9e417cdSdante 
531d9e417cdSdante 
532d9e417cdSdante typedef struct asc_scsiq_4
533d9e417cdSdante {
534d9e417cdSdante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
535d9e417cdSdante 	u_int8_t	y_first_sg_list_qp;
536d9e417cdSdante 	u_int8_t	y_working_sg_qp;
537d9e417cdSdante 	u_int8_t	y_working_sg_ix;
538d9e417cdSdante 	u_int8_t	y_res;
539d9e417cdSdante 	u_int16_t	x_req_count;
540d9e417cdSdante 	u_int16_t	x_reconnect_rtn;
541d9e417cdSdante 	u_int32_t	x_saved_data_addr;
542d9e417cdSdante 	u_int32_t	x_saved_data_cnt;
543d9e417cdSdante } ASC_SCSIQ_4;
544d9e417cdSdante 
545d9e417cdSdante typedef struct asc_q_done_info
546d9e417cdSdante {
547d9e417cdSdante 	ASC_SCSIQ_2	d2;
548d9e417cdSdante 	ASC_SCSIQ_3	d3;
549d9e417cdSdante 	u_int8_t	q_status;
550d9e417cdSdante 	u_int8_t	q_no;
551d9e417cdSdante 	u_int8_t	cntl;
552d9e417cdSdante 	u_int8_t	sense_len;
553d9e417cdSdante 	u_int8_t	extra_bytes;
554d9e417cdSdante 	u_int8_t	res;
555d9e417cdSdante 	u_int32_t	remain_bytes;
556d9e417cdSdante } ASC_QDONE_INFO;
557d9e417cdSdante 
558d9e417cdSdante typedef struct asc_sg_list
559d9e417cdSdante {
560d9e417cdSdante 	u_int32_t	addr;
561d9e417cdSdante 	u_int32_t	bytes;
562d9e417cdSdante } ASC_SG_LIST;
563d9e417cdSdante 
564d9e417cdSdante typedef struct asc_sg_head
565d9e417cdSdante {
566d9e417cdSdante 	u_int16_t	entry_cnt;	/* number of SG entries */
567d9e417cdSdante 	u_int16_t	queue_cnt;	/* number of queues required to store SG entries */
568d9e417cdSdante 	u_int16_t	entry_to_copy;	/* number of SG entries to copy to the board */
569d9e417cdSdante 	u_int16_t	res;
570d9e417cdSdante 	ASC_SG_LIST	sg_list[ASC_MAX_SG_LIST];
571d9e417cdSdante } ASC_SG_HEAD;
572d9e417cdSdante 
573d9e417cdSdante #define ASC_MIN_SG_LIST   2
574d9e417cdSdante 
575d9e417cdSdante typedef struct asc_min_sg_head
576d9e417cdSdante {
577d9e417cdSdante 	u_int16_t	entry_cnt;
578d9e417cdSdante 	u_int16_t	queue_cnt;
579d9e417cdSdante 	u_int16_t	entry_to_copy;
580d9e417cdSdante 	u_int16_t	res;
581d9e417cdSdante 	ASC_SG_LIST	sg_list[ASC_MIN_SG_LIST];
582d9e417cdSdante } ASC_MIN_SG_HEAD;
583d9e417cdSdante 
584d9e417cdSdante #define ASC_QCX_SORT		0x0001
585d9e417cdSdante #define ASC_QCX_COALEASE	0x0002
586d9e417cdSdante 
587d9e417cdSdante typedef struct asc_scsi_q
588d9e417cdSdante {
589d9e417cdSdante 	ASC_SCSIQ_1	q1;
590d9e417cdSdante 	ASC_SCSIQ_2	q2;
591d9e417cdSdante 	u_int8_t	*cdbptr;	/* pointer to CDB to execute */
592d9e417cdSdante 	ASC_SG_HEAD	*sg_head;	/* pointer to SG list */
593d9e417cdSdante } ASC_SCSI_Q;
594d9e417cdSdante 
595d9e417cdSdante typedef struct asc_scsi_req_q
596d9e417cdSdante {
597d9e417cdSdante 	ASC_SCSIQ_1	q1;
598d9e417cdSdante 	ASC_SCSIQ_2	q2;
599d9e417cdSdante 	u_int8_t	*cdbptr;
600d9e417cdSdante 	ASC_SG_HEAD	*sg_head;
601d9e417cdSdante 	u_int8_t	*sense_ptr;
602d9e417cdSdante 	ASC_SCSIQ_3	q3;
603d9e417cdSdante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
604d9e417cdSdante 	u_int8_t	sense[ASC_MIN_SENSE_LEN];
605d9e417cdSdante } ASC_SCSI_REQ_Q;
606d9e417cdSdante 
607d9e417cdSdante typedef struct asc_scsi_bios_req_q
608d9e417cdSdante {
609d9e417cdSdante 	ASC_SCSIQ_1	q1;
610d9e417cdSdante 	ASC_SCSIQ_2	q2;
611d9e417cdSdante 	u_int8_t	*cdbptr;
612d9e417cdSdante 	ASC_SG_HEAD	*sg_head;
613d9e417cdSdante 	u_int8_t	*sense_ptr;
614d9e417cdSdante 	ASC_SCSIQ_3	q3;
615d9e417cdSdante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
616d9e417cdSdante 	u_int8_t	sense[ASC_MIN_SENSE_LEN];
617d9e417cdSdante } ASC_SCSI_BIOS_REQ_Q;
618d9e417cdSdante 
619d9e417cdSdante typedef struct asc_risc_q
620d9e417cdSdante {
621d9e417cdSdante 	u_int8_t	fwd;
622d9e417cdSdante 	u_int8_t	bwd;
623d9e417cdSdante 	ASC_SCSIQ_1	i1;
624d9e417cdSdante 	ASC_SCSIQ_2	i2;
625d9e417cdSdante 	ASC_SCSIQ_3	i3;
626d9e417cdSdante 	ASC_SCSIQ_4	i4;
627d9e417cdSdante } ASC_RISC_Q;
628d9e417cdSdante 
629d9e417cdSdante typedef struct asc_sg_list_q
630d9e417cdSdante {
631d9e417cdSdante 	u_int8_t	seq_no;
632d9e417cdSdante 	u_int8_t	q_no;
633d9e417cdSdante 	u_int8_t	cntl;		/* see below cntl values */
634d9e417cdSdante 	u_int8_t	sg_head_qp;
635d9e417cdSdante 	u_int8_t	sg_list_cnt;
636d9e417cdSdante 	u_int8_t	sg_cur_list_cnt;
637d9e417cdSdante } ASC_SG_LIST_Q;
638d9e417cdSdante 
639d9e417cdSdante /* cntl values */
640d9e417cdSdante #define ASC_QCSG_SG_XFER_LIST	0x02
641d9e417cdSdante #define ASC_QCSG_SG_XFER_MORE	0x04
642d9e417cdSdante #define ASC_QCSG_SG_XFER_END	0x08
643d9e417cdSdante 
644d9e417cdSdante #define ASC_SGQ_B_SG_CNTL		4
645d9e417cdSdante #define ASC_SGQ_B_SG_HEAD_QP		5
646d9e417cdSdante #define ASC_SGQ_B_SG_LIST_CNT		6
647d9e417cdSdante #define ASC_SGQ_B_SG_CUR_LIST_CNT	7
648d9e417cdSdante #define ASC_SGQ_LIST_BEG		8
649d9e417cdSdante 
650d9e417cdSdante 
651d9e417cdSdante typedef struct asc_risc_sg_list_q
652d9e417cdSdante {
653d9e417cdSdante 	u_int8_t	fwd;
654d9e417cdSdante 	u_int8_t	bwd;
655d9e417cdSdante 	ASC_SG_LIST_Q	sg;
656d9e417cdSdante 	ASC_SG_LIST	sg_list[7];
657d9e417cdSdante } ASC_RISC_SG_LIST_Q;
658d9e417cdSdante 
659d9e417cdSdante 
660d9e417cdSdante #define ASC_EXE_SCSI_IO_MAX_IDLE_LOOP  0x1000000UL
661d9e417cdSdante #define ASC_EXE_SCSI_IO_MAX_WAIT_LOOP  1024
662d9e417cdSdante 
663d9e417cdSdante #define ASCQ_ERR_NO_ERROR		0x00
664d9e417cdSdante #define ASCQ_ERR_IO_NOT_FOUND		0x01
665d9e417cdSdante #define ASCQ_ERR_LOCAL_MEM		0x02
666d9e417cdSdante #define ASCQ_ERR_CHKSUM			0x03
667d9e417cdSdante #define ASCQ_ERR_START_CHIP		0x04
668d9e417cdSdante #define ASCQ_ERR_INT_TARGET_ID		0x05
669d9e417cdSdante #define ASCQ_ERR_INT_LOCAL_MEM		0x06
670d9e417cdSdante #define ASCQ_ERR_HALT_RISC		0x07
671d9e417cdSdante #define ASCQ_ERR_GET_ASPI_ENTRY		0x08
672d9e417cdSdante #define ASCQ_ERR_CLOSE_ASPI		0x09
673d9e417cdSdante #define ASCQ_ERR_HOST_INQUIRY		0x0A
674d9e417cdSdante #define ASCQ_ERR_SAVED_CCB_BAD		0x0B
675d9e417cdSdante #define ASCQ_ERR_QCNTL_SG_LIST		0x0C
676d9e417cdSdante #define ASCQ_ERR_Q_STATUS		0x0D
677d9e417cdSdante #define ASCQ_ERR_WR_SCSIQ		0x0E
678d9e417cdSdante #define ASCQ_ERR_PC_ADDR		0x0F
679d9e417cdSdante #define ASCQ_ERR_SYN_OFFSET		0x10
680d9e417cdSdante #define ASCQ_ERR_SYN_XFER_TIME		0x11
681d9e417cdSdante #define ASCQ_ERR_LOCK_DMA		0x12
682d9e417cdSdante #define ASCQ_ERR_UNLOCK_DMA		0x13
683d9e417cdSdante #define ASCQ_ERR_VDS_CHK_INSTALL	0x14
684d9e417cdSdante #define ASCQ_ERR_MICRO_CODE_HALT	0x15
685d9e417cdSdante #define ASCQ_ERR_SET_LRAM_ADDR		0x16
686d9e417cdSdante #define ASCQ_ERR_CUR_QNG		0x17
687d9e417cdSdante #define ASCQ_ERR_SG_Q_LINKS		0x18
688d9e417cdSdante #define ASCQ_ERR_SCSIQ_PTR		0x19
689d9e417cdSdante #define ASCQ_ERR_ISR_RE_ENTRY		0x1A
690d9e417cdSdante #define ASCQ_ERR_CRITICAL_RE_ENTRY	0x1B
691d9e417cdSdante #define ASCQ_ERR_ISR_ON_CRITICAL	0x1C
692d9e417cdSdante #define ASCQ_ERR_SG_LIST_ODD_ADDRESS	0x1D
693d9e417cdSdante #define ASCQ_ERR_XFER_ADDRESS_TOO_BIG	0x1E
694d9e417cdSdante #define ASCQ_ERR_SCSIQ_NULL_PTR		0x1F
695d9e417cdSdante #define ASCQ_ERR_SCSIQ_BAD_NEXT_PTR 	0x20
696d9e417cdSdante #define ASCQ_ERR_GET_NUM_OF_FREE_Q	0x21
697d9e417cdSdante #define ASCQ_ERR_SEND_SCSI_Q		0x22
698d9e417cdSdante #define ASCQ_ERR_HOST_REQ_RISC_HALT 	0x23
699d9e417cdSdante #define ASCQ_ERR_RESET_SDTR		0x24
700d9e417cdSdante 
701d9e417cdSdante #define ASC_WARN_NO_ERROR		0x0000
702d9e417cdSdante #define ASC_WARN_IO_PORT_ROTATE		0x0001
703d9e417cdSdante #define ASC_WARN_EEPROM_CHKSUM		0x0002
704d9e417cdSdante #define ASC_WARN_IRQ_MODIFIED		0x0004
705d9e417cdSdante #define ASC_WARN_AUTO_CONFIG		0x0008
706d9e417cdSdante #define ASC_WARN_CMD_QNG_CONFLICT	0x0010
707d9e417cdSdante #define ASC_WARN_EEPROM_RECOVER		0x0020
708d9e417cdSdante #define ASC_WARN_CFG_MSW_RECOVER	0x0040
709d9e417cdSdante #define ASC_WARN_SET_PCI_CONFIG_SPACE	0x0080
710d9e417cdSdante 
711d9e417cdSdante #define ASC_IERR_WRITE_EEPROM		0x0001
712d9e417cdSdante #define ASC_IERR_MCODE_CHKSUM		0x0002
713d9e417cdSdante #define ASC_IERR_SET_PC_ADDR		0x0004
714d9e417cdSdante #define ASC_IERR_START_STOP_CHIP	0x0008
715d9e417cdSdante #define ASC_IERR_IRQ_NO			0x0010
716d9e417cdSdante #define ASC_IERR_SET_IRQ_NO		0x0020
717d9e417cdSdante #define ASC_IERR_CHIP_VERSION		0x0040
718d9e417cdSdante #define ASC_IERR_SET_SCSI_ID		0x0080
719d9e417cdSdante #define ASC_IERR_GET_PHY_ADDR		0x0100
720d9e417cdSdante #define ASC_IERR_BAD_SIGNATURE		0x0200
721d9e417cdSdante #define ASC_IERR_NO_BUS_TYPE		0x0400
722d9e417cdSdante #define ASC_IERR_SCAM			0x0800
723d9e417cdSdante #define ASC_IERR_SET_SDTR		0x1000
724d9e417cdSdante #define ASC_IERR_RW_LRAM		0x8000
725d9e417cdSdante 
726d9e417cdSdante #define ASC_DEF_IRQ_NO			10
727d9e417cdSdante #define ASC_MAX_IRQ_NO			15
728d9e417cdSdante #define ASC_MIN_IRQ_NO			10
729d9e417cdSdante #define ASC_MIN_REMAIN_Q		0x02
730d9e417cdSdante #define ASC_DEF_MAX_TOTAL_QNG   0xF0
731d9e417cdSdante #define ASC_MIN_TAG_Q_PER_DVC   0x04
732d9e417cdSdante #define ASC_DEF_TAG_Q_PER_DVC   0x04
733d9e417cdSdante #define ASC_MIN_FREE_Q		ASC_MIN_REMAIN_Q
734d9e417cdSdante #define ASC_MIN_TOTAL_QNG	((ASC_MAX_SG_QUEUE)+(ASC_MIN_FREE_Q))
735d9e417cdSdante #define ASC_MAX_TOTAL_QNG	240
736d9e417cdSdante #define ASC_MAX_PCI_ULTRA_INRAM_TOTAL_QNG	16
737d9e417cdSdante #define ASC_MAX_PCI_ULTRA_INRAM_TAG_QNG		8
738d9e417cdSdante #define ASC_MAX_PCI_INRAM_TOTAL_QNG		20
739d9e417cdSdante #define ASC_MAX_INRAM_TAG_QNG	16
740d9e417cdSdante #define ASC_IOADR_TABLE_MAX_IX	11
741d9e417cdSdante #define ASC_IOADR_GAP			0x10
742d9e417cdSdante #define ASC_SEARCH_IOP_GAP		0x10
743d9e417cdSdante #define ASC_MIN_IOP_ADDR		0x0100
744d9e417cdSdante #define ASC_MAX_IOP_ADDR		0x03F0
745d9e417cdSdante 
746d9e417cdSdante #define ASC_IOADR_1			0x0110
747d9e417cdSdante #define ASC_IOADR_2			0x0130
748d9e417cdSdante #define ASC_IOADR_3			0x0150
749d9e417cdSdante #define ASC_IOADR_4			0x0190
750d9e417cdSdante #define ASC_IOADR_5			0x0210
751d9e417cdSdante #define ASC_IOADR_6			0x0230
752d9e417cdSdante #define ASC_IOADR_7			0x0250
753d9e417cdSdante #define ASC_IOADR_8			0x0330
754d9e417cdSdante 
755d9e417cdSdante #define ASC_IOADR_DEF			ASC_IOADR_8
756d9e417cdSdante #define ASC_LIB_SCSIQ_WK_SP		256
757d9e417cdSdante #define ASC_MAX_SYN_XFER_NO		16
758d9e417cdSdante #define ASC_SYN_MAX_OFFSET		0x0F
759d9e417cdSdante #define ASC_DEF_SDTR_OFFSET		0x0F
760d9e417cdSdante #define ASC_DEF_SDTR_INDEX		0x00
761d9e417cdSdante #define ASC_SDTR_ULTRA_PCI_10MB_INDEX	0x02
762d9e417cdSdante 
763d9e417cdSdante 
764d9e417cdSdante /*
765d9e417cdSdante  * This structure is used to handle internal messages
766d9e417cdSdante  * during interrupt handling routine
767d9e417cdSdante  */
768d9e417cdSdante typedef struct ext_msg
769d9e417cdSdante {
770d9e417cdSdante 	u_int8_t	msg_type;
771d9e417cdSdante 	u_int8_t	msg_len;
772d9e417cdSdante 	u_int8_t	msg_req;
773d9e417cdSdante 
774d9e417cdSdante 	union
775d9e417cdSdante 	{
776d9e417cdSdante 		struct
777d9e417cdSdante 		{
778d9e417cdSdante 			u_int8_t	sdtr_xfer_period;
779d9e417cdSdante 			u_int8_t	sdtr_req_ack_offset;
780d9e417cdSdante 		} sdtr;
781d9e417cdSdante 
782d9e417cdSdante 		struct
783d9e417cdSdante 		{
784d9e417cdSdante 			u_int8_t	wdtr_width;
785d9e417cdSdante 		} wdtr;
786d9e417cdSdante 
787d9e417cdSdante 		struct
788d9e417cdSdante 		{
789d9e417cdSdante 			u_int8_t	mdp_b3;
790d9e417cdSdante 			u_int8_t	mdp_b2;
791d9e417cdSdante 			u_int8_t	mdp_b1;
792d9e417cdSdante 			u_int8_t	mdp_b0;
793d9e417cdSdante 		} mdp;
794d9e417cdSdante 	} u_ext_msg;
795d9e417cdSdante 
796d9e417cdSdante 	u_int8_t	res;
797d9e417cdSdante } EXT_MSG;
798d9e417cdSdante 
799d9e417cdSdante #define xfer_period	u_ext_msg.sdtr.sdtr_xfer_period
800d9e417cdSdante #define req_ack_offset	u_ext_msg.sdtr.sdtr_req_ack_offset
801d9e417cdSdante #define wdtr_width	u_ext_msg.wdtr.wdtr_width
802d9e417cdSdante #define mdp_b3		u_ext_msg.mdp_b3
803d9e417cdSdante #define mdp_b2		u_ext_msg.mdp_b2
804d9e417cdSdante #define mdp_b1		u_ext_msg.mdp_b1
805d9e417cdSdante #define mdp_b0		u_ext_msg.mdp_b0
806d9e417cdSdante 
807d9e417cdSdante 
808d9e417cdSdante #define ASC_DEF_DVC_CNTL		0xFFFF
809d9e417cdSdante #define ASC_DEF_CHIP_SCSI_ID		7
810d9e417cdSdante #define ASC_DEF_ISA_DMA_SPEED		4
811d9e417cdSdante 
812d9e417cdSdante #define ASC_PCI_DEVICE_ID_REV_A		0x1100
813d9e417cdSdante #define ASC_PCI_DEVICE_ID_REV_B		0x1200
814d9e417cdSdante 
815d9e417cdSdante #define ASC_BUG_FIX_IF_NOT_DWB		0x0001
816d9e417cdSdante #define ASC_BUG_FIX_ASYN_USE_SYN	0x0002
817d9e417cdSdante 
818d9e417cdSdante #define ASYN_SDTR_DATA_FIX_PCI_REV_AB	0x41
819d9e417cdSdante 
820d9e417cdSdante #define ASC_MIN_TAGGED_CMD	7
821d9e417cdSdante 
822d9e417cdSdante #define ASC_MAX_SCSI_RESET_WAIT	30
823d9e417cdSdante 
824d9e417cdSdante 
825198f1f5cSdante #define	CCB_HASH_SIZE	32	/* hash table size for phystokv */
826198f1f5cSdante #define	CCB_HASH_SHIFT	9
827198f1f5cSdante #define CCB_HASH(x)	((((long)(x))>>CCB_HASH_SHIFT) & (CCB_HASH_SIZE - 1))
828198f1f5cSdante 
829d9e417cdSdante typedef struct asc_softc
830d9e417cdSdante {
831cbab9cadSchs 	device_t		sc_dev;
832d9e417cdSdante 
833cbab9cadSchs 	device_t		sc_child;
83454bb0eddSthorpej 
835d9e417cdSdante 	bus_space_tag_t		sc_iot;
836d9e417cdSdante 	bus_space_handle_t	sc_ioh;
837d9e417cdSdante 	bus_dma_tag_t		sc_dmat;
838d9e417cdSdante 	bus_dmamap_t		sc_dmamap_control; /* maps the control structures */
839d9e417cdSdante 	void			*sc_ih;
840d9e417cdSdante 
841d9e417cdSdante 	struct adv_control	*sc_control;	/* control structures */
842198f1f5cSdante 
84354bb0eddSthorpej 	bus_dma_segment_t	sc_control_seg;
84454bb0eddSthorpej 	int			sc_control_nsegs;
84554bb0eddSthorpej 
846198f1f5cSdante 	struct adv_ccb		*sc_ccbhash[CCB_HASH_SIZE];
847d9e417cdSdante 	TAILQ_HEAD(, adv_ccb)	sc_free_ccb, sc_waiting_ccb;
848d9e417cdSdante 
849937a7a3eSbouyer 	struct scsipi_adapter	sc_adapter;
850937a7a3eSbouyer 	struct scsipi_channel	sc_channel;
851d9e417cdSdante 
852ec368bb9Sthorpej 	bus_addr_t		overrun_buf;
853d9e417cdSdante 
854d9e417cdSdante 	u_int16_t		sc_flags;	/* see below sc_flags values */
855d9e417cdSdante 
856d9e417cdSdante 	u_int16_t		dvc_cntl;
857d9e417cdSdante 	u_int16_t		bug_fix_cntl;
858d9e417cdSdante 	u_int16_t		bus_type;
859d9e417cdSdante 
8605da7fd86Suwe 	void (*isr_callback)(struct asc_softc *, ASC_QDONE_INFO *);
861d9e417cdSdante 
862d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	init_sdtr;
863d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	sdtr_done;
864d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	use_tagged_qng;
865d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	unit_not_ready;
866d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	queue_full_or_busy;
867d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	start_motor;
868d9e417cdSdante 
869d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	can_tagged_qng;
870d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	cmd_qng_enabled;
871d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	disc_enable;
872d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	sdtr_enable;
873162dba62Sdante 	u_int8_t		irq_no;
874d9e417cdSdante 	u_int8_t		chip_scsi_id;
875d9e417cdSdante 	u_int8_t		isa_dma_speed;
876d9e417cdSdante 	u_int8_t		isa_dma_channel;
877d9e417cdSdante 	u_int8_t		chip_version;
878d9e417cdSdante 	u_int16_t		pci_device_id;
879d9e417cdSdante 	u_int16_t		lib_serial_no;
880d9e417cdSdante 	u_int16_t		lib_version;
881d9e417cdSdante 	u_int16_t		mcode_date;
882d9e417cdSdante 	u_int16_t		mcode_version;
883d9e417cdSdante 	u_int8_t		max_tag_qng[ASC_MAX_TID + 1];
884d9e417cdSdante 	u_int8_t		sdtr_period_offset[ASC_MAX_TID + 1];
885d9e417cdSdante 	u_int8_t		adapter_info[6];
886d9e417cdSdante 
887d9e417cdSdante 	u_int8_t		scsi_reset_wait;
888d9e417cdSdante 	u_int8_t		max_total_qng;
889d9e417cdSdante 	u_int8_t		cur_total_qng;
890d9e417cdSdante 	u_int8_t		last_q_shortage;
891d9e417cdSdante 
892d9e417cdSdante 	u_int8_t		cur_dvc_qng[ASC_MAX_TID + 1];
893d9e417cdSdante 	u_int8_t		max_dvc_qng[ASC_MAX_TID + 1];
894d9e417cdSdante 	u_int8_t		sdtr_period_tbl[ASC_MAX_SYN_XFER_NO];
895d9e417cdSdante 	u_int8_t		sdtr_period_tbl_size;	/* see below */
896d9e417cdSdante 	u_int8_t		sdtr_data[ASC_MAX_TID+1];
897d9e417cdSdante 
898d9e417cdSdante 	u_int16_t		reqcnt[ASC_MAX_TID+1]; /* Starvation request count */
899d9e417cdSdante 
900d9e417cdSdante 	u_int32_t		max_dma_count;
901d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	pci_fix_asyn_xfer;
902d9e417cdSdante 	ASC_SCSI_BIT_ID_TYPE	pci_fix_asyn_xfer_always;
903d9e417cdSdante 	u_int8_t		max_sdtr_index;
904d9e417cdSdante 	u_int8_t		host_init_sdtr_index;
905d9e417cdSdante } ASC_SOFTC;
906d9e417cdSdante 
907d9e417cdSdante /* sc_flags values */
908d9e417cdSdante #define ASC_HOST_IN_RESET		0x01
909d9e417cdSdante #define ASC_HOST_IN_ABORT		0x02
910d9e417cdSdante #define ASC_WIDE_BOARD			0x04
911d9e417cdSdante #define ASC_SELECT_QUEUE_DEPTHS		0x08
912d9e417cdSdante 
913d9e417cdSdante /* sdtr_period_tbl_size values */
914d9e417cdSdante #define SYN_XFER_NS_0		 25
915d9e417cdSdante #define SYN_XFER_NS_1		 30
916d9e417cdSdante #define SYN_XFER_NS_2		 35
917d9e417cdSdante #define SYN_XFER_NS_3		 40
918d9e417cdSdante #define SYN_XFER_NS_4		 50
919d9e417cdSdante #define SYN_XFER_NS_5		 60
920d9e417cdSdante #define SYN_XFER_NS_6		 70
921d9e417cdSdante #define SYN_XFER_NS_7		 85
922d9e417cdSdante 
923d9e417cdSdante #define SYN_ULTRA_XFER_NS_0	 12
924d9e417cdSdante #define SYN_ULTRA_XFER_NS_1	 19
925d9e417cdSdante #define SYN_ULTRA_XFER_NS_2	 25
926d9e417cdSdante #define SYN_ULTRA_XFER_NS_3	 32
927d9e417cdSdante #define SYN_ULTRA_XFER_NS_4	 38
928d9e417cdSdante #define SYN_ULTRA_XFER_NS_5	 44
929d9e417cdSdante #define SYN_ULTRA_XFER_NS_6	 50
930d9e417cdSdante #define SYN_ULTRA_XFER_NS_7	 57
931d9e417cdSdante #define SYN_ULTRA_XFER_NS_8	 63
932d9e417cdSdante #define SYN_ULTRA_XFER_NS_9	 69
933d9e417cdSdante #define SYN_ULTRA_XFER_NS_10	 75
934d9e417cdSdante #define SYN_ULTRA_XFER_NS_11	 82
935d9e417cdSdante #define SYN_ULTRA_XFER_NS_12	 88
936d9e417cdSdante #define SYN_ULTRA_XFER_NS_13	 94
937d9e417cdSdante #define SYN_ULTRA_XFER_NS_14	100
938d9e417cdSdante #define SYN_ULTRA_XFER_NS_15	107
939d9e417cdSdante 
940d9e417cdSdante 
941d9e417cdSdante #define ASC_MCNTL_NO_SEL_TIMEOUT	0x0001
942d9e417cdSdante #define ASC_MCNTL_NULL_TARGET		0x0002
943d9e417cdSdante 
944d9e417cdSdante #define ASC_CNTL_INITIATOR		0x0001
945d9e417cdSdante #define ASC_CNTL_BIOS_GT_1GB		0x0002
946d9e417cdSdante #define ASC_CNTL_BIOS_GT_2_DISK		0x0004
947d9e417cdSdante #define ASC_CNTL_BIOS_REMOVABLE		0x0008
948d9e417cdSdante #define ASC_CNTL_NO_SCAM		0x0010
949d9e417cdSdante #define ASC_CNTL_INT_MULTI_Q		0x0080
950d9e417cdSdante #define ASC_CNTL_NO_LUN_SUPPORT		0x0040
951d9e417cdSdante #define ASC_CNTL_NO_VERIFY_COPY		0x0100
952d9e417cdSdante #define ASC_CNTL_RESET_SCSI		0x0200
953d9e417cdSdante #define ASC_CNTL_INIT_INQUIRY	 	0x0400
954d9e417cdSdante #define ASC_CNTL_INIT_VERBOSE		0x0800
955d9e417cdSdante #define ASC_CNTL_SCSI_PARITY		0x1000
956d9e417cdSdante #define ASC_CNTL_BURST_MODE		0x2000
957d9e417cdSdante #define ASC_CNTL_SDTR_ENABLE_ULTRA	0x4000
958d9e417cdSdante 
959d9e417cdSdante #define ASC_EEP_DVC_CFG_BEG_VL		 2
960d9e417cdSdante #define ASC_EEP_MAX_DVC_ADDR_VL		15
961d9e417cdSdante #define ASC_EEP_DVC_CFG_BEG		32
962d9e417cdSdante #define ASC_EEP_MAX_DVC_ADDR		45
963d9e417cdSdante #define ASC_EEP_DEFINED_WORDS		10
964d9e417cdSdante #define ASC_EEP_MAX_ADDR		63
965d9e417cdSdante #define ASC_EEP_RES_WORDS		 0
966d9e417cdSdante #define ASC_EEP_MAX_RETRY		20
967d9e417cdSdante #define ASC_MAX_INIT_BUSY_RETRY		 8
968d9e417cdSdante #define ASC_EEP_ISA_PNP_WSIZE		16
969d9e417cdSdante 
970d9e417cdSdante 
971d9e417cdSdante /*
972d9e417cdSdante  * This structure is used to read/write EEProm configuration
973d9e417cdSdante  */
974d9e417cdSdante typedef struct asceep_config
975d9e417cdSdante {
976d9e417cdSdante 	u_int16_t	cfg_lsw;
977d9e417cdSdante 	u_int16_t	cfg_msw;
9782cb48d6cSdante #if BYTE_ORDER == BIG_ENDIAN
9792cb48d6cSdante 	u_int8_t	disc_enable;
9802cb48d6cSdante 	u_int8_t	init_sdtr;
9812cb48d6cSdante 	u_int8_t	start_motor;
9822cb48d6cSdante 	u_int8_t	use_cmd_qng;
9832cb48d6cSdante 	u_int8_t	max_tag_qng;
9842cb48d6cSdante 	u_int8_t	max_total_qng;
9852cb48d6cSdante 	u_int8_t	power_up_wait;
9862cb48d6cSdante 	u_int8_t	bios_scan;
9872cb48d6cSdante 	u_int8_t	isa_dma_speed:4;
9882cb48d6cSdante 	u_int8_t	chip_scsi_id:4;
9892cb48d6cSdante 	u_int8_t	no_scam;
9902cb48d6cSdante #else
991d9e417cdSdante 	u_int8_t	init_sdtr;
992d9e417cdSdante 	u_int8_t	disc_enable;
993d9e417cdSdante 	u_int8_t	use_cmd_qng;
994d9e417cdSdante 	u_int8_t	start_motor;
995d9e417cdSdante 	u_int8_t	max_total_qng;
996d9e417cdSdante 	u_int8_t	max_tag_qng;
997d9e417cdSdante 	u_int8_t	bios_scan;
998d9e417cdSdante 	u_int8_t	power_up_wait;
999d9e417cdSdante 	u_int8_t	no_scam;
1000d9e417cdSdante 	u_int8_t	chip_scsi_id:4;
1001d9e417cdSdante 	u_int8_t	isa_dma_speed:4;
10022cb48d6cSdante #endif
1003d9e417cdSdante 	u_int8_t	dos_int13_table[ASC_MAX_TID + 1];
1004d9e417cdSdante 	u_int8_t	adapter_info[6];
1005d9e417cdSdante 	u_int16_t	cntl;
1006d9e417cdSdante 	u_int16_t	chksum;
1007d9e417cdSdante } ASCEEP_CONFIG;
1008d9e417cdSdante 
1009d9e417cdSdante #define ASC_PCI_CFG_LSW_SCSI_PARITY	0x0800
1010d9e417cdSdante #define ASC_PCI_CFG_LSW_BURST_MODE	0x0080
1011d9e417cdSdante #define ASC_PCI_CFG_LSW_INTR_ABLE	0x0020
1012d9e417cdSdante 
1013d9e417cdSdante #define ASC_EEP_CMD_READ		0x80
1014d9e417cdSdante #define ASC_EEP_CMD_WRITE		0x40
1015d9e417cdSdante #define ASC_EEP_CMD_WRITE_ABLE		0x30
1016d9e417cdSdante #define ASC_EEP_CMD_WRITE_DISABLE	0x00
1017d9e417cdSdante 
1018d9e417cdSdante #define ASC_OVERRUN_BSIZE		0x00000048UL
1019d9e417cdSdante 
1020d9e417cdSdante #define ASC_CTRL_BREAK_ONCE		0x0001
1021d9e417cdSdante #define ASC_CTRL_BREAK_STAY_IDLE	0x0002
1022d9e417cdSdante 
1023d9e417cdSdante #define ASCV_MSGOUT_BEG			0x0000
1024d9e417cdSdante #define ASCV_MSGOUT_SDTR_PERIOD		(ASCV_MSGOUT_BEG+3)
1025d9e417cdSdante #define ASCV_MSGOUT_SDTR_OFFSET		(ASCV_MSGOUT_BEG+4)
1026d9e417cdSdante #define ASCV_BREAK_SAVED_CODE		0x0006
1027d9e417cdSdante #define ASCV_MSGIN_BEG			(ASCV_MSGOUT_BEG+8)
1028d9e417cdSdante #define ASCV_MSGIN_SDTR_PERIOD		(ASCV_MSGIN_BEG+3)
1029d9e417cdSdante #define ASCV_MSGIN_SDTR_OFFSET		(ASCV_MSGIN_BEG+4)
1030d9e417cdSdante #define ASCV_SDTR_DATA_BEG		(ASCV_MSGIN_BEG+8)
1031d9e417cdSdante #define ASCV_SDTR_DONE_BEG		(ASCV_SDTR_DATA_BEG+8)
1032d9e417cdSdante #define ASCV_MAX_DVC_QNG_BEG		0x0020
1033d9e417cdSdante #define ASCV_BREAK_ADDR		   	0x0028
1034d9e417cdSdante #define ASCV_BREAK_NOTIFY_COUNT 	0x002A
1035d9e417cdSdante #define ASCV_BREAK_CONTROL		0x002C
1036d9e417cdSdante #define ASCV_BREAK_HIT_COUNT		0x002E
1037d9e417cdSdante 
1038d9e417cdSdante #define ASCV_ASCDVC_ERR_CODE_W		0x0030
1039d9e417cdSdante #define ASCV_MCODE_CHKSUM_W		0x0032
1040d9e417cdSdante #define ASCV_MCODE_SIZE_W		0x0034
1041d9e417cdSdante #define ASCV_STOP_CODE_B		0x0036
1042d9e417cdSdante #define ASCV_DVC_ERR_CODE_B		0x0037
1043d9e417cdSdante #define ASCV_OVERRUN_PADDR_D		0x0038
1044d9e417cdSdante #define ASCV_OVERRUN_BSIZE_D		0x003C
1045d9e417cdSdante #define ASCV_HALTCODE_W			0x0040
1046d9e417cdSdante #define ASCV_CHKSUM_W			0x0042
1047d9e417cdSdante #define ASCV_MC_DATE_W			0x0044
1048d9e417cdSdante #define ASCV_MC_VER_W			0x0046
1049d9e417cdSdante #define ASCV_NEXTRDY_B			0x0048
1050d9e417cdSdante #define ASCV_DONENEXT_B	  		0x0049
1051d9e417cdSdante #define ASCV_USE_TAGGED_QNG_B		0x004A
1052d9e417cdSdante #define ASCV_SCSIBUSY_B	 		0x004B
1053d9e417cdSdante #define ASCV_Q_DONE_IN_PROGRESS_B	0x004C
1054d9e417cdSdante #define ASCV_CURCDB_B			0x004D
1055d9e417cdSdante #define ASCV_RCLUN_B			0x004E
1056d9e417cdSdante #define ASCV_BUSY_QHEAD_B		0x004F
1057d9e417cdSdante #define ASCV_DISC1_QHEAD_B		0x0050
1058d9e417cdSdante #define ASCV_DISC_ENABLE_B		0x0052
1059d9e417cdSdante #define ASCV_CAN_TAGGED_QNG_B 		0x0053
1060d9e417cdSdante #define ASCV_HOSTSCSI_ID_B		0x0055
1061d9e417cdSdante #define ASCV_MCODE_CNTL_B		0x0056
1062d9e417cdSdante #define ASCV_NULL_TARGET_B		0x0057
1063d9e417cdSdante #define ASCV_FREE_Q_HEAD_W		0x0058
1064d9e417cdSdante #define ASCV_DONE_Q_TAIL_W		0x005A
1065d9e417cdSdante #define ASCV_FREE_Q_HEAD_B		(ASCV_FREE_Q_HEAD_W+1)
1066d9e417cdSdante #define ASCV_DONE_Q_TAIL_B		(ASCV_DONE_Q_TAIL_W+1)
1067d9e417cdSdante #define ASCV_HOST_FLAG_B		0x005D
1068d9e417cdSdante #define ASCV_TOTAL_READY_Q_B  		0x0064
1069d9e417cdSdante #define ASCV_VER_SERIAL_B	 	0x0065
1070d9e417cdSdante #define ASCV_HALTCODE_SAVED_W		0x0066
1071d9e417cdSdante #define ASCV_WTM_FLAG_B			0x0068
1072d9e417cdSdante #define ASCV_RISC_FLAG_B		0x006A
1073d9e417cdSdante #define ASCV_REQ_SG_LIST_QP		0x006B
1074d9e417cdSdante 
1075d9e417cdSdante #define ASC_HOST_FLAG_IN_ISR		0x01
1076d9e417cdSdante #define ASC_HOST_FLAG_ACK_INT		0x02
1077d9e417cdSdante #define ASC_RISC_FLAG_GEN_INT		0x01
1078d9e417cdSdante #define ASC_RISC_FLAG_REQ_SG_LIST	0x02
1079d9e417cdSdante 
1080d9e417cdSdante #define ASC_IOP_CTRL			0x0F
1081d9e417cdSdante #define ASC_IOP_STATUS			0x0E
1082d9e417cdSdante #define ASC_IOP_INT_ACK			ASC_IOP_STATUS
1083d9e417cdSdante #define ASC_IOP_REG_IFC			0x0D
1084d9e417cdSdante #define ASC_IOP_SYN_OFFSET		0x0B
1085d9e417cdSdante #define ASC_IOP_EXTRA_CONTROL	0x0D
1086d9e417cdSdante #define ASC_IOP_REG_PC			0x0C
1087d9e417cdSdante #define ASC_IOP_RAM_ADDR		0x0A
1088d9e417cdSdante #define ASC_IOP_RAM_DATA		0x08
1089d9e417cdSdante #define ASC_IOP_EEP_DATA		0x06
1090d9e417cdSdante #define ASC_IOP_EEP_CMD			0x07
1091d9e417cdSdante #define ASC_IOP_VERSION			0x03
1092d9e417cdSdante #define ASC_IOP_CONFIG_HIGH		0x04
1093d9e417cdSdante #define ASC_IOP_CONFIG_LOW		0x02
1094d9e417cdSdante #define ASC_IOP_SIG_BYTE		0x01
1095d9e417cdSdante #define ASC_IOP_SIG_WORD		0x00
1096d9e417cdSdante #define ASC_IOP_REG_DC1			0x0E
1097d9e417cdSdante #define ASC_IOP_REG_DC0			0x0C
1098d9e417cdSdante #define ASC_IOP_REG_SB			0x0B
1099d9e417cdSdante #define ASC_IOP_REG_DA1			0x0A
1100d9e417cdSdante #define ASC_IOP_REG_DA0			0x08
1101d9e417cdSdante #define ASC_IOP_REG_SC			0x09
1102d9e417cdSdante #define ASC_IOP_DMA_SPEED		0x07
1103d9e417cdSdante #define ASC_IOP_REG_FLAG		0x07
1104d9e417cdSdante #define ASC_IOP_FIFO_H			0x06
1105d9e417cdSdante #define ASC_IOP_FIFO_L			0x04
1106d9e417cdSdante #define ASC_IOP_REG_ID			0x05
1107d9e417cdSdante #define ASC_IOP_REG_QP			0x03
1108d9e417cdSdante #define ASC_IOP_REG_IH	 		0x02
1109d9e417cdSdante #define ASC_IOP_REG_IX	 		0x01
1110d9e417cdSdante #define ASC_IOP_REG_AX			0x00
1111d9e417cdSdante 
1112d9e417cdSdante #define ASC_IFC_REG_LOCK		0x00
1113d9e417cdSdante #define ASC_IFC_REG_UNLOCK		0x09
1114d9e417cdSdante #define ASC_IFC_WR_EN_FILTER		0x10
1115d9e417cdSdante #define ASC_IFC_RD_NO_EEPROM		0x10
1116d9e417cdSdante #define ASC_IFC_SLEW_RATE		0x20
1117d9e417cdSdante #define ASC_IFC_ACT_NEG			0x40
1118d9e417cdSdante #define ASC_IFC_INP_FILTER		0x80
1119d9e417cdSdante #define ASC_IFC_INIT_DEFAULT	(ASC_IFC_ACT_NEG | ASC_IFC_REG_UNLOCK)
1120d9e417cdSdante 
1121d9e417cdSdante #define SC_SEL	0x80
1122d9e417cdSdante #define SC_BSY	0x40
1123d9e417cdSdante #define SC_ACK	0x20
1124d9e417cdSdante #define SC_REQ	0x10
1125d9e417cdSdante #define SC_ATN	0x08
1126d9e417cdSdante #define SC_IO	0x04
1127d9e417cdSdante #define SC_CD	0x02
1128d9e417cdSdante #define SC_MSG	0x01
1129d9e417cdSdante 
1130d9e417cdSdante #define SEC_SCSI_CTL		0x80
1131d9e417cdSdante #define SEC_ACTIVE_NEGATE	0x40
1132d9e417cdSdante #define SEC_SLEW_RATE		0x20
1133d9e417cdSdante #define SEC_ENABLE_FILTER	0x10
1134d9e417cdSdante 
1135d9e417cdSdante #define ASC_HALT_EXTMSG_IN			0x8000
1136d9e417cdSdante #define ASC_HALT_CHK_CONDITION			0x8100
1137d9e417cdSdante #define ASC_HALT_SS_QUEUE_FULL			0x8200
1138d9e417cdSdante #define ASC_HALT_DISABLE_ASYN_USE_SYN_FIX	0x8300
1139d9e417cdSdante #define ASC_HALT_ENABLE_ASYN_USE_SYN_FIX	0x8400
1140d9e417cdSdante #define ASC_HALT_SDTR_REJECTED			0x4000
1141d9e417cdSdante 
1142d9e417cdSdante #define ASC_MAX_QNO		0xF8
1143d9e417cdSdante 
1144d9e417cdSdante #define ASC_DATA_SEC_BEG	0x0080
1145d9e417cdSdante #define ASC_DATA_SEC_END	0x0080
1146d9e417cdSdante #define ASC_CODE_SEC_BEG	0x0080
1147d9e417cdSdante #define ASC_CODE_SEC_END	0x0080
1148d9e417cdSdante #define ASC_QADR_BEG		(0x4000)
1149d9e417cdSdante #define ASC_QADR_USED		(ASC_MAX_QNO * 64)
1150d9e417cdSdante #define ASC_QADR_END		0x7FFF
1151d9e417cdSdante #define ASC_QLAST_ADR		0x7FC0
1152d9e417cdSdante #define ASC_QBLK_SIZE		0x40
1153d9e417cdSdante #define ASC_BIOS_DATA_QBEG	0xF8
1154d9e417cdSdante #define ASC_MIN_ACTIVE_QNO	0x01
1155d9e417cdSdante #define ASC_QLINK_END		0xFF
1156d9e417cdSdante #define ASC_EEPROM_WORDS	0x10
1157d9e417cdSdante #define ASC_MAX_MGS_LEN		0x10
1158d9e417cdSdante 
1159d9e417cdSdante #define ASC_BIOS_ADDR_DEF	0xDC00
1160d9e417cdSdante #define ASC_BIOS_SIZE		0x3800
1161d9e417cdSdante #define ASC_BIOS_RAM_OFF	0x3800
1162d9e417cdSdante #define ASC_BIOS_RAM_SIZE 	0x800
1163d9e417cdSdante #define ASC_BIOS_MIN_ADDR	0xC000
1164d9e417cdSdante #define ASC_BIOS_MAX_ADDR	0xEC00
1165d9e417cdSdante #define ASC_BIOS_BANK_SIZE	0x0400
1166d9e417cdSdante 
1167d9e417cdSdante #define ASC_MCODE_START_ADDR	0x0080
1168d9e417cdSdante 
1169d9e417cdSdante #define ASC_CFG0_HOST_INT_ON	0x0020
1170d9e417cdSdante #define ASC_CFG0_BIOS_ON	0x0040
1171d9e417cdSdante #define ASC_CFG0_VERA_BURST_ON	0x0080
1172d9e417cdSdante #define ASC_CFG0_SCSI_PARITY_ON	0x0800
1173d9e417cdSdante #define ASC_CFG1_SCSI_TARGET_ON	0x0080
1174d9e417cdSdante #define ASC_CFG1_LRAM_8BITS_ON	0x0800
1175d9e417cdSdante #define ASC_CFG_MSW_CLR_MASK	0x3080
1176d9e417cdSdante 
1177d9e417cdSdante #define ASC_CSW_TEST1			0x8000
1178d9e417cdSdante #define ASC_CSW_AUTO_CONFIG		0x4000
1179d9e417cdSdante #define ASC_CSW_RESERVED1		0x2000
1180d9e417cdSdante #define ASC_CSW_IRQ_WRITTEN		0x1000
1181d9e417cdSdante #define ASC_CSW_33MHZ_SELECTED		0x0800
1182d9e417cdSdante #define ASC_CSW_TEST2			0x0400
1183d9e417cdSdante #define ASC_CSW_TEST3			0x0200
1184d9e417cdSdante #define ASC_CSW_RESERVED2		0x0100
1185d9e417cdSdante #define ASC_CSW_DMA_DONE		0x0080
1186d9e417cdSdante #define ASC_CSW_FIFO_RDY		0x0040
1187d9e417cdSdante #define ASC_CSW_EEP_READ_DONE		0x0020
1188d9e417cdSdante #define ASC_CSW_HALTED			0x0010
1189d9e417cdSdante #define ASC_CSW_SCSI_RESET_ACTIVE	0x0008
1190d9e417cdSdante #define ASC_CSW_PARITY_ERR		0x0004
1191d9e417cdSdante #define ASC_CSW_SCSI_RESET_LATCH  	0x0002
1192d9e417cdSdante #define ASC_CSW_INT_PENDING		0x0001
1193d9e417cdSdante 
1194d9e417cdSdante #define ASC_CIW_CLR_SCSI_RESET_INT	0x1000
1195d9e417cdSdante #define ASC_CIW_INT_ACK			0x0100
1196d9e417cdSdante #define ASC_CIW_TEST1			0x0200
1197d9e417cdSdante #define ASC_CIW_TEST2			0x0400
1198d9e417cdSdante #define ASC_CIW_SEL_33MHZ		0x0800
1199d9e417cdSdante #define ASC_CIW_IRQ_ACT			0x1000
1200d9e417cdSdante 
1201d9e417cdSdante #define ASC_CC_CHIP_RESET	0x80
1202d9e417cdSdante #define ASC_CC_SCSI_RESET	0x40
1203d9e417cdSdante #define ASC_CC_HALT		0x20
1204d9e417cdSdante #define ASC_CC_SINGLE_STEP	0x10
1205d9e417cdSdante #define ASC_CC_DMA_ABLE		0x08
1206d9e417cdSdante #define ASC_CC_TEST		0x04
1207d9e417cdSdante #define ASC_CC_BANK_ONE		0x02
1208d9e417cdSdante #define ASC_CC_DIAG		0x01
1209d9e417cdSdante 
1210d9e417cdSdante #define ASC_1000_ID0W		0x04C1
1211d9e417cdSdante #define ASC_1000_ID0W_FIX	0x00C1
1212d9e417cdSdante #define ASC_1000_ID1B		0x25
1213d9e417cdSdante 
1214d9e417cdSdante #define ASC_EISA_BIG_IOP_GAP	(0x1C30-0x0C50)
1215d9e417cdSdante #define ASC_EISA_SMALL_IOP_GAP	(0x0020)
1216d9e417cdSdante #define ASC_EISA_MIN_IOP_ADDR	(0x0C30)
1217d9e417cdSdante #define ASC_EISA_MAX_IOP_ADDR	(0xFC50)
1218d9e417cdSdante #define ASC_EISA_REV_IOP_MASK	(0x0C83)
1219d9e417cdSdante #define ASC_EISA_PID_IOP_MASK	(0x0C80)
1220d9e417cdSdante #define ASC_EISA_CFG_IOP_MASK	(0x0C86)
1221d9e417cdSdante 
1222162dba62Sdante #define ASC_GET_EISA_SLOT(port_base)	((port_base) & 0xF000)
1223d9e417cdSdante 
1224d9e417cdSdante #define ASC_EISA_ID_740	0x01745004UL
1225d9e417cdSdante #define ASC_EISA_ID_750	0x01755004UL
1226d9e417cdSdante 
1227d9e417cdSdante #define ASC_INS_HALTINT		0x6281
1228d9e417cdSdante #define ASC_INS_HALT		0x6280
1229d9e417cdSdante #define ASC_INS_SINT		0x6200
1230d9e417cdSdante #define ASC_INS_RFLAG_WTM	0x7380
1231d9e417cdSdante 
1232d9e417cdSdante 
1233d9e417cdSdante /******************************************************************************/
1234d9e417cdSdante /*                                      Macro                                 */
1235d9e417cdSdante /******************************************************************************/
1236d9e417cdSdante 
1237d9e417cdSdante /*
1238d9e417cdSdante  * These Macros are used to deal with board CPU Registers and LRAM
1239d9e417cdSdante  */
1240d9e417cdSdante 
1241d9e417cdSdante #define ASC_GET_QDONE_IN_PROGRESS(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_Q_DONE_IN_PROGRESS_B)
1242d9e417cdSdante #define ASC_PUT_QDONE_IN_PROGRESS(iot, ioh, val)		AscWriteLramByte((iot), (ioh), ASCV_Q_DONE_IN_PROGRESS_B, val)
1243d9e417cdSdante #define ASC_GET_VAR_FREE_QHEAD(iot, ioh)			AscReadLramWord((iot), (ioh), ASCV_FREE_Q_HEAD_W)
1244d9e417cdSdante #define ASC_GET_VAR_DONE_QTAIL(iot, ioh)			AscReadLramWord((iot), (ioh), ASCV_DONE_Q_TAIL_W)
1245d9e417cdSdante #define ASC_PUT_VAR_FREE_QHEAD(iot, ioh, val)			AscWriteLramWord((iot), (ioh), ASCV_FREE_Q_HEAD_W, val)
1246d9e417cdSdante #define ASC_PUT_VAR_DONE_QTAIL(iot, ioh, val)			AscWriteLramWord((iot), (ioh), ASCV_DONE_Q_TAIL_W, val)
1247d9e417cdSdante #define ASC_GET_RISC_VAR_FREE_QHEAD(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_NEXTRDY_B)
1248d9e417cdSdante #define ASC_GET_RISC_VAR_DONE_QTAIL(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_DONENEXT_B)
1249d9e417cdSdante #define ASC_PUT_RISC_VAR_FREE_QHEAD(iot, ioh, val)   		AscWriteLramByte((iot), (ioh), ASCV_NEXTRDY_B, val)
1250d9e417cdSdante #define ASC_PUT_RISC_VAR_DONE_QTAIL(iot, ioh, val)   		AscWriteLramByte((iot), (ioh), ASCV_DONENEXT_B, val)
1251d9e417cdSdante #define ASC_PUT_MCODE_SDTR_DONE_AT_ID(iot, ioh, id, data)	AscWriteLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DONE_BEG+(u_int16_t)id), (data)) ;
1252d9e417cdSdante #define ASC_GET_MCODE_SDTR_DONE_AT_ID(iot, ioh, id)		AscReadLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DONE_BEG+(u_int16_t)id)) ;
1253d9e417cdSdante #define ASC_PUT_MCODE_INIT_SDTR_AT_ID(iot, ioh, id, data)	AscWriteLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DATA_BEG+(u_int16_t)id), data) ;
1254d9e417cdSdante #define ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, id)		AscReadLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DATA_BEG+(u_int16_t)id)) ;
1255d9e417cdSdante #define ASC_SYN_INDEX_TO_PERIOD(sc, index)			(u_int8_t)((sc)->sdtr_period_tbl[ (index) ])
1256d9e417cdSdante #define ASC_GET_CHIP_SIGNATURE_BYTE(iot, ioh)			bus_space_read_1((iot), (ioh), ASC_IOP_SIG_BYTE)
1257d9e417cdSdante #define ASC_GET_CHIP_SIGNATURE_WORD(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_SIG_WORD)
1258d9e417cdSdante #define ASC_GET_CHIP_VER_NO(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_VERSION)
1259d9e417cdSdante #define ASC_GET_CHIP_CFG_LSW(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_CONFIG_LOW)
1260d9e417cdSdante #define ASC_GET_CHIP_CFG_MSW(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_CONFIG_HIGH)
1261d9e417cdSdante #define ASC_SET_CHIP_CFG_LSW(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_CONFIG_LOW, data)
1262d9e417cdSdante #define ASC_SET_CHIP_CFG_MSW(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_CONFIG_HIGH, data)
1263d9e417cdSdante #define ASC_GET_CHIP_EEP_CMD(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_EEP_CMD)
1264d9e417cdSdante #define ASC_SET_CHIP_EEP_CMD(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_EEP_CMD, data)
1265d9e417cdSdante #define ASC_GET_CHIP_EEP_DATA(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_EEP_DATA)
1266d9e417cdSdante #define ASC_SET_CHIP_EEP_DATA(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_EEP_DATA, data)
1267d9e417cdSdante #define ASC_GET_CHIP_LRAM_ADDR(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_RAM_ADDR)
1268d9e417cdSdante #define ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr)			bus_space_write_2((iot), (ioh), ASC_IOP_RAM_ADDR, addr)
1269d9e417cdSdante #define ASC_GET_CHIP_LRAM_DATA(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA)
1270d9e417cdSdante #define ASC_SET_CHIP_LRAM_DATA(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, data)
1271d9e417cdSdante #if BYTE_ORDER == BIG_ENDIAN
1272423c1d8dSdante #define ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh)		SWAPBYTES(bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA))
1273423c1d8dSdante #define ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, data)		bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, SWAPBYTES(data))
1274d9e417cdSdante #else
1275d9e417cdSdante #define ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh)		bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA)
1276d9e417cdSdante #define ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, data)		bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, data)
1277d9e417cdSdante #endif
1278d9e417cdSdante #define ASC_GET_CHIP_IFC(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_IFC)
1279d9e417cdSdante #define ASC_SET_CHIP_IFC(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_IFC, data)
1280d9e417cdSdante #define ASC_GET_CHIP_STATUS(iot, ioh)				(u_int16_t)bus_space_read_2((iot), (ioh), ASC_IOP_STATUS)
1281d9e417cdSdante #define ASC_SET_CHIP_STATUS(iot, ioh, cs_val)			bus_space_write_2((iot), (ioh), ASC_IOP_STATUS, cs_val)
1282d9e417cdSdante #define ASC_GET_CHIP_CONTROL(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_CTRL)
1283d9e417cdSdante #define ASC_SET_CHIP_CONTROL(iot, ioh, cc_val)			bus_space_write_1((iot), (ioh), ASC_IOP_CTRL, cc_val)
1284d9e417cdSdante #define ASC_GET_CHIP_SYN(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_SYN_OFFSET)
1285d9e417cdSdante #define ASC_SET_CHIP_SYN(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_SYN_OFFSET, data)
1286d9e417cdSdante #define ASC_SET_PC_ADDR(iot, ioh, data)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_PC, data)
1287d9e417cdSdante #define ASC_GET_PC_ADDR(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_PC)
1288d9e417cdSdante #define ASC_IS_INT_PENDING(iot, ioh)				(ASC_GET_CHIP_STATUS((iot), (ioh)) & (ASC_CSW_INT_PENDING | ASC_CSW_SCSI_RESET_LATCH))
1289d9e417cdSdante #define ASC_GET_CHIP_SCSI_ID(iot, ioh)				((ASC_GET_CHIP_CFG_LSW((iot), (ioh)) >> 8) & ASC_MAX_TID)
1290d9e417cdSdante #define ASC_GET_EXTRA_CONTROL(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_EXTRA_CONTROL)
1291d9e417cdSdante #define ASC_SET_EXTRA_CONTROL(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_EXTRA_CONTROL, data)
1292d9e417cdSdante #define ASC_READ_CHIP_AX(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_AX)
1293d9e417cdSdante #define ASC_WRITE_CHIP_AX(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_AX, data)
1294d9e417cdSdante #define ASC_READ_CHIP_IX(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_IX)
1295d9e417cdSdante #define ASC_WRITE_CHIP_IX(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_IX, data)
1296d9e417cdSdante #define ASC_READ_CHIP_IH(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_IH)
1297d9e417cdSdante #define ASC_WRITE_CHIP_IH(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_IH, data)
1298d9e417cdSdante #define ASC_READ_CHIP_QP(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_QP)
1299d9e417cdSdante #define ASC_WRITE_CHIP_QP(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_QP, data)
1300d9e417cdSdante #define ASC_READ_CHIP_FIFO_L(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_FIFO_L)
1301d9e417cdSdante #define ASC_WRITE_CHIP_FIFO_L(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_FIFO_L, data)
1302d9e417cdSdante #define ASC_READ_CHIP_FIFO_H(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_FIFO_H)
1303d9e417cdSdante #define ASC_WRITE_CHIP_FIFO_H(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_FIFO_H, data)
1304d9e417cdSdante #define ASC_READ_CHIP_DMA_SPEED(iot, ioh)			bus_space_read_1((iot), (ioh), ASC_IOP_DMA_SPEED)
1305d9e417cdSdante #define ASC_WRITE_CHIP_DMA_SPEED(iot, ioh, data)		bus_space_write_1((iot), (ioh), ASC_IOP_DMA_SPEED, data)
1306d9e417cdSdante #define ASC_READ_CHIP_DA0(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DA0)
1307d9e417cdSdante #define ASC_WRITE_CHIP_DA0(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DA0, data)
1308d9e417cdSdante #define ASC_READ_CHIP_DA1(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DA1)
1309d9e417cdSdante #define ASC_WRITE_CHIP_DA1(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DA1, data)
1310d9e417cdSdante #define ASC_READ_CHIP_DC0(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DC0)
1311d9e417cdSdante #define ASC_WRITE_CHIP_DC0(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DC0, data)
1312d9e417cdSdante #define ASC_READ_CHIP_DC1(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DC1)
1313d9e417cdSdante #define ASC_WRITE_CHIP_DC1(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DC1, data)
1314d9e417cdSdante #define ASC_READ_CHIP_DVC_ID(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_ID)
1315d9e417cdSdante #define ASC_WRITE_CHIP_DVC_ID(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_ID, data)
1316d9e417cdSdante 
1317d9e417cdSdante 
1318d9e417cdSdante /******************************************************************************/
1319d9e417cdSdante /*                                Exported functions                          */
1320d9e417cdSdante /******************************************************************************/
1321d9e417cdSdante 
1322d9e417cdSdante 
132318db93c7Sperry void AscInitASC_SOFTC(ASC_SOFTC *);
132418db93c7Sperry int16_t AscInitFromEEP(ASC_SOFTC *);
132518db93c7Sperry u_int16_t AscInitFromASC_SOFTC(ASC_SOFTC *);
132618db93c7Sperry int AscInitDriver(ASC_SOFTC *);
132718db93c7Sperry void AscReInitLram(ASC_SOFTC *);
132818db93c7Sperry int AscFindSignature(bus_space_tag_t, bus_space_handle_t);
132918db93c7Sperry u_int8_t AscGetChipIRQ(bus_space_tag_t, bus_space_handle_t, u_int16_t);
133018db93c7Sperry u_int16_t AscGetIsaDmaChannel(bus_space_tag_t, bus_space_handle_t);
133118db93c7Sperry int AscISR(ASC_SOFTC *);
133218db93c7Sperry int AscExeScsiQueue(ASC_SOFTC *, ASC_SCSI_Q *);
133318db93c7Sperry void AscInquiryHandling(ASC_SOFTC *, u_int8_t, ASC_SCSI_INQUIRY *);
133418db93c7Sperry int AscAbortCCB(ASC_SOFTC *, struct adv_ccb *);
133518db93c7Sperry int AscResetBus(ASC_SOFTC *);
133618db93c7Sperry int AscResetDevice(ASC_SOFTC *, u_char);
1337d9e417cdSdante 
1338d9e417cdSdante 
1339d9e417cdSdante /******************************************************************************/
1340c6ccd1d8Sdante #endif	/* _ADVANSYS_NARROW_LIBRARY_H_ */
1341