xref: /netbsd-src/sys/arch/x86/include/cpu.h (revision d90047b5d07facf36e6c01dcc0bded8997ce9cc2)
1 /*	$NetBSD: cpu.h,v 1.127 2020/07/14 00:45:53 yamaguchi Exp $	*/
2 
3 /*
4  * Copyright (c) 1990 The Regents of the University of California.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to Berkeley by
8  * William Jolitz.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. Neither the name of the University nor the names of its contributors
19  *    may be used to endorse or promote products derived from this software
20  *    without specific prior written permission.
21  *
22  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32  * SUCH DAMAGE.
33  *
34  *	@(#)cpu.h	5.4 (Berkeley) 5/9/91
35  */
36 
37 #ifndef _X86_CPU_H_
38 #define _X86_CPU_H_
39 
40 #if defined(_KERNEL) || defined(_STANDALONE)
41 #include <sys/types.h>
42 #else
43 #include <stdint.h>
44 #include <stdbool.h>
45 #endif /* _KERNEL || _STANDALONE */
46 
47 #if defined(_KERNEL) || defined(_KMEMUSER)
48 #if defined(_KERNEL_OPT)
49 #include "opt_xen.h"
50 #include "opt_svs.h"
51 #ifdef i386
52 #include "opt_user_ldt.h"
53 #endif
54 #endif
55 
56 /*
57  * Definitions unique to x86 cpu support.
58  */
59 #include <machine/frame.h>
60 #include <machine/pte.h>
61 #include <machine/segments.h>
62 #include <machine/tss.h>
63 #include <machine/intrdefs.h>
64 
65 #include <x86/cacheinfo.h>
66 
67 #include <sys/cpu_data.h>
68 #include <sys/evcnt.h>
69 #include <sys/device_if.h> /* for device_t */
70 
71 #ifdef XEN
72 #include <xen/include/public/xen.h>
73 #include <xen/include/public/event_channel.h>
74 #include <sys/mutex.h>
75 #endif /* XEN */
76 
77 struct intrsource;
78 struct pmap;
79 struct kcpuset;
80 
81 #ifdef __x86_64__
82 #define	i386tss	x86_64_tss
83 #endif
84 
85 #define	NIOPORTS	1024		/* # of ports we allow to be mapped */
86 #define	IOMAPSIZE	(NIOPORTS / 8)	/* I/O bitmap size in bytes */
87 
88 struct cpu_tss {
89 #ifdef i386
90 	struct i386tss dblflt_tss;
91 	struct i386tss ddbipi_tss;
92 #endif
93 	struct i386tss tss;
94 	uint8_t iomap[IOMAPSIZE];
95 } __packed;
96 
97 /*
98  * Arguments to hardclock, softclock and statclock
99  * encapsulate the previous machine state in an opaque
100  * clockframe; for now, use generic intrframe.
101  */
102 struct clockframe {
103 	struct intrframe cf_if;
104 };
105 
106 struct idt_vec {
107 	void *iv_idt;
108 	void *iv_idt_pentium;
109 	char iv_allocmap[NIDT];
110 };
111 
112 /*
113  * a bunch of this belongs in cpuvar.h; move it later..
114  */
115 
116 struct cpu_info {
117 	struct cpu_data ci_data;	/* MI per-cpu data */
118 	device_t ci_dev;		/* pointer to our device */
119 	struct cpu_info *ci_self;	/* self-pointer */
120 
121 	/*
122 	 * Private members.
123 	 */
124 	struct pmap *ci_pmap;		/* current pmap */
125 	int ci_want_pmapload;		/* pmap_load() is needed */
126 	volatile int ci_tlbstate;	/* one of TLBSTATE_ states. see below */
127 #define	TLBSTATE_VALID	0	/* all user tlbs are valid */
128 #define	TLBSTATE_LAZY	1	/* tlbs are valid but won't be kept uptodate */
129 #define	TLBSTATE_STALE	2	/* we might have stale user tlbs */
130 	int ci_curldt;		/* current LDT descriptor */
131 	int ci_nintrhand;	/* number of H/W interrupt handlers */
132 	uint64_t ci_scratch;
133 	uintptr_t ci_pmap_data[128 / sizeof(uintptr_t)];
134 	struct kcpuset *ci_tlb_cpuset;
135 	struct idt_vec ci_idtvec;
136 
137 	int ci_kfpu_spl;
138 
139 	struct intrsource *ci_isources[MAX_INTR_SOURCES];
140 
141 	volatile int	ci_mtx_count;	/* Negative count of spin mutexes */
142 	volatile int	ci_mtx_oldspl;	/* Old SPL at this ci_idepth */
143 
144 	/* The following must be aligned for cmpxchg8b. */
145 	struct {
146 		uint32_t	ipending;
147 		int		ilevel;
148 		uint32_t	imasked;
149 	} ci_istate __aligned(8);
150 #define ci_ipending	ci_istate.ipending
151 #define	ci_ilevel	ci_istate.ilevel
152 #define	ci_imasked	ci_istate.imasked
153 	int		ci_idepth;
154 	void *		ci_intrstack;
155 	uint32_t	ci_imask[NIPL];
156 	uint32_t	ci_iunmask[NIPL];
157 
158 	uint32_t	ci_signature;	/* X86 cpuid type (cpuid.1.%eax) */
159 	uint32_t	ci_vendor[4];	/* vendor string */
160 	uint32_t	ci_max_cpuid;	/* cpuid.0:%eax */
161 	uint32_t	ci_max_ext_cpuid; /* cpuid.80000000:%eax */
162 	volatile uint32_t	ci_lapic_counter;
163 
164 	uint32_t	ci_feat_val[8]; /* X86 CPUID feature bits */
165 			/* [0] basic features cpuid.1:%edx
166 			 * [1] basic features cpuid.1:%ecx (CPUID2_xxx bits)
167 			 * [2] extended features cpuid:80000001:%edx
168 			 * [3] extended features cpuid:80000001:%ecx
169 			 * [4] VIA padlock features
170 			 * [5] structured extended features cpuid.7:%ebx
171 			 * [6] structured extended features cpuid.7:%ecx
172 			 * [7] structured extended features cpuid.7:%edx
173 			 */
174 
175 	const struct cpu_functions *ci_func;  /* start/stop functions */
176 	struct trapframe *ci_ddb_regs;
177 
178 	u_int ci_cflush_lsize;	/* CLFLUSH insn line size */
179 	struct x86_cache_info ci_cinfo[CAI_COUNT];
180 
181 	device_t	ci_frequency;	/* Frequency scaling technology */
182 	device_t	ci_padlock;	/* VIA PadLock private storage */
183 	device_t	ci_temperature;	/* Intel coretemp(4) or equivalent */
184 	device_t	ci_vm;		/* Virtual machine guest driver */
185 
186 	/*
187 	 * Segmentation-related data.
188 	 */
189 	union descriptor *ci_gdt;
190 	struct cpu_tss	*ci_tss;	/* Per-cpu TSSes; shared among LWPs */
191 	int ci_tss_sel;			/* TSS selector of this cpu */
192 
193 	/*
194 	 * The following two are actually region_descriptors,
195 	 * but that would pollute the namespace.
196 	 */
197 	uintptr_t	ci_suspend_gdt;
198 	uint16_t	ci_suspend_gdt_padding;
199 	uintptr_t	ci_suspend_idt;
200 	uint16_t	ci_suspend_idt_padding;
201 
202 	uint16_t	ci_suspend_tr;
203 	uint16_t	ci_suspend_ldt;
204 	uintptr_t	ci_suspend_fs;
205 	uintptr_t	ci_suspend_gs;
206 	uintptr_t	ci_suspend_kgs;
207 	uintptr_t	ci_suspend_efer;
208 	uintptr_t	ci_suspend_reg[12];
209 	uintptr_t	ci_suspend_cr0;
210 	uintptr_t	ci_suspend_cr2;
211 	uintptr_t	ci_suspend_cr3;
212 	uintptr_t	ci_suspend_cr4;
213 	uintptr_t	ci_suspend_cr8;
214 
215 	/*
216 	 * The following must be in their own cache line, as they are
217 	 * stored to regularly by remote CPUs; when they were mixed with
218 	 * other fields we observed frequent cache misses.
219 	 */
220 	int		ci_want_resched __aligned(64);
221 	uint32_t	ci_ipis; /* interprocessor interrupts pending */
222 
223 	/*
224 	 * These are largely static, and will be frequently fetched by other
225 	 * CPUs.  For that reason they get their own cache line, too.
226 	 */
227 	uint32_t 	ci_flags __aligned(64);/* general flags */
228 	uint32_t 	ci_acpiid;	/* our ACPI/MADT ID */
229 	uint32_t 	ci_initapicid;	/* our initial APIC ID */
230 	uint32_t 	ci_vcpuid;	/* our CPU id for hypervisor */
231 	cpuid_t		ci_cpuid;	/* our CPU ID */
232 	struct cpu_info	*ci_next;	/* next cpu */
233 
234 	/*
235 	 * This is stored frequently, and is fetched by remote CPUs.
236 	 */
237 	struct lwp	*ci_curlwp __aligned(64);/* general flags */
238 	struct lwp	*ci_onproc;	/* current user LWP / kthread */
239 
240 	/* Here ends the cachline-aligned sections. */
241 	int		ci_padout __aligned(64);
242 
243 #ifndef __HAVE_DIRECT_MAP
244 #define VPAGE_SRC 0
245 #define VPAGE_DST 1
246 #define VPAGE_ZER 2
247 #define VPAGE_PTP 3
248 #define VPAGE_MAX 4
249 	vaddr_t		vpage[VPAGE_MAX];
250 	pt_entry_t	*vpage_pte[VPAGE_MAX];
251 #endif
252 
253 #ifdef PAE
254 	uint32_t	ci_pae_l3_pdirpa; /* PA of L3 PD */
255 	pd_entry_t *	ci_pae_l3_pdir; /* VA pointer to L3 PD */
256 #endif
257 
258 #ifdef SVS
259 	pd_entry_t *	ci_svs_updir;
260 	paddr_t		ci_svs_updirpa;
261 	int		ci_svs_ldt_sel;
262 	kmutex_t	ci_svs_mtx;
263 	pd_entry_t *	ci_svs_rsp0_pte;
264 	vaddr_t		ci_svs_rsp0;
265 	vaddr_t		ci_svs_ursp0;
266 	vaddr_t		ci_svs_krsp0;
267 	vaddr_t		ci_svs_utls;
268 #endif
269 
270 #ifndef XENPV
271 	struct evcnt ci_ipi_events[X86_NIPI];
272 #else
273 	struct evcnt ci_ipi_events[XEN_NIPIS];
274 #endif
275 #ifdef XEN
276 	volatile struct vcpu_info *ci_vcpu; /* for XEN */
277 	u_long ci_evtmask[NR_EVENT_CHANNELS]; /* events allowed on this CPU */
278 	evtchn_port_t ci_ipi_evtchn;
279 #if defined(XENPV)
280 #if defined(PAE) || defined(__x86_64__)
281 	/* Currently active user PGD (can't use rcr3() with Xen) */
282 	pd_entry_t *	ci_kpm_pdir;	/* per-cpu PMD (va) */
283 	paddr_t		ci_kpm_pdirpa;  /* per-cpu PMD (pa) */
284 	kmutex_t	ci_kpm_mtx;
285 #endif /* defined(PAE) || defined(__x86_64__) */
286 
287 #if defined(__x86_64__)
288 	/* per-cpu version of normal_pdes */
289 	pd_entry_t *	ci_normal_pdes[3]; /* Ok to hardcode. only for x86_64 && XENPV */
290 	paddr_t		ci_xen_current_user_pgd;
291 #endif	/* defined(__x86_64__) */
292 
293 	size_t		ci_xpq_idx;
294 #endif /* XENPV */
295 
296 	/* Xen raw system time at which we last ran hardclock.  */
297 	uint64_t	ci_xen_hardclock_systime_ns;
298 
299 	/*
300 	 * Last TSC-adjusted local Xen system time we observed.  Used
301 	 * to detect whether the Xen clock has gone backwards.
302 	 */
303 	uint64_t	ci_xen_last_systime_ns;
304 
305 	/*
306 	 * Distance in nanoseconds from the local view of system time
307 	 * to the global view of system time, if the local time is
308 	 * behind the global time.
309 	 */
310 	uint64_t	ci_xen_systime_ns_skew;
311 
312 	/*
313 	 * Clockframe for timer interrupt handler.
314 	 * Saved at entry via event callback.
315 	 */
316 	vaddr_t ci_xen_clockf_pc; /* RIP at last event interrupt */
317 	bool ci_xen_clockf_usermode; /* Was the guest in usermode ? */
318 
319 	/* Event counters for various pathologies that might happen.  */
320 	struct evcnt	ci_xen_cpu_tsc_backwards_evcnt;
321 	struct evcnt	ci_xen_tsc_delta_negative_evcnt;
322 	struct evcnt	ci_xen_raw_systime_wraparound_evcnt;
323 	struct evcnt	ci_xen_raw_systime_backwards_evcnt;
324 	struct evcnt	ci_xen_systime_backwards_hardclock_evcnt;
325 	struct evcnt	ci_xen_missed_hardclock_evcnt;
326 #endif	/* XEN */
327 };
328 
329 #if defined(XEN) && !defined(XENPV)
330 	__CTASSERT(XEN_NIPIS <= X86_NIPI);
331 #endif
332 
333 /*
334  * Macros to handle (some) trapframe registers for common x86 code.
335  */
336 #ifdef __x86_64__
337 #define	X86_TF_RAX(tf)		tf->tf_rax
338 #define	X86_TF_RDX(tf)		tf->tf_rdx
339 #define	X86_TF_RSP(tf)		tf->tf_rsp
340 #define	X86_TF_RIP(tf)		tf->tf_rip
341 #define	X86_TF_RFLAGS(tf)	tf->tf_rflags
342 #else
343 #define	X86_TF_RAX(tf)		tf->tf_eax
344 #define	X86_TF_RDX(tf)		tf->tf_edx
345 #define	X86_TF_RSP(tf)		tf->tf_esp
346 #define	X86_TF_RIP(tf)		tf->tf_eip
347 #define	X86_TF_RFLAGS(tf)	tf->tf_eflags
348 #endif
349 
350 /*
351  * Processor flag notes: The "primary" CPU has certain MI-defined
352  * roles (mostly relating to hardclock handling); we distinguish
353  * between the processor which booted us, and the processor currently
354  * holding the "primary" role just to give us the flexibility later to
355  * change primaries should we be sufficiently twisted.
356  */
357 
358 #define	CPUF_BSP	0x0001		/* CPU is the original BSP */
359 #define	CPUF_AP		0x0002		/* CPU is an AP */
360 #define	CPUF_SP		0x0004		/* CPU is only processor */
361 #define	CPUF_PRIMARY	0x0008		/* CPU is active primary processor */
362 
363 #define	CPUF_SYNCTSC	0x0800		/* Synchronize TSC */
364 #define	CPUF_PRESENT	0x1000		/* CPU is present */
365 #define	CPUF_RUNNING	0x2000		/* CPU is running */
366 #define	CPUF_PAUSE	0x4000		/* CPU is paused in DDB */
367 #define	CPUF_GO		0x8000		/* CPU should start running */
368 
369 #endif /* _KERNEL || __KMEMUSER */
370 
371 #ifdef _KERNEL
372 /*
373  * We statically allocate the CPU info for the primary CPU (or,
374  * the only CPU on uniprocessors), and the primary CPU is the
375  * first CPU on the CPU info list.
376  */
377 extern struct cpu_info cpu_info_primary;
378 extern struct cpu_info *cpu_info_list;
379 
380 #define	CPU_INFO_ITERATOR		int __unused
381 #define	CPU_INFO_FOREACH(cii, ci)	ci = cpu_info_list; \
382 					ci != NULL; ci = ci->ci_next
383 
384 #define CPU_STARTUP(_ci, _target)	((_ci)->ci_func->start(_ci, _target))
385 #define CPU_STOP(_ci)	        	((_ci)->ci_func->stop(_ci))
386 #define CPU_START_CLEANUP(_ci)		((_ci)->ci_func->cleanup(_ci))
387 
388 #if !defined(__GNUC__) || defined(_MODULE)
389 /* For non-GCC and modules */
390 struct cpu_info	*x86_curcpu(void);
391 # ifdef __GNUC__
392 lwp_t	*x86_curlwp(void) __attribute__ ((const));
393 # else
394 lwp_t   *x86_curlwp(void);
395 # endif
396 #endif
397 
398 #define cpu_number() 		(cpu_index(curcpu()))
399 
400 #define CPU_IS_PRIMARY(ci)	((ci)->ci_flags & CPUF_PRIMARY)
401 
402 #define aston(l)		((l)->l_md.md_astpending = 1)
403 
404 void cpu_boot_secondary_processors(void);
405 void cpu_init_idle_lwps(void);
406 void cpu_init_msrs(struct cpu_info *, bool);
407 void cpu_load_pmap(struct pmap *, struct pmap *);
408 void cpu_broadcast_halt(void);
409 void cpu_kick(struct cpu_info *);
410 
411 void cpu_pcpuarea_init(struct cpu_info *);
412 void cpu_svs_init(struct cpu_info *);
413 void cpu_speculation_init(struct cpu_info *);
414 
415 #define	curcpu()		x86_curcpu()
416 #define	curlwp			x86_curlwp()
417 #define	curpcb			((struct pcb *)lwp_getpcb(curlwp))
418 
419 /*
420  * Give a profiling tick to the current process when the user profiling
421  * buffer pages are invalid.  On the i386, request an ast to send us
422  * through trap(), marking the proc as needing a profiling tick.
423  */
424 extern void	cpu_need_proftick(struct lwp *l);
425 
426 /*
427  * Notify the LWP l that it has a signal pending, process as soon as
428  * possible.
429  */
430 extern void	cpu_signotify(struct lwp *);
431 
432 /*
433  * We need a machine-independent name for this.
434  */
435 extern void (*delay_func)(unsigned int);
436 struct timeval;
437 
438 #ifndef __HIDE_DELAY
439 #define	DELAY(x)		(*delay_func)(x)
440 #define delay(x)		(*delay_func)(x)
441 #endif
442 
443 extern int biosbasemem;
444 extern int biosextmem;
445 extern int cputype;
446 extern int cpuid_level;
447 extern int cpu_class;
448 extern char cpu_brand_string[];
449 extern int use_pae;
450 
451 #ifdef __i386__
452 #define	i386_fpu_present	1
453 int npx586bug1(int, int);
454 extern int i386_fpu_fdivbug;
455 extern int i386_use_fxsave;
456 extern int i386_has_sse;
457 extern int i386_has_sse2;
458 #else
459 #define	i386_fpu_present	1
460 #define	i386_fpu_fdivbug	0
461 #define	i386_use_fxsave		1
462 #define	i386_has_sse		1
463 #define	i386_has_sse2		1
464 #endif
465 
466 extern int x86_fpu_save;
467 #define	FPU_SAVE_FSAVE		0
468 #define	FPU_SAVE_FXSAVE		1
469 #define	FPU_SAVE_XSAVE		2
470 #define	FPU_SAVE_XSAVEOPT	3
471 extern unsigned int x86_fpu_save_size;
472 extern uint64_t x86_xsave_features;
473 extern size_t x86_xsave_offsets[];
474 extern size_t x86_xsave_sizes[];
475 extern uint32_t x86_fpu_mxcsr_mask;
476 
477 extern void (*x86_cpu_idle)(void);
478 #define	cpu_idle() (*x86_cpu_idle)()
479 
480 /* machdep.c */
481 #ifdef i386
482 void	cpu_set_tss_gates(struct cpu_info *);
483 #endif
484 void	cpu_reset(void);
485 
486 /* longrun.c */
487 u_int 	tmx86_get_longrun_mode(void);
488 void 	tmx86_get_longrun_status(u_int *, u_int *, u_int *);
489 void 	tmx86_init_longrun(void);
490 
491 /* identcpu.c */
492 void 	cpu_probe(struct cpu_info *);
493 void	cpu_identify(struct cpu_info *);
494 void	identify_hypervisor(void);
495 
496 /* identcpu_subr.c */
497 uint64_t cpu_tsc_freq_cpuid(struct cpu_info *);
498 
499 typedef enum vm_guest {
500 	VM_GUEST_NO = 0,
501 	VM_GUEST_VM,
502 	VM_GUEST_XENPV,
503 	VM_GUEST_XENPVH,
504 	VM_GUEST_XENHVM,
505 	VM_GUEST_XENPVHVM,
506 	VM_GUEST_HV,
507 	VM_GUEST_VMWARE,
508 	VM_GUEST_KVM,
509 	VM_LAST
510 } vm_guest_t;
511 extern vm_guest_t vm_guest;
512 
513 static __inline bool __unused
514 vm_guest_is_xenpv(void)
515 {
516 	switch(vm_guest) {
517 	case VM_GUEST_XENPV:
518 	case VM_GUEST_XENPVH:
519 	case VM_GUEST_XENPVHVM:
520 		return true;
521 	default:
522 		return false;
523 	}
524 }
525 
526 static __inline bool __unused
527 vm_guest_is_xenpvh_or_pvhvm(void)
528 {
529 	switch(vm_guest) {
530 	case VM_GUEST_XENPVH:
531 	case VM_GUEST_XENPVHVM:
532 		return true;
533 	default:
534 		return false;
535 	}
536 }
537 
538 /* cpu_topology.c */
539 void	x86_cpu_topology(struct cpu_info *);
540 
541 /* locore.s */
542 struct region_descriptor;
543 void	lgdt(struct region_descriptor *);
544 #ifdef XENPV
545 void	lgdt_finish(void);
546 #endif
547 
548 struct pcb;
549 void	savectx(struct pcb *);
550 void	lwp_trampoline(void);
551 #ifdef XEN
552 void	xen_startrtclock(void);
553 void	xen_delay(unsigned int);
554 void	xen_initclocks(void);
555 void	xen_cpu_initclocks(void);
556 void	xen_suspendclocks(struct cpu_info *);
557 void	xen_resumeclocks(struct cpu_info *);
558 #endif /* XEN */
559 /* clock.c */
560 void	initrtclock(u_long);
561 void	startrtclock(void);
562 void	i8254_delay(unsigned int);
563 void	i8254_microtime(struct timeval *);
564 void	i8254_initclocks(void);
565 unsigned int gettick(void);
566 extern void (*x86_delay)(unsigned int);
567 
568 /* cpu.c */
569 void	cpu_probe_features(struct cpu_info *);
570 
571 /* vm_machdep.c */
572 void	cpu_proc_fork(struct proc *, struct proc *);
573 paddr_t	kvtop(void *);
574 
575 /* isa_machdep.c */
576 void	isa_defaultirq(void);
577 int	isa_nmi(void);
578 
579 /* consinit.c */
580 void kgdb_port_init(void);
581 
582 /* bus_machdep.c */
583 void x86_bus_space_init(void);
584 void x86_bus_space_mallocok(void);
585 
586 #endif /* _KERNEL */
587 
588 #if defined(_KERNEL) || defined(_KMEMUSER)
589 #include <machine/psl.h>	/* Must be after struct cpu_info declaration */
590 #endif /* _KERNEL || __KMEMUSER */
591 
592 /*
593  * CTL_MACHDEP definitions.
594  */
595 #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
596 #define	CPU_BIOSBASEMEM		2	/* int: bios-reported base mem (K) */
597 #define	CPU_BIOSEXTMEM		3	/* int: bios-reported ext. mem (K) */
598 /* 	CPU_NKPDE		4	obsolete: int: number of kernel PDEs */
599 #define	CPU_BOOTED_KERNEL	5	/* string: booted kernel name */
600 #define CPU_DISKINFO		6	/* struct disklist *:
601 					 * disk geometry information */
602 #define CPU_FPU_PRESENT		7	/* int: FPU is present */
603 #define	CPU_OSFXSR		8	/* int: OS uses FXSAVE/FXRSTOR */
604 #define	CPU_SSE			9	/* int: OS/CPU supports SSE */
605 #define	CPU_SSE2		10	/* int: OS/CPU supports SSE2 */
606 #define	CPU_TMLR_MODE		11	/* int: longrun mode
607 					 * 0: minimum frequency
608 					 * 1: economy
609 					 * 2: performance
610 					 * 3: maximum frequency
611 					 */
612 #define	CPU_TMLR_FREQUENCY	12	/* int: current frequency */
613 #define	CPU_TMLR_VOLTAGE	13	/* int: current voltage */
614 #define	CPU_TMLR_PERCENTAGE	14	/* int: current clock percentage */
615 #define	CPU_FPU_SAVE		15	/* int: FPU Instructions layout
616 					 * to use this, CPU_OSFXSR must be true
617 					 * 0: FSAVE
618 					 * 1: FXSAVE
619 					 * 2: XSAVE
620 					 * 3: XSAVEOPT
621 					 */
622 #define	CPU_FPU_SAVE_SIZE	16	/* int: FPU Instruction layout size */
623 #define	CPU_XSAVE_FEATURES	17	/* quad: XSAVE features */
624 
625 /*
626  * Structure for CPU_DISKINFO sysctl call.
627  * XXX this should be somewhere else.
628  */
629 #define MAX_BIOSDISKS	16
630 
631 struct disklist {
632 	int dl_nbiosdisks;			   /* number of bios disks */
633 	int dl_unused;
634 	struct biosdisk_info {
635 		int bi_dev;			   /* BIOS device # (0x80 ..) */
636 		int bi_cyl;			   /* cylinders on disk */
637 		int bi_head;			   /* heads per track */
638 		int bi_sec;			   /* sectors per track */
639 		uint64_t bi_lbasecs;		   /* total sec. (iff ext13) */
640 #define BIFLAG_INVALID		0x01
641 #define BIFLAG_EXTINT13		0x02
642 		int bi_flags;
643 		int bi_unused;
644 	} dl_biosdisks[MAX_BIOSDISKS];
645 
646 	int dl_nnativedisks;			   /* number of native disks */
647 	struct nativedisk_info {
648 		char ni_devname[16];		   /* native device name */
649 		int ni_nmatches; 		   /* # of matches w/ BIOS */
650 		int ni_biosmatches[MAX_BIOSDISKS]; /* indices in dl_biosdisks */
651 	} dl_nativedisks[1];			   /* actually longer */
652 };
653 #endif /* !_X86_CPU_H_ */
654