xref: /netbsd-src/sys/arch/x86/include/cacheinfo.h (revision 82d56013d7b633d116a93943de88e08335357a7c)
1 /*	$NetBSD: cacheinfo.h,v 1.28 2019/07/26 10:03:40 msaitoh Exp $	*/
2 
3 #ifndef _X86_CACHEINFO_H_
4 #define _X86_CACHEINFO_H_
5 
6 struct x86_cache_info {
7 	uint8_t		cai_index;
8 	uint8_t		cai_desc;
9 	uint8_t		cai_associativity;
10 	u_int		cai_totalsize; /* #entries for TLB, bytes for cache */
11 	u_int		cai_linesize;	/*
12 					 * or page size for TLB,
13 					 * or prefetch size
14 					 */
15 #ifndef _KERNEL
16 	const char	*cai_string;
17 #endif
18 };
19 
20 #define	CAI_ITLB	0		/* Instruction TLB (4K pages) */
21 #define	CAI_ITLB2	1		/* Instruction TLB (2/4M pages) */
22 #define	CAI_DTLB	2		/* Data TLB (4K pages) */
23 #define	CAI_DTLB2	3		/* Data TLB (2/4M pages) */
24 #define	CAI_ICACHE	4		/* Instruction cache */
25 #define	CAI_DCACHE	5		/* Data cache */
26 #define	CAI_L2CACHE	6		/* Level 2 cache */
27 #define	CAI_L3CACHE	7		/* Level 3 cache */
28 #define	CAI_L1_1GBITLB	8		/* L1 1GB Page instruction TLB */
29 #define	CAI_L1_1GBDTLB	9		/* L1 1GB Page data TLB */
30 #define CAI_L2_1GBITLB	10		/* L2 1GB Page instruction TLB */
31 #define CAI_L2_1GBDTLB	11		/* L2 1GB Page data TLB */
32 #define CAI_L2_ITLB	12		/* L2 Instruction TLB (4K pages) */
33 #define CAI_L2_ITLB2	13		/* L2 Instruction TLB (2/4M pages) */
34 #define CAI_L2_DTLB	14		/* L2 Data TLB (4K pages) */
35 #define CAI_L2_DTLB2	15		/* L2 Data TLB (2/4M pages) */
36 #define CAI_L2_STLB	16		/* Shared L2 TLB (4K pages) */
37 #define CAI_L2_STLB2	17		/* Shared L2 TLB (4K/2M pages) */
38 #define CAI_L2_STLB3	18		/* Shared L2 TLB (2M/4M pages) */
39 #define CAI_PREFETCH	19		/* Prefetch */
40 
41 #define	CAI_COUNT	20
42 
43 /*
44  * AMD Cache Info:
45  *
46  *      Barcelona, Phenom:
47  *
48  *		Function 8000.0005 L1 TLB/Cache Information
49  *		EAX -- L1 TLB 2/4MB pages
50  *		EBX -- L1 TLB 4K pages
51  *		ECX -- L1 D-cache
52  *		EDX -- L1 I-cache
53  *
54  *		Function 8000.0006 L2 TLB/Cache Information
55  *		EAX -- L2 TLB 2/4MB pages
56  *		EBX -- L2 TLB 4K pages
57  *		ECX -- L2 Unified cache
58  *		EDX -- L3 Unified Cache
59  *
60  *		Function 8000.0019 TLB 1GB Page Information
61  *		EAX -- L1 1GB pages
62  *		EBX -- L2 1GB pages
63  *		ECX -- reserved
64  *		EDX -- reserved
65  *
66  *	Athlon, Duron:
67  *
68  *		Function 8000.0005 L1 TLB/Cache Information
69  *		EAX -- L1 TLB 2/4MB pages
70  *		EBX -- L1 TLB 4K pages
71  *		ECX -- L1 D-cache
72  *		EDX -- L1 I-cache
73  *
74  *		Function 8000.0006 L2 TLB/Cache Information
75  *		EAX -- L2 TLB 2/4MB pages
76  *		EBX -- L2 TLB 4K pages
77  *		ECX -- L2 Unified cache
78  *		EDX -- reserved
79  *
80  *	K5, K6:
81  *
82  *		Function 8000.0005 L1 TLB/Cache Information
83  *		EAX -- reserved
84  *		EBX -- TLB 4K pages
85  *		ECX -- L1 D-cache
86  *		EDX -- L1 I-cache
87  *
88  *	K6-III:
89  *
90  *		Function 8000.0006 L2 Cache Information
91  *		EAX -- reserved
92  *		EBX -- reserved
93  *		ECX -- L2 Unified cache
94  *		EDX -- reserved
95  */
96 
97 /* L1 TLB 2/4MB pages */
98 #define	AMD_L1_EAX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
99 #define	AMD_L1_EAX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
100 #define	AMD_L1_EAX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
101 #define	AMD_L1_EAX_ITLB_ENTRIES(x)	( (x)        & 0xff)
102 
103 /* L1 TLB 4K pages */
104 #define	AMD_L1_EBX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
105 #define	AMD_L1_EBX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
106 #define	AMD_L1_EBX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
107 #define	AMD_L1_EBX_ITLB_ENTRIES(x)	( (x)        & 0xff)
108 
109 /* L1 Data Cache */
110 #define	AMD_L1_ECX_DC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
111 #define	AMD_L1_ECX_DC_ASSOC(x)		 (((x) >> 16) & 0xff)
112 #define	AMD_L1_ECX_DC_LPT(x)		 (((x) >> 8)  & 0xff)
113 #define	AMD_L1_ECX_DC_LS(x)		 ( (x)        & 0xff)
114 
115 /* L1 Instruction Cache */
116 #define	AMD_L1_EDX_IC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
117 #define	AMD_L1_EDX_IC_ASSOC(x)		 (((x) >> 16) & 0xff)
118 #define	AMD_L1_EDX_IC_LPT(x)		 (((x) >> 8)  & 0xff)
119 #define	AMD_L1_EDX_IC_LS(x)		 ( (x)        & 0xff)
120 
121 /* Note for L2 TLB -- if the upper 16 bits are 0, it is a unified TLB */
122 
123 /* L2 TLB 2/4MB pages */
124 #define	AMD_L2_EAX_DTLB_ASSOC(x)	(((x) >> 28)  & 0xf)
125 #define	AMD_L2_EAX_DTLB_ENTRIES(x)	(((x) >> 16)  & 0xfff)
126 #define	AMD_L2_EAX_IUTLB_ASSOC(x)	(((x) >> 12)  & 0xf)
127 #define	AMD_L2_EAX_IUTLB_ENTRIES(x)	( (x)         & 0xfff)
128 
129 /* L2 TLB 4K pages */
130 #define	AMD_L2_EBX_DTLB_ASSOC(x)	(((x) >> 28)  & 0xf)
131 #define	AMD_L2_EBX_DTLB_ENTRIES(x)	(((x) >> 16)  & 0xfff)
132 #define	AMD_L2_EBX_IUTLB_ASSOC(x)	(((x) >> 12)  & 0xf)
133 #define	AMD_L2_EBX_IUTLB_ENTRIES(x)	( (x)         & 0xfff)
134 
135 /* L2 Cache */
136 #define	AMD_L2_ECX_C_SIZE(x)		((((x) >> 16) & 0xffff) * 1024)
137 #define	AMD_L2_ECX_C_ASSOC(x)		 (((x) >> 12) & 0xf)
138 #define	AMD_L2_ECX_C_LPT(x)		 (((x) >> 8)  & 0xf)
139 #define	AMD_L2_ECX_C_LS(x)		 ( (x)        & 0xff)
140 
141 /* L3 Cache */
142 #define AMD_L3_EDX_C_SIZE(x)		((((x) >> 18) & 0xffff) * 1024 * 512)
143 #define AMD_L3_EDX_C_ASSOC(x)		 (((x) >> 12) & 0xf)
144 #define AMD_L3_EDX_C_LPT(x)		 (((x) >> 8)  & 0xf)
145 #define AMD_L3_EDX_C_LS(x)		 ( (x)        & 0xff)
146 
147 /* L1 TLB 1GB pages */
148 #define AMD_L1_1GB_EAX_DTLB_ASSOC(x)	(((x) >> 28) & 0xf)
149 #define AMD_L1_1GB_EAX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xfff)
150 #define AMD_L1_1GB_EAX_IUTLB_ASSOC(x)	(((x) >> 12) & 0xf)
151 #define AMD_L1_1GB_EAX_IUTLB_ENTRIES(x)	( (x)        & 0xfff)
152 
153 /* L2 TLB 1GB pages */
154 #define AMD_L2_1GB_EBX_DUTLB_ASSOC(x)	(((x) >> 28) & 0xf)
155 #define AMD_L2_1GB_EBX_DUTLB_ENTRIES(x)	(((x) >> 16) & 0xfff)
156 #define AMD_L2_1GB_EBX_IUTLB_ASSOC(x)	(((x) >> 12) & 0xf)
157 #define AMD_L2_1GB_EBX_IUTLB_ENTRIES(x)	( (x)        & 0xfff)
158 
159 /*
160  * VIA Cache Info:
161  *
162  *	Nehemiah (at least)
163  *
164  *		Function 8000.0005 L1 TLB/Cache Information
165  *		EAX -- reserved
166  *		EBX -- L1 TLB 4K pages
167  *		ECX -- L1 D-cache
168  *		EDX -- L1 I-cache
169  *
170  *		Function 8000.0006 L2 Cache Information
171  *		EAX -- reserved
172  *		EBX -- reserved
173  *		ECX -- L2 Unified cache
174  *		EDX -- reserved
175  */
176 
177 /* L1 TLB 4K pages */
178 #define	VIA_L1_EBX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
179 #define	VIA_L1_EBX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
180 #define	VIA_L1_EBX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
181 #define	VIA_L1_EBX_ITLB_ENTRIES(x)	( (x)        & 0xff)
182 
183 /* L1 Data Cache */
184 #define	VIA_L1_ECX_DC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
185 #define	VIA_L1_ECX_DC_ASSOC(x)		 (((x) >> 16) & 0xff)
186 #define	VIA_L1_ECX_DC_LPT(x)		 (((x) >> 8)  & 0xff)
187 #define	VIA_L1_ECX_DC_LS(x)		 ( (x)        & 0xff)
188 
189 /* L1 Instruction Cache */
190 #define	VIA_L1_EDX_IC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
191 #define	VIA_L1_EDX_IC_ASSOC(x)		 (((x) >> 16) & 0xff)
192 #define	VIA_L1_EDX_IC_LPT(x)		 (((x) >> 8)  & 0xff)
193 #define	VIA_L1_EDX_IC_LS(x)		 ( (x)        & 0xff)
194 
195 /* L2 Cache (pre-Nehemiah) */
196 #define	VIA_L2_ECX_C_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
197 #define	VIA_L2_ECX_C_ASSOC(x)		 (((x) >> 16) & 0xff)
198 #define	VIA_L2_ECX_C_LPT(x)		 (((x) >> 8)  & 0xff)
199 #define	VIA_L2_ECX_C_LS(x)		 ( (x)        & 0xff)
200 
201 /* L2 Cache (Nehemiah and newer) */
202 #define	VIA_L2N_ECX_C_SIZE(x)		((((x) >> 16) & 0xffff) * 1024)
203 #define	VIA_L2N_ECX_C_ASSOC(x)		 (((x) >> 12) & 0xf)
204 #define	VIA_L2N_ECX_C_LPT(x)		 (((x) >> 8)  & 0xf)
205 #define	VIA_L2N_ECX_C_LS(x)		 ( (x)        & 0xff)
206 
207 #ifdef _KERNEL
208 #define __CI_TBL(a,b,c,d,e,f) { a, b, c, d, e }
209 #else
210 #define __CI_TBL(a,b,c,d,e,f) { a, b, c, d, e, f }
211 #endif
212 
213 /*
214  * XXX Currently organized mostly by cache type, but would be
215  * XXX easier to maintain if it were in descriptor type order.
216  */
217 #define INTEL_CACHE_INFO { \
218 __CI_TBL(CAI_ITLB,     0x01,    4, 32,        4 * 1024, NULL), \
219 __CI_TBL(CAI_ITLB2,    0x02, 0xff,  2, 4 * 1024 * 1024, NULL), \
220 __CI_TBL(CAI_DTLB,     0x03,    4, 64,        4 * 1024, NULL), \
221 __CI_TBL(CAI_DTLB2,    0x04,    4,  8, 4 * 1024 * 1024, NULL), \
222 __CI_TBL(CAI_DTLB2,    0x05,    4, 32, 4 * 1024 * 1024, NULL), \
223 __CI_TBL(CAI_ITLB2,    0x0b,    4,  4, 4 * 1024 * 1024, NULL), \
224 __CI_TBL(CAI_ITLB,     0x4f, 0xff, 32,        4 * 1024, NULL), \
225 __CI_TBL(CAI_ITLB,     0x50, 0xff, 64,        4 * 1024, "4K/4M: 64 entries"), \
226 __CI_TBL(CAI_ITLB,     0x51, 0xff, 64,        4 * 1024, "4K/4M: 128 entries"),\
227 __CI_TBL(CAI_ITLB,     0x52, 0xff, 64,        4 * 1024, "4K/4M: 256 entries"),\
228 __CI_TBL(CAI_ITLB2,    0x55, 0xff, 64,        4 * 1024, "2M/4M: 7 entries"), \
229 __CI_TBL(CAI_DTLB2,    0x56,    4, 16, 4 * 1024 * 1024, NULL), \
230 __CI_TBL(CAI_DTLB,     0x57,    4, 16,        4 * 1024, NULL), \
231 __CI_TBL(CAI_DTLB,     0x59, 0xff, 16,        4 * 1024, NULL), \
232 __CI_TBL(CAI_DTLB2,    0x5a, 0xff, 64,        4 * 1024, "2M/4M: 32 entries (L0)"), \
233 __CI_TBL(CAI_DTLB,     0x5b, 0xff, 64,        4 * 1024, "4K/4M: 64 entries"), \
234 __CI_TBL(CAI_DTLB,     0x5c, 0xff, 64,        4 * 1024, "4K/4M: 128 entries"),\
235 __CI_TBL(CAI_DTLB,     0x5d, 0xff, 64,        4 * 1024, "4K/4M: 256 entries"),\
236 __CI_TBL(CAI_ITLB,     0x61, 0xff, 48,        4 * 1024, NULL), \
237 __CI_TBL(CAI_L1_1GBDTLB,0x63,   4,  4,1024*1024 * 1024, NULL), \
238 __CI_TBL(CAI_DTLB,     0x64,    4,512,        4 * 1024, NULL), \
239 __CI_TBL(CAI_ITLB,     0x6a,    8, 64,        4 * 1024, NULL), \
240 __CI_TBL(CAI_DTLB,     0x6b,    8,256,        4 * 1024, NULL), \
241 __CI_TBL(CAI_L2_DTLB2, 0x6c,    8,128,               0, "2M/4M: 128 entries"),\
242 __CI_TBL(CAI_L1_1GBDTLB,0x6d,0xff, 16,1024*1024 * 1024, NULL), \
243 __CI_TBL(CAI_ITLB2,    0x76, 0xff,  8, 4 * 1024 * 1024, "2M/4M: 8 entries"), \
244 __CI_TBL(CAI_DTLB,     0xa0, 0xff, 32,        4 * 1024, NULL), \
245 __CI_TBL(CAI_ITLB,     0xb0,    4,128,        4 * 1024, NULL), \
246 __CI_TBL(CAI_ITLB2,    0xb1,    4, 64,               0, "8 2M/4 4M entries"), \
247 __CI_TBL(CAI_ITLB,     0xb2,    4, 64,        4 * 1024, NULL), \
248 __CI_TBL(CAI_DTLB,     0xb3,    4,128,        4 * 1024, NULL), \
249 __CI_TBL(CAI_DTLB,     0xb4,    4,256,        4 * 1024, NULL), \
250 __CI_TBL(CAI_ITLB,     0xb5,    8, 64,        4 * 1024, NULL), \
251 __CI_TBL(CAI_ITLB,     0xb6,    8,128,        4 * 1024, NULL), \
252 __CI_TBL(CAI_DTLB,     0xba,    4, 64,        4 * 1024, NULL), \
253 __CI_TBL(CAI_DTLB2,    0xc0,    4,  8,        4 * 1024, "4K/4M: 8 entries"), \
254 __CI_TBL(CAI_L2_STLB2, 0xc1,    8,1024,       4 * 1024, "4K/2M: 1024 entries"), \
255 __CI_TBL(CAI_DTLB2,    0xc2,    4, 16,        4 * 1024, "4K/2M: 16 entries"), \
256 __CI_TBL(CAI_L2_STLB,  0xc3,    6,1536,       4 * 1024, NULL), \
257 __CI_TBL(CAI_DTLB2,    0xc4,    4, 32,        4 * 1024, "2M/4M: 32 entries"), \
258 __CI_TBL(CAI_L2_STLB,  0xca,    4,512,        4 * 1024, NULL), \
259 __CI_TBL(CAI_ICACHE,   0x06,    4,        8 * 1024, 32, NULL), \
260 __CI_TBL(CAI_ICACHE,   0x08,    4,       16 * 1024, 32, NULL), \
261 __CI_TBL(CAI_ICACHE,   0x09,    4,       32 * 1024, 64, NULL), \
262 __CI_TBL(CAI_DCACHE,   0x0a,    2,        8 * 1024, 32, NULL), \
263 __CI_TBL(CAI_DCACHE,   0x0c,    4,       16 * 1024, 32, NULL), \
264 __CI_TBL(CAI_DCACHE,   0x0d,    4,       16 * 1024, 64, NULL), \
265 __CI_TBL(CAI_DCACHE,   0x0e,    6,       24 * 1024, 64, NULL), \
266 __CI_TBL(CAI_L2CACHE,  0x21,    8,      256 * 1024, 64, NULL), /* L2 (MLC) */ \
267 __CI_TBL(CAI_L3CACHE,  0x22, 0xff,      512 * 1024, 64, "sectored, 4-way "), \
268 __CI_TBL(CAI_L3CACHE,  0x23, 0xff, 1 * 1024 * 1024, 64, "sectored, 8-way "), \
269 __CI_TBL(CAI_L2CACHE,  0x24,   16, 1 * 1024 * 1024, 64, NULL), \
270 __CI_TBL(CAI_L3CACHE,  0x25, 0xff, 2 * 1024 * 1024, 64, "sectored, 8-way "), \
271 __CI_TBL(CAI_L3CACHE,  0x29, 0xff, 4 * 1024 * 1024, 64, "sectored, 8-way "), \
272 __CI_TBL(CAI_DCACHE,   0x2c,    8,       32 * 1024, 64, NULL), \
273 __CI_TBL(CAI_ICACHE,   0x30,    8,       32 * 1024, 64, NULL), \
274 __CI_TBL(CAI_L2CACHE,  0x39,    4,      128 * 1024, 64, NULL), \
275 __CI_TBL(CAI_L2CACHE,  0x3a,    6,      192 * 1024, 64, NULL), \
276 __CI_TBL(CAI_L2CACHE,  0x3b,    2,      128 * 1024, 64, NULL), \
277 __CI_TBL(CAI_L2CACHE,  0x3c,    4,      256 * 1024, 64, NULL), \
278 __CI_TBL(CAI_L2CACHE,  0x3d,    6,      384 * 1024, 64, NULL), \
279 __CI_TBL(CAI_L2CACHE,  0x3e,    4,      512 * 1024, 64, NULL), \
280 __CI_TBL(CAI_L2CACHE,  0x40,    0,               0,  0, "not present"), \
281 __CI_TBL(CAI_L2CACHE,  0x41,    4,      128 * 1024, 32, NULL), \
282 __CI_TBL(CAI_L2CACHE,  0x42,    4,      256 * 1024, 32, NULL), \
283 __CI_TBL(CAI_L2CACHE,  0x43,    4,      512 * 1024, 32, NULL), \
284 __CI_TBL(CAI_L2CACHE,  0x44,    4, 1 * 1024 * 1024, 32, NULL), \
285 __CI_TBL(CAI_L2CACHE,  0x45,    4, 2 * 1024 * 1024, 32, NULL), \
286 __CI_TBL(CAI_L3CACHE,  0x46,    4, 4 * 1024 * 1024, 64, NULL), \
287 __CI_TBL(CAI_L3CACHE,  0x47,    8, 8 * 1024 * 1024, 64, NULL), \
288 __CI_TBL(CAI_L2CACHE,  0x48,   12, 3 * 1024 * 1024, 64, NULL), \
289 								\
290 /* 0x49 Is L2 on Xeon MP (Family 0f, Model 06), L3 otherwise */	\
291 __CI_TBL(CAI_L2CACHE,  0x49,   16, 4 * 1024 * 1024, 64, NULL), \
292 __CI_TBL(CAI_L3CACHE,  0x49,   16, 4 * 1024 * 1024, 64, NULL), \
293 __CI_TBL(CAI_L3CACHE,  0x4a,   12, 6 * 1024 * 1024, 64, NULL), \
294 __CI_TBL(CAI_L3CACHE,  0x4b,   16, 8 * 1024 * 1024, 64, NULL), \
295 __CI_TBL(CAI_L3CACHE,  0x4c,   12,12 * 1024 * 1024, 64, NULL), \
296 __CI_TBL(CAI_L3CACHE,  0x4d,   16,16 * 1024 * 1024, 64, NULL), \
297 __CI_TBL(CAI_L2CACHE,  0x4e,   24, 6 * 1024 * 1024, 64, NULL), \
298 __CI_TBL(CAI_DCACHE,   0x60,    8,       16 * 1024, 64, NULL), \
299 __CI_TBL(CAI_DCACHE,   0x66,    4,        8 * 1024, 64, NULL), \
300 __CI_TBL(CAI_DCACHE,   0x67,    4,       16 * 1024, 64, NULL), \
301 __CI_TBL(CAI_DCACHE,   0x68,    4,       32 * 1024, 64, NULL), \
302 __CI_TBL(CAI_ICACHE,   0x70,    8,       12 * 1024, 64, "12K uOp cache"), \
303 __CI_TBL(CAI_ICACHE,   0x71,    8,       16 * 1024, 64, "16K uOp cache"), \
304 __CI_TBL(CAI_ICACHE,   0x72,    8,       32 * 1024, 64, "32K uOp cache"), \
305 __CI_TBL(CAI_ICACHE,   0x73,    8,       64 * 1024, 64, "64K uOp cache"), \
306 __CI_TBL(CAI_L2CACHE,  0x78,    4, 1 * 1024 * 1024, 64, NULL), \
307 __CI_TBL(CAI_L2CACHE,  0x79,    8,      128 * 1024, 64, NULL), \
308 __CI_TBL(CAI_L2CACHE,  0x7a,    8,      256 * 1024, 64, NULL), \
309 __CI_TBL(CAI_L2CACHE,  0x7b,    8,      512 * 1024, 64, NULL), \
310 __CI_TBL(CAI_L2CACHE,  0x7c,    8, 1 * 1024 * 1024, 64, NULL), \
311 __CI_TBL(CAI_L2CACHE,  0x7d,    8, 2 * 1024 * 1024, 64, NULL), \
312 __CI_TBL(CAI_L2CACHE,  0x7f,    2,      512 * 1024, 64, NULL), \
313 __CI_TBL(CAI_L2CACHE,  0x80,    8,      512 * 1024, 64, NULL), \
314 __CI_TBL(CAI_L2CACHE,  0x82,    8,      256 * 1024, 32, NULL), \
315 __CI_TBL(CAI_L2CACHE,  0x83,    8,      512 * 1024, 32, NULL), \
316 __CI_TBL(CAI_L2CACHE,  0x84,    8, 1 * 1024 * 1024, 32, NULL), \
317 __CI_TBL(CAI_L2CACHE,  0x85,    8, 2 * 1024 * 1024, 32, NULL), \
318 __CI_TBL(CAI_L2CACHE,  0x86,    4,      512 * 1024, 64, NULL), \
319 __CI_TBL(CAI_L2CACHE,  0x87,    8, 1 * 1024 * 1024, 64, NULL), \
320 __CI_TBL(CAI_L3CACHE,  0xd0,    4,      512 * 1024, 64, NULL), \
321 __CI_TBL(CAI_L3CACHE,  0xd1,    4, 1 * 1024 * 1024, 64, NULL), \
322 __CI_TBL(CAI_L3CACHE,  0xd2,    4, 2 * 1024 * 1024, 64, NULL), \
323 __CI_TBL(CAI_L3CACHE,  0xd6,    8, 1 * 1024 * 1024, 64, NULL), \
324 __CI_TBL(CAI_L3CACHE,  0xd7,    8, 2 * 1024 * 1024, 64, NULL), \
325 __CI_TBL(CAI_L3CACHE,  0xd8,    8, 4 * 1024 * 1024, 64, NULL), \
326 __CI_TBL(CAI_L3CACHE,  0xdc,   12, 3 *  512 * 1024, 64, NULL), \
327 __CI_TBL(CAI_L3CACHE,  0xdd,   12, 3 * 1024 * 1024, 64, NULL), \
328 __CI_TBL(CAI_L3CACHE,  0xde,   12, 6 * 1024 * 1024, 64, NULL), \
329 __CI_TBL(CAI_L3CACHE,  0xe2,   16, 2 * 1024 * 1024, 64, NULL), \
330 __CI_TBL(CAI_L3CACHE,  0xe3,   16, 4 * 1024 * 1024, 64, NULL), \
331 __CI_TBL(CAI_L3CACHE,  0xe4,   16, 8 * 1024 * 1024, 64, NULL), \
332 __CI_TBL(CAI_L3CACHE,  0xea,   24,12 * 1024 * 1024, 64, NULL), \
333 __CI_TBL(CAI_L3CACHE,  0xeb,   24,18 * 1024 * 1024, 64, NULL), \
334 __CI_TBL(CAI_L3CACHE,  0xec,   24,24 * 1024 * 1024, 64, NULL), \
335 __CI_TBL(CAI_PREFETCH, 0xf0,    0,               0, 64, NULL), \
336 __CI_TBL(CAI_PREFETCH, 0xf1,    0,               0,128, NULL), \
337 /* 0xfe means no TLB information in CPUID leaf 2 (and use leaf 0x18) */ \
338 /* 0xff means no cache information in CPUID leaf 2 (and use leaf 4) */ \
339 __CI_TBL(0,               0,    0,               0,  0, NULL)  \
340 }
341 
342 #define AMD_L2L3CACHE_INFO {	     \
343 __CI_TBL(0, 0x01,    1, 0, 0, NULL), \
344 __CI_TBL(0, 0x02,    2, 0, 0, NULL), \
345 __CI_TBL(0, 0x03,    3, 0, 0, NULL), \
346 __CI_TBL(0, 0x04,    4, 0, 0, NULL), \
347 __CI_TBL(0, 0x05,    6, 0, 0, NULL), \
348 __CI_TBL(0, 0x06,    8, 0, 0, NULL), \
349 __CI_TBL(0, 0x08,   16, 0, 0, NULL), \
350     /* 0x09:Use Fn8000_001D */	     \
351 __CI_TBL(0, 0x0a,   32, 0, 0, NULL), \
352 __CI_TBL(0, 0x0b,   48, 0, 0, NULL), \
353 __CI_TBL(0, 0x0c,   64, 0, 0, NULL), \
354 __CI_TBL(0, 0x0d,   96, 0, 0, NULL), \
355 __CI_TBL(0, 0x0e,  128, 0, 0, NULL), \
356 __CI_TBL(0, 0x0f, 0xff, 0, 0, NULL), \
357 __CI_TBL(0, 0x00,    0, 0, 0, NULL)  \
358 }
359 
360 #endif /* _X86_CACHEINFO_H_ */
361