xref: /netbsd-src/sys/arch/sparc64/include/cpu.h (revision 9fbd88883c38d0c0fbfcbe66d76fe6b0fab3f9de)
1 /*	$NetBSD: cpu.h,v 1.29 2001/09/03 13:07:21 mrg Exp $ */
2 
3 /*
4  * Copyright (c) 1992, 1993
5  *	The Regents of the University of California.  All rights reserved.
6  *
7  * This software was developed by the Computer Systems Engineering group
8  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9  * contributed to Berkeley.
10  *
11  * All advertising materials mentioning features or use of this software
12  * must display the following acknowledgement:
13  *	This product includes software developed by the University of
14  *	California, Lawrence Berkeley Laboratory.
15  *
16  * Redistribution and use in source and binary forms, with or without
17  * modification, are permitted provided that the following conditions
18  * are met:
19  * 1. Redistributions of source code must retain the above copyright
20  *    notice, this list of conditions and the following disclaimer.
21  * 2. Redistributions in binary form must reproduce the above copyright
22  *    notice, this list of conditions and the following disclaimer in the
23  *    documentation and/or other materials provided with the distribution.
24  * 3. All advertising materials mentioning features or use of this software
25  *    must display the following acknowledgement:
26  *	This product includes software developed by the University of
27  *	California, Berkeley and its contributors.
28  * 4. Neither the name of the University nor the names of its contributors
29  *    may be used to endorse or promote products derived from this software
30  *    without specific prior written permission.
31  *
32  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42  * SUCH DAMAGE.
43  *
44  *	@(#)cpu.h	8.4 (Berkeley) 1/5/94
45  */
46 
47 #ifndef _CPU_H_
48 #define _CPU_H_
49 
50 /*
51  * CTL_MACHDEP definitions.
52  */
53 #define	CPU_BOOTED_KERNEL	1	/* string: booted kernel name */
54 #define	CPU_MAXID		2	/* number of valid machdep ids */
55 
56 #define	CTL_MACHDEP_NAMES {			\
57 	{ 0, 0 },				\
58 	{ "booted_kernel", CTLTYPE_STRING },	\
59 }
60 
61 #ifdef _KERNEL
62 /*
63  * Exported definitions unique to SPARC cpu support.
64  */
65 
66 #if !defined(_LKM)
67 #include "opt_multiprocessor.h"
68 #include "opt_lockdebug.h"
69 #endif
70 
71 #include <machine/psl.h>
72 #include <machine/reg.h>
73 #include <machine/intr.h>
74 #include <sparc64/sparc64/intreg.h>
75 
76 #include <sys/sched.h>
77 /*
78  * The cpu_info structure is part of a 64KB structure mapped both the kernel
79  * pmap and a single locked TTE a CPUINFO_VA for that particular processor.
80  * Each processor's cpu_info is accessible at CPUINFO_VA only for that
81  * processor.  Other processors can access that through an additional mapping
82  * in the kernel pmap.
83  *
84  * The 64KB page contains:
85  *
86  * cpu_info
87  * interrupt stack (all remaining space)
88  * idle PCB
89  * idle stack (STACKSPACE - sizeof(PCB))
90  * 32KB TSB
91  */
92 
93 struct cpu_info {
94 	/* Most important fields first */
95 	struct proc		*ci_curproc;
96 	struct pcb		*ci_cpcb;	/* also initial stack */
97 	struct cpu_info		*ci_next;
98 
99 	struct proc		*ci_fpproc;
100 	int			ci_number;
101 	int			ci_upaid;
102 	struct schedstate_percpu ci_schedstate; /* scheduler state */
103 
104 	/* DEBUG/DIAGNOSTIC stuff */
105 	u_long			ci_spin_locks;	/* # of spin locks held */
106 	u_long			ci_simple_locks;/* # of simple locks held */
107 
108 	/* Spinning up the CPU */
109 	void			(*ci_spinup) __P((void)); /* spinup routine */
110 	void			*ci_initstack;
111 	paddr_t			ci_paddr;	/* Phys addr of this structure. */
112 };
113 
114 extern struct cpu_info *cpus;
115 extern struct cpu_info cpu_info_store;
116 
117 #if 1
118 #define	curcpu()	(&cpu_info_store)
119 #else
120 #define	curcpu()	((struct cpu_info *)CPUINFO_VA)
121 #endif
122 
123 /*
124  * definitions of cpu-dependent requirements
125  * referenced in generic code
126  */
127 #define	cpu_swapin(p)	/* nothing */
128 #define	cpu_swapout(p)	/* nothing */
129 #define	cpu_wait(p)	/* nothing */
130 #if 1
131 #define cpu_number()	0
132 #else
133 #define	cpu_number()	(curcpu()->ci_number)
134 #endif
135 
136 /*
137  * Arguments to hardclock, softclock and gatherstats encapsulate the
138  * previous machine state in an opaque clockframe.  The ipl is here
139  * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
140  * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
141  */
142 extern int intstack[];
143 extern int eintstack[];
144 struct clockframe {
145 	struct trapframe64 t;
146 };
147 
148 #define	CLKF_USERMODE(framep)	(((framep)->t.tf_tstate & TSTATE_PRIV) == 0)
149 #define	CLKF_BASEPRI(framep)	(((framep)->t.tf_oldpil) == 0)
150 #define	CLKF_PC(framep)		((framep)->t.tf_pc)
151 #define	CLKF_INTR(framep)	((!CLKF_USERMODE(framep))&&\
152 				(((framep)->t.tf_kstack < (vaddr_t)EINTSTACK)&&\
153 				((framep)->t.tf_kstack > (vaddr_t)INTSTACK)))
154 
155 /*
156  * Software interrupt request `register'.
157  */
158 #ifdef DEPRECATED
159 union sir {
160 	int	sir_any;
161 	char	sir_which[4];
162 } sir;
163 
164 #define SIR_NET		0
165 #define SIR_CLOCK	1
166 #endif
167 
168 extern struct intrhand soft01intr, soft01net, soft01clock;
169 
170 #if 0
171 #define setsoftint()	send_softint(-1, IPL_SOFTINT, &soft01intr)
172 #define setsoftnet()	send_softint(-1, IPL_SOFTNET, &soft01net)
173 #else
174 void setsoftint __P((void));
175 void setsoftnet __P((void));
176 #endif
177 
178 int	want_ast;
179 
180 /*
181  * Preempt the current process if in interrupt from user mode,
182  * or after the current trap/syscall if in system mode.
183  */
184 int	want_resched;		/* resched() was called */
185 #define	need_resched(ci)	(want_resched = 1, want_ast = 1)
186 
187 /*
188  * Give a profiling tick to the current process when the user profiling
189  * buffer pages are invalid.  On the sparc, request an ast to send us
190  * through trap(), marking the proc as needing a profiling tick.
191  */
192 #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, want_ast = 1)
193 
194 /*
195  * Notify the current process (p) that it has a signal pending,
196  * process as soon as possible.
197  */
198 #define	signotify(p)		(want_ast = 1)
199 
200 /*
201  * Only one process may own the FPU state.
202  *
203  * XXX this must be per-cpu (eventually)
204  */
205 struct	proc *fpproc;		/* FPU owner */
206 int	foundfpu;		/* true => we have an FPU */
207 
208 /*
209  * Interrupt handler chains.  Interrupt handlers should return 0 for
210  * ``not me'' or 1 (``I took care of it'').  intr_establish() inserts a
211  * handler into the list.  The handler is called with its (single)
212  * argument, or with a pointer to a clockframe if ih_arg is NULL.
213  */
214 struct intrhand {
215 	int			(*ih_fun) __P((void *));
216 	void			*ih_arg;
217 	short			ih_number;	/* interrupt number */
218 						/* the H/W provides */
219 	char			ih_pil;		/* interrupt priority */
220 	struct intrhand		*ih_next;	/* global list */
221 	struct intrhand		*ih_pending;	/* interrupt queued */
222 	volatile u_int64_t	*ih_map;	/* Interrupt map reg */
223 	volatile u_int64_t	*ih_clr;	/* clear interrupt reg */
224 };
225 extern struct intrhand *intrhand[];
226 extern struct intrhand *intrlev[MAXINTNUM];
227 
228 void	intr_establish __P((int level, struct intrhand *));
229 
230 /* cpu.c */
231 paddr_t cpu_alloc __P((void));
232 u_int64_t cpu_init __P((paddr_t, int));
233 /* disksubr.c */
234 struct dkbad;
235 int isbad __P((struct dkbad *bt, int, int, int));
236 /* machdep.c */
237 int	ldcontrolb __P((caddr_t));
238 void	dumpconf __P((void));
239 caddr_t	reserve_dumppages __P((caddr_t));
240 /* clock.c */
241 struct timeval;
242 int	tickintr __P((void *)); /* level 10 (tick) interrupt code */
243 int	clockintr __P((void *));/* level 10 (clock) interrupt code */
244 int	statintr __P((void *));	/* level 14 (statclock) interrupt code */
245 /* locore.s */
246 struct fpstate64;
247 void	savefpstate __P((struct fpstate64 *));
248 void	loadfpstate __P((struct fpstate64 *));
249 u_int64_t	probeget __P((paddr_t, int, int));
250 int	probeset __P((paddr_t, int, int, u_int64_t));
251 #if 0
252 void	write_all_windows __P((void));
253 void	write_user_windows __P((void));
254 #else
255 #define	 write_all_windows() __asm __volatile("flushw" : : )
256 #define	 write_user_windows() __asm __volatile("flushw" : : )
257 #endif
258 void 	proc_trampoline __P((void));
259 struct pcb;
260 void	snapshot __P((struct pcb *));
261 struct frame *getfp __P((void));
262 int	xldcontrolb __P((caddr_t, struct pcb *));
263 void	copywords __P((const void *, void *, size_t));
264 void	qcopy __P((const void *, void *, size_t));
265 void	qzero __P((void *, size_t));
266 void	switchtoctx __P((int));
267 /* locore2.c */
268 void	remrq __P((struct proc *));
269 /* trap.c */
270 void	kill_user_windows __P((struct proc *));
271 int	rwindow_save __P((struct proc *));
272 /* amd7930intr.s */
273 void	amd7930_trap __P((void));
274 /* cons.c */
275 int	cnrom __P((void));
276 /* zs.c */
277 void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
278 #ifdef KGDB
279 void zs_kgdb_init __P((void));
280 #endif
281 /* fb.c */
282 void	fb_unblank __P((void));
283 /* kgdb_stub.c */
284 #ifdef KGDB
285 void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
286 void kgdb_connect __P((int));
287 void kgdb_panic __P((void));
288 #endif
289 /* emul.c */
290 int	fixalign __P((struct proc *, struct trapframe64 *));
291 int	emulinstr __P((vaddr_t, struct trapframe64 *));
292 
293 /*
294  *
295  * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
296  * of the trap vector table.  The next eight bits are supplied by the
297  * hardware when the trap occurs, and the bottom four bits are always
298  * zero (so that we can shove up to 16 bytes of executable code---exactly
299  * four instructions---into each trap vector).
300  *
301  * The hardware allocates half the trap vectors to hardware and half to
302  * software.
303  *
304  * Traps have priorities assigned (lower number => higher priority).
305  */
306 
307 struct trapvec {
308 	int	tv_instr[8];		/* the eight instructions */
309 };
310 extern struct trapvec *trapbase;	/* the 256 vectors */
311 
312 extern void wzero __P((void *, u_int));
313 extern void wcopy __P((const void *, void *, u_int));
314 
315 #endif /* _KERNEL */
316 #endif /* _CPU_H_ */
317