1 /* $NetBSD: pyro.c,v 1.24 2021/05/10 23:53:44 thorpej Exp $ */ 2 /* from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $ */ 3 4 /* 5 * Copyright (c) 2002 Jason L. Wright (jason@thought.net) 6 * Copyright (c) 2003 Henric Jungheim 7 * Copyright (c) 2007 Mark Kettenis 8 * Copyright (c) 2011 Matthew R. Green 9 * All rights reserved. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 22 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 23 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 24 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 25 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 26 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 28 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 29 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 * POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 #include <sys/cdefs.h> 34 __KERNEL_RCSID(0, "$NetBSD: pyro.c,v 1.24 2021/05/10 23:53:44 thorpej Exp $"); 35 36 #include <sys/param.h> 37 #include <sys/device.h> 38 #include <sys/errno.h> 39 #include <sys/malloc.h> 40 #include <sys/kmem.h> 41 #include <sys/systm.h> 42 43 #define _SPARC_BUS_DMA_PRIVATE 44 #include <sys/bus.h> 45 #include <machine/autoconf.h> 46 47 #ifdef DDB 48 #include <machine/db_machdep.h> 49 #endif 50 51 #include <dev/pci/pcivar.h> 52 #include <dev/pci/pcireg.h> 53 54 #include <sparc64/dev/iommureg.h> 55 #include <sparc64/dev/iommuvar.h> 56 #include <sparc64/dev/pyrovar.h> 57 58 #ifdef DEBUG 59 #define PDB_PROM 0x01 60 #define PDB_BUSMAP 0x02 61 #define PDB_INTR 0x04 62 #define PDB_CONF 0x08 63 int pyro_debug = 0x0; 64 #define DPRINTF(l, s) do { if (pyro_debug & l) printf s; } while (0) 65 #else 66 #define DPRINTF(l, s) 67 #endif 68 69 #define FIRE_RESET_GEN 0x7010 70 71 #define FIRE_RESET_GEN_XIR 0x0000000000000002L 72 73 #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK 0x000003c0 74 #define FIRE_INTRMAP_INT_CNTRL_NUM0 0x00000040 75 #define FIRE_INTRMAP_INT_CNTRL_NUM1 0x00000080 76 #define FIRE_INTRMAP_INT_CNTRL_NUM2 0x00000100 77 #define FIRE_INTRMAP_INT_CNTRL_NUM3 0x00000200 78 #define FIRE_INTRMAP_T_JPID_SHIFT 26 79 #define FIRE_INTRMAP_T_JPID_MASK 0x7c000000 80 81 #define OBERON_INTRMAP_T_DESTID_SHIFT 21 82 #define OBERON_INTRMAP_T_DESTID_MASK 0x7fe00000 83 84 extern struct sparc_pci_chipset _sparc_pci_chipset; 85 86 int pyro_match(device_t, cfdata_t, void *); 87 void pyro_attach(device_t, device_t, void *); 88 int pyro_print(void *, const char *); 89 90 CFATTACH_DECL_NEW(pyro, sizeof(struct pyro_softc), 91 pyro_match, pyro_attach, NULL, NULL); 92 93 void pyro_init(struct pyro_softc *, int); 94 void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *); 95 96 pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int, 97 pci_chipset_tag_t); 98 bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *); 99 bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *); 100 bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *); 101 bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int); 102 bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *); 103 104 #if 0 105 int pyro_conf_size(pci_chipset_tag_t, pcitag_t); 106 #endif 107 pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int); 108 void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t); 109 110 static void * pyro_pci_intr_establish(pci_chipset_tag_t pc, 111 pci_intr_handle_t ih, int level, 112 int (*func)(void *), void *arg); 113 114 int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *); 115 int pyro_bus_map(bus_space_tag_t, bus_addr_t, 116 bus_size_t, int, vaddr_t, bus_space_handle_t *); 117 paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t, 118 int, int); 119 void *pyro_intr_establish(bus_space_tag_t, int, int, 120 int (*)(void *), void *, void (*)(void)); 121 122 int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int, 123 bus_size_t, bus_size_t, int, bus_dmamap_t *); 124 125 int 126 pyro_match(device_t parent, cfdata_t match, void *aux) 127 { 128 struct mainbus_attach_args *ma = aux; 129 char *str; 130 131 if (strcmp(ma->ma_name, "pci") != 0) 132 return (0); 133 134 str = prom_getpropstring(ma->ma_node, "compatible"); 135 if (strcmp(str, "pciex108e,80f0") == 0 || 136 strcmp(str, "pciex108e,80f8") == 0) 137 return (1); 138 139 return (0); 140 } 141 142 void 143 pyro_attach(device_t parent, device_t self, void *aux) 144 { 145 struct pyro_softc *sc = device_private(self); 146 struct mainbus_attach_args *ma = aux; 147 char *str; 148 int busa; 149 150 sc->sc_dev = self; 151 sc->sc_node = ma->ma_node; 152 sc->sc_dmat = ma->ma_dmatag; 153 sc->sc_bustag = ma->ma_bustag; 154 sc->sc_csr = ma->ma_reg[0].ur_paddr; 155 sc->sc_xbc = ma->ma_reg[1].ur_paddr; 156 sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT); 157 158 if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000) 159 busa = 1; 160 else 161 busa = 0; 162 163 if (bus_space_map(sc->sc_bustag, sc->sc_csr, 164 ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) { 165 printf(": failed to map csr registers\n"); 166 return; 167 } 168 169 if (bus_space_map(sc->sc_bustag, sc->sc_xbc, 170 ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) { 171 printf(": failed to map xbc registers\n"); 172 return; 173 } 174 175 str = prom_getpropstring(ma->ma_node, "compatible"); 176 if (strcmp(str, "pciex108e,80f8") == 0) 177 sc->sc_oberon = 1; 178 179 pyro_init(sc, busa); 180 } 181 182 void 183 pyro_init(struct pyro_softc *sc, int busa) 184 { 185 struct pyro_pbm *pbm; 186 struct pcibus_attach_args pba; 187 int *busranges = NULL, nranges; 188 189 pbm = kmem_zalloc(sizeof(*pbm), KM_SLEEP); 190 pbm->pp_sc = sc; 191 pbm->pp_bus_a = busa; 192 193 if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range), 194 &pbm->pp_nrange, (void **)&pbm->pp_range)) 195 panic("pyro: can't get ranges"); 196 197 if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges, 198 (void **)&busranges)) 199 panic("pyro: can't get bus-range"); 200 201 printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n", 202 sc->sc_oberon ? "Oberon" : "Fire", 203 prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign, 204 busa ? 'A' : 'B', busranges[0], busranges[1]); 205 206 printf("%s: ", device_xname(sc->sc_dev)); 207 pyro_init_iommu(sc, pbm); 208 209 pbm->pp_memt = pyro_alloc_mem_tag(pbm); 210 pbm->pp_iot = pyro_alloc_io_tag(pbm); 211 pbm->pp_cfgt = pyro_alloc_config_tag(pbm); 212 pbm->pp_dmat = pyro_alloc_dma_tag(pbm); 213 pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) | 214 (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0); 215 216 if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh)) 217 panic("pyro: can't map config space"); 218 219 pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset); 220 pbm->pp_pc->spc_busmax = busranges[1]; 221 pbm->pp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->pp_pc->spc_busnode), 222 KM_SLEEP); 223 224 #if 0 225 pbm->pp_pc->bustag = pbm->pp_cfgt; 226 pbm->pp_pc->bushandle = pbm->pp_cfgh; 227 #endif 228 229 bzero(&pba, sizeof(pba)); 230 pba.pba_bus = busranges[0]; 231 pba.pba_pc = pbm->pp_pc; 232 pba.pba_flags = pbm->pp_flags; 233 pba.pba_dmat = pbm->pp_dmat; 234 pba.pba_dmat64 = NULL; /* XXX */ 235 pba.pba_memt = pbm->pp_memt; 236 pba.pba_iot = pbm->pp_iot; 237 238 free(busranges, M_DEVBUF); 239 240 config_found(sc->sc_dev, &pba, pyro_print, 241 CFARG_DEVHANDLE, prom_node_to_devhandle(sc->sc_node), 242 CFARG_EOL); 243 } 244 245 void 246 pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm) 247 { 248 struct iommu_state *is = &pbm->pp_is; 249 int tsbsize = 7; 250 u_int32_t iobase = -1; 251 char *name; 252 253 pbm->pp_sb.sb_is = is; 254 is->is_bustag = sc->sc_bustag; 255 256 if (bus_space_subregion(is->is_bustag, sc->sc_csrh, 257 0x40000, 0x100, &is->is_iommu)) { 258 panic("pyro: unable to create iommu handle"); 259 } 260 261 /* We have no STC. */ 262 is->is_sb[0] = NULL; 263 264 name = kmem_asprintf("%s dvma", device_xname(sc->sc_dev)); 265 266 /* Tell iommu how to set the TSB size. */ 267 is->is_flags = IOMMU_TSBSIZE_IN_PTSB; 268 269 /* On Oberon, we need to flush the cache. */ 270 if (sc->sc_oberon) 271 is->is_flags |= IOMMU_FLUSH_CACHE; 272 273 iommu_init(name, is, tsbsize, iobase); 274 } 275 276 int 277 pyro_print(void *aux, const char *p) 278 { 279 if (p == NULL) 280 return (UNCONF); 281 return (QUIET); 282 } 283 284 pcireg_t 285 pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg) 286 { 287 struct pyro_pbm *pp = pc->cookie; 288 pcireg_t val = (pcireg_t)~0; 289 int s; 290 291 DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg)); 292 if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) { 293 s = splhigh(); 294 struct cpu_info *ci = curcpu(); 295 ci->ci_pci_probe = true; 296 membar_Sync(); 297 val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh, 298 (PCITAG_OFFSET(tag) << 4) + reg); 299 membar_Sync(); 300 if (ci->ci_pci_fault) 301 val = (pcireg_t)~0; 302 ci->ci_pci_probe = ci->ci_pci_fault = false; 303 splx(s); 304 } 305 DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val)); 306 return (val); 307 } 308 309 void 310 pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data) 311 { 312 struct pyro_pbm *pp = pc->cookie; 313 314 DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__, 315 (long)tag, reg, (int)data)); 316 317 /* If we don't know it, just punt it. */ 318 if (PCITAG_NODE(tag) == -1) { 319 DPRINTF(PDB_CONF, (" .. bad addr\n")); 320 return; 321 } 322 323 if ((unsigned int)reg >= PCI_CONF_SIZE) 324 return; 325 326 bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh, 327 (PCITAG_OFFSET(tag) << 4) + reg, data); 328 DPRINTF(PDB_CONF, (" .. done\n")); 329 } 330 331 /* 332 * Bus-specific interrupt mapping 333 */ 334 int 335 pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp) 336 { 337 struct pyro_pbm *pp = pa->pa_pc->cookie; 338 struct pyro_softc *sc = pp->pp_sc; 339 u_int dev; 340 341 if (*ihp != (pci_intr_handle_t)-1) { 342 *ihp |= sc->sc_ign; 343 DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp)); 344 return (0); 345 } 346 347 /* 348 * We didn't find a PROM mapping for this interrupt. Try to 349 * construct one ourselves based on the swizzled interrupt pin 350 * and the interrupt mapping for PCI slots documented in the 351 * UltraSPARC-IIi User's Manual. 352 */ 353 354 if (pa->pa_intrpin == 0) { 355 DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__)); 356 return (-1); 357 } 358 359 /* 360 * This deserves some documentation. Should anyone 361 * have anything official looking, please speak up. 362 */ 363 dev = pa->pa_device - 1; 364 365 *ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT; 366 *ihp |= (dev << 2) & INTMAP_PCISLOT; 367 *ihp |= sc->sc_ign; 368 369 DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp)); 370 return (0); 371 } 372 373 bus_space_tag_t 374 pyro_alloc_mem_tag(struct pyro_pbm *pp) 375 { 376 return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE)); 377 } 378 379 bus_space_tag_t 380 pyro_alloc_io_tag(struct pyro_pbm *pp) 381 { 382 return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE)); 383 } 384 385 bus_space_tag_t 386 pyro_alloc_config_tag(struct pyro_pbm *pp) 387 { 388 return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE)); 389 } 390 391 bus_space_tag_t 392 pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type) 393 { 394 struct pyro_softc *sc = pbm->pp_sc; 395 struct sparc_bus_space_tag *bt; 396 397 bt = kmem_zalloc(sizeof(*bt), KM_SLEEP); 398 399 #if 0 400 snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)", 401 device_xname(sc->sc_dev), name, ss, asi); 402 #endif 403 404 bt->cookie = pbm; 405 bt->parent = sc->sc_bustag; 406 bt->type = type; 407 bt->sparc_bus_map = pyro_bus_map; 408 bt->sparc_bus_mmap = pyro_bus_mmap; 409 bt->sparc_intr_establish = pyro_intr_establish; 410 return (bt); 411 } 412 413 bus_dma_tag_t 414 pyro_alloc_dma_tag(struct pyro_pbm *pbm) 415 { 416 struct pyro_softc *sc = pbm->pp_sc; 417 bus_dma_tag_t dt, pdt = sc->sc_dmat; 418 419 dt = kmem_zalloc(sizeof(*dt), KM_SLEEP); 420 dt->_cookie = pbm; 421 dt->_parent = pdt; 422 #define PCOPY(x) dt->x = pdt->x 423 dt->_dmamap_create = pyro_dmamap_create; 424 PCOPY(_dmamap_destroy); 425 dt->_dmamap_load = iommu_dvmamap_load; 426 PCOPY(_dmamap_load_mbuf); 427 PCOPY(_dmamap_load_uio); 428 dt->_dmamap_load_raw = iommu_dvmamap_load_raw; 429 dt->_dmamap_unload = iommu_dvmamap_unload; 430 dt->_dmamap_sync = iommu_dvmamap_sync; 431 dt->_dmamem_alloc = iommu_dvmamem_alloc; 432 dt->_dmamem_free = iommu_dvmamem_free; 433 dt->_dmamem_map = iommu_dvmamem_map; 434 dt->_dmamem_unmap = iommu_dvmamem_unmap; 435 PCOPY(_dmamem_mmap); 436 #undef PCOPY 437 return (dt); 438 } 439 440 pci_chipset_tag_t 441 pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc) 442 { 443 pci_chipset_tag_t npc; 444 445 npc = kmem_alloc(sizeof *npc, KM_SLEEP); 446 memcpy(npc, pc, sizeof *pc); 447 npc->cookie = pbm; 448 npc->rootnode = node; 449 npc->spc_conf_read = pyro_conf_read; 450 npc->spc_conf_write = pyro_conf_write; 451 npc->spc_intr_map = pyro_intr_map; 452 npc->spc_intr_establish = pyro_pci_intr_establish; 453 npc->spc_find_ino = NULL; 454 return (npc); 455 } 456 457 int 458 pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size, 459 int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags, 460 bus_dmamap_t *dmamp) 461 { 462 struct pyro_pbm *pbm = t->_cookie; 463 int error; 464 465 error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz, 466 boundary, flags, dmamp); 467 if (error == 0) 468 (*dmamp)->_dm_cookie = &pbm->pp_sb; 469 return error; 470 } 471 472 int 473 pyro_bus_map(bus_space_tag_t t, bus_addr_t offset, 474 bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp) 475 { 476 struct pyro_pbm *pbm = t->cookie; 477 struct pyro_softc *sc = pbm->pp_sc; 478 int i, ss; 479 480 DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d", 481 t->type, 482 (unsigned long long)offset, 483 (unsigned long long)size, 484 flags)); 485 486 /* 487 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it 488 * out for now until someone can verify whether it works on pyro 489 */ 490 flags &= ~BUS_SPACE_MAP_PREFETCHABLE; 491 492 ss = sparc_pci_childspace(t->type); 493 DPRINTF(PDB_BUSMAP, (" cspace %d", ss)); 494 495 if (t->parent == 0 || t->parent->sparc_bus_map == 0) { 496 printf("\n_pyro_bus_map: invalid parent"); 497 return (EINVAL); 498 } 499 500 for (i = 0; i < pbm->pp_nrange; i++) { 501 bus_addr_t paddr; 502 struct pyro_range *pr = &pbm->pp_range[i]; 503 504 if (((pr->cspace >> 24) & 0x03) != ss) 505 continue; 506 507 paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset); 508 return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size, 509 flags, 0, hp)); 510 } 511 512 return (EINVAL); 513 } 514 515 paddr_t 516 pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, 517 off_t off, int prot, int flags) 518 { 519 bus_addr_t offset = paddr; 520 struct pyro_pbm *pbm = t->cookie; 521 struct pyro_softc *sc = pbm->pp_sc; 522 int i, ss; 523 524 /* 525 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it 526 * out for now until someone can verify whether it works on pyro 527 */ 528 flags &= ~BUS_SPACE_MAP_PREFETCHABLE; 529 530 ss = sparc_pci_childspace(t->type); 531 532 DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n", 533 prot, flags, (unsigned long long)paddr)); 534 535 if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) { 536 printf("\n_pyro_bus_mmap: invalid parent"); 537 return (-1); 538 } 539 540 for (i = 0; i < pbm->pp_nrange; i++) { 541 struct pyro_range *pr = &pbm->pp_range[i]; 542 543 if (((pr->cspace >> 24) & 0x03) != ss) 544 continue; 545 546 paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset); 547 return (bus_space_mmap(sc->sc_bustag, paddr, off, 548 prot, flags)); 549 } 550 551 return (-1); 552 } 553 554 void * 555 pyro_intr_establish(bus_space_tag_t t, int ihandle, int level, 556 int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */) 557 { 558 struct pyro_pbm *pbm = t->cookie; 559 struct pyro_softc *sc = pbm->pp_sc; 560 struct intrhand *ih = NULL; 561 volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL; 562 u_int64_t *imapbase, *iclrbase; 563 int ino; 564 565 ino = INTINO(ihandle); 566 DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %#x", __func__, (u_long)ihandle, level, ino)); 567 568 if (level == IPL_NONE) 569 level = INTLEV(ihandle); 570 if (level == IPL_NONE) { 571 printf(": no IPL, setting IPL 2.\n"); 572 level = 2; 573 } 574 575 imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000); 576 iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400); 577 intrmapptr = &imapbase[ino]; 578 intrclrptr = &iclrbase[ino]; 579 DPRINTF(PDB_INTR, (" mapptr %p clrptr %p\n", intrmapptr, intrclrptr)); 580 581 ino |= INTVEC(ihandle); 582 583 ih = intrhand_alloc(); 584 585 /* Register the map and clear intr registers */ 586 ih->ih_map = intrmapptr; 587 ih->ih_clr = intrclrptr; 588 589 ih->ih_ivec = ihandle; 590 ih->ih_fun = handler; 591 ih->ih_arg = arg; 592 ih->ih_pil = level; 593 ih->ih_number = ino; 594 ih->ih_pending = 0; 595 596 intr_establish(ih->ih_pil, level != IPL_VM, ih); 597 598 if (intrmapptr != NULL) { 599 u_int64_t imap; 600 601 imap = *intrmapptr; 602 DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__, 603 (unsigned long long)imap)); 604 imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK; 605 imap |= FIRE_INTRMAP_INT_CNTRL_NUM0; 606 DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx", 607 (unsigned long long)imap)); 608 if (sc->sc_oberon) { 609 imap &= ~OBERON_INTRMAP_T_DESTID_MASK; 610 imap |= CPU_JUPITERID << 611 OBERON_INTRMAP_T_DESTID_SHIFT; 612 } else { 613 imap &= ~FIRE_INTRMAP_T_JPID_MASK; 614 imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT; 615 } 616 DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx", 617 (unsigned long long)imap)); 618 imap |= INTMAP_V; 619 *intrmapptr = imap; 620 DPRINTF(PDB_INTR, ("; writing intrmap = %016qx", 621 (unsigned long long)imap)); 622 imap = *intrmapptr; 623 ih->ih_number |= imap & INTMAP_INR; 624 DPRINTF(PDB_INTR, ("; reread intrmap = %016qx, " 625 "set ih_number to %x\n", 626 (unsigned long long)imap, ih->ih_number)); 627 } 628 if (intrclrptr) { 629 /* set state to IDLE */ 630 *intrclrptr = 0; 631 } 632 633 return (ih); 634 } 635 636 static void * 637 pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level, 638 int (*func)(void *), void *arg) 639 { 640 void *cookie; 641 struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie; 642 643 DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level)); 644 cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg); 645 646 DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie)); 647 return (cookie); 648 } 649