xref: /netbsd-src/sys/arch/sparc64/dev/pyro.c (revision 181254a7b1bdde6873432bffef2d2decc4b5c22f)
1 /*	$NetBSD: pyro.c,v 1.20 2019/11/10 21:16:33 chs Exp $	*/
2 /*	from: $OpenBSD: pyro.c,v 1.20 2010/12/05 15:15:14 kettenis Exp $	*/
3 
4 /*
5  * Copyright (c) 2002 Jason L. Wright (jason@thought.net)
6  * Copyright (c) 2003 Henric Jungheim
7  * Copyright (c) 2007 Mark Kettenis
8  * Copyright (c) 2011 Matthew R. Green
9  * All rights reserved.
10  *
11  * Redistribution and use in source and binary forms, with or without
12  * modification, are permitted provided that the following conditions
13  * are met:
14  * 1. Redistributions of source code must retain the above copyright
15  *    notice, this list of conditions and the following disclaimer.
16  * 2. Redistributions in binary form must reproduce the above copyright
17  *    notice, this list of conditions and the following disclaimer in the
18  *    documentation and/or other materials provided with the distribution.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
22  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
23  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
24  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
25  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
26  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
28  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
29  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30  * POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 #include <sys/cdefs.h>
34 __KERNEL_RCSID(0, "$NetBSD: pyro.c,v 1.20 2019/11/10 21:16:33 chs Exp $");
35 
36 #include <sys/param.h>
37 #include <sys/device.h>
38 #include <sys/errno.h>
39 #include <sys/malloc.h>
40 #include <sys/systm.h>
41 
42 #define _SPARC_BUS_DMA_PRIVATE
43 #include <sys/bus.h>
44 #include <machine/autoconf.h>
45 
46 #ifdef DDB
47 #include <machine/db_machdep.h>
48 #endif
49 
50 #include <dev/pci/pcivar.h>
51 #include <dev/pci/pcireg.h>
52 
53 #include <sparc64/dev/iommureg.h>
54 #include <sparc64/dev/iommuvar.h>
55 #include <sparc64/dev/pyrovar.h>
56 
57 #ifdef DEBUG
58 #define PDB_PROM        0x01
59 #define PDB_BUSMAP      0x02
60 #define PDB_INTR        0x04
61 #define PDB_CONF        0x08
62 int pyro_debug = 0x0;
63 #define DPRINTF(l, s)   do { if (pyro_debug & l) printf s; } while (0)
64 #else
65 #define DPRINTF(l, s)
66 #endif
67 
68 #define FIRE_RESET_GEN			0x7010
69 
70 #define FIRE_RESET_GEN_XIR		0x0000000000000002L
71 
72 #define FIRE_INTRMAP_INT_CNTRL_NUM_MASK	0x000003c0
73 #define FIRE_INTRMAP_INT_CNTRL_NUM0	0x00000040
74 #define FIRE_INTRMAP_INT_CNTRL_NUM1	0x00000080
75 #define FIRE_INTRMAP_INT_CNTRL_NUM2	0x00000100
76 #define FIRE_INTRMAP_INT_CNTRL_NUM3	0x00000200
77 #define FIRE_INTRMAP_T_JPID_SHIFT	26
78 #define FIRE_INTRMAP_T_JPID_MASK	0x7c000000
79 
80 #define OBERON_INTRMAP_T_DESTID_SHIFT	21
81 #define OBERON_INTRMAP_T_DESTID_MASK	0x7fe00000
82 
83 extern struct sparc_pci_chipset _sparc_pci_chipset;
84 
85 int pyro_match(device_t, cfdata_t, void *);
86 void pyro_attach(device_t, device_t, void *);
87 int pyro_print(void *, const char *);
88 
89 CFATTACH_DECL_NEW(pyro, sizeof(struct pyro_softc),
90     pyro_match, pyro_attach, NULL, NULL);
91 
92 void pyro_init(struct pyro_softc *, int);
93 void pyro_init_iommu(struct pyro_softc *, struct pyro_pbm *);
94 
95 pci_chipset_tag_t pyro_alloc_chipset(struct pyro_pbm *, int,
96     pci_chipset_tag_t);
97 bus_space_tag_t pyro_alloc_mem_tag(struct pyro_pbm *);
98 bus_space_tag_t pyro_alloc_io_tag(struct pyro_pbm *);
99 bus_space_tag_t pyro_alloc_config_tag(struct pyro_pbm *);
100 bus_space_tag_t pyro_alloc_bus_tag(struct pyro_pbm *, const char *, int);
101 bus_dma_tag_t pyro_alloc_dma_tag(struct pyro_pbm *);
102 
103 #if 0
104 int pyro_conf_size(pci_chipset_tag_t, pcitag_t);
105 #endif
106 pcireg_t pyro_conf_read(pci_chipset_tag_t, pcitag_t, int);
107 void pyro_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
108 
109 static void * pyro_pci_intr_establish(pci_chipset_tag_t pc,
110 				      pci_intr_handle_t ih, int level,
111 				      int (*func)(void *), void *arg);
112 
113 int pyro_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
114 int pyro_bus_map(bus_space_tag_t, bus_addr_t,
115     bus_size_t, int, vaddr_t, bus_space_handle_t *);
116 paddr_t pyro_bus_mmap(bus_space_tag_t, bus_addr_t, off_t,
117     int, int);
118 void *pyro_intr_establish(bus_space_tag_t, int, int,
119     int (*)(void *), void *, void (*)(void));
120 
121 int pyro_dmamap_create(bus_dma_tag_t, bus_size_t, int,
122     bus_size_t, bus_size_t, int, bus_dmamap_t *);
123 
124 int
125 pyro_match(device_t parent, cfdata_t match, void *aux)
126 {
127 	struct mainbus_attach_args *ma = aux;
128 	char *str;
129 
130 	if (strcmp(ma->ma_name, "pci") != 0)
131 		return (0);
132 
133 	str = prom_getpropstring(ma->ma_node, "compatible");
134 	if (strcmp(str, "pciex108e,80f0") == 0 ||
135 	    strcmp(str, "pciex108e,80f8") == 0)
136 		return (1);
137 
138 	return (0);
139 }
140 
141 void
142 pyro_attach(device_t parent, device_t self, void *aux)
143 {
144 	struct pyro_softc *sc = device_private(self);
145 	struct mainbus_attach_args *ma = aux;
146 	char *str;
147 	int busa;
148 
149 	sc->sc_dev = self;
150 	sc->sc_node = ma->ma_node;
151 	sc->sc_dmat = ma->ma_dmatag;
152 	sc->sc_bustag = ma->ma_bustag;
153 	sc->sc_csr = ma->ma_reg[0].ur_paddr;
154 	sc->sc_xbc = ma->ma_reg[1].ur_paddr;
155 	sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
156 
157 	if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
158 		busa = 1;
159 	else
160 		busa = 0;
161 
162 	if (bus_space_map(sc->sc_bustag, sc->sc_csr,
163 	    ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR, &sc->sc_csrh)) {
164 		printf(": failed to map csr registers\n");
165 		return;
166 	}
167 
168 	if (bus_space_map(sc->sc_bustag, sc->sc_xbc,
169 	    ma->ma_reg[1].ur_len, 0, &sc->sc_xbch)) {
170 		printf(": failed to map xbc registers\n");
171 		return;
172 	}
173 
174 	str = prom_getpropstring(ma->ma_node, "compatible");
175 	if (strcmp(str, "pciex108e,80f8") == 0)
176 		sc->sc_oberon = 1;
177 
178 	pyro_init(sc, busa);
179 }
180 
181 void
182 pyro_init(struct pyro_softc *sc, int busa)
183 {
184 	struct pyro_pbm *pbm;
185 	struct pcibus_attach_args pba;
186 	int *busranges = NULL, nranges;
187 
188 	pbm = malloc(sizeof(*pbm), M_DEVBUF, M_WAITOK | M_ZERO);
189 	pbm->pp_sc = sc;
190 	pbm->pp_bus_a = busa;
191 
192 	if (prom_getprop(sc->sc_node, "ranges", sizeof(struct pyro_range),
193 	    &pbm->pp_nrange, (void **)&pbm->pp_range))
194 		panic("pyro: can't get ranges");
195 
196 	if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
197 	    (void **)&busranges))
198 		panic("pyro: can't get bus-range");
199 
200 	printf(": \"%s\", rev %d, ign %x, bus %c %d to %d\n",
201 	    sc->sc_oberon ? "Oberon" : "Fire",
202 	    prom_getpropint(sc->sc_node, "module-revision#", 0), sc->sc_ign,
203 	    busa ? 'A' : 'B', busranges[0], busranges[1]);
204 
205 	printf("%s: ", device_xname(sc->sc_dev));
206 	pyro_init_iommu(sc, pbm);
207 
208 	pbm->pp_memt = pyro_alloc_mem_tag(pbm);
209 	pbm->pp_iot = pyro_alloc_io_tag(pbm);
210 	pbm->pp_cfgt = pyro_alloc_config_tag(pbm);
211 	pbm->pp_dmat = pyro_alloc_dma_tag(pbm);
212 	pbm->pp_flags = (pbm->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
213 		        (pbm->pp_iot ? PCI_FLAGS_IO_OKAY : 0);
214 
215 	if (bus_space_map(pbm->pp_cfgt, 0, 0x10000000, 0, &pbm->pp_cfgh))
216 		panic("pyro: can't map config space");
217 
218 	pbm->pp_pc = pyro_alloc_chipset(pbm, sc->sc_node, &_sparc_pci_chipset);
219 	pbm->pp_pc->spc_busmax = busranges[1];
220 	pbm->pp_pc->spc_busnode = malloc(sizeof(*pbm->pp_pc->spc_busnode),
221 	    M_DEVBUF, M_WAITOK | M_ZERO);
222 
223 #if 0
224 	pbm->pp_pc->bustag = pbm->pp_cfgt;
225 	pbm->pp_pc->bushandle = pbm->pp_cfgh;
226 #endif
227 
228 	bzero(&pba, sizeof(pba));
229 	pba.pba_bus = busranges[0];
230 	pba.pba_pc = pbm->pp_pc;
231 	pba.pba_flags = pbm->pp_flags;
232 	pba.pba_dmat = pbm->pp_dmat;
233 	pba.pba_dmat64 = NULL;	/* XXX */
234 	pba.pba_memt = pbm->pp_memt;
235 	pba.pba_iot = pbm->pp_iot;
236 
237 	free(busranges, M_DEVBUF);
238 
239 	config_found(sc->sc_dev, &pba, pyro_print);
240 }
241 
242 void
243 pyro_init_iommu(struct pyro_softc *sc, struct pyro_pbm *pbm)
244 {
245 	struct iommu_state *is = &pbm->pp_is;
246 	int tsbsize = 7;
247 	u_int32_t iobase = -1;
248 	char *name;
249 
250 	pbm->pp_sb.sb_is = is;
251 	is->is_bustag = sc->sc_bustag;
252 
253 	if (bus_space_subregion(is->is_bustag, sc->sc_csrh,
254 	    0x40000, 0x100, &is->is_iommu)) {
255 		panic("pyro: unable to create iommu handle");
256 	}
257 
258 	/* We have no STC.  */
259 	is->is_sb[0] = NULL;
260 
261 	name = malloc(32, M_DEVBUF, M_WAITOK);
262 	snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
263 
264 	/* Tell iommu how to set the TSB size.  */
265 	is->is_flags = IOMMU_TSBSIZE_IN_PTSB;
266 
267 	/* On Oberon, we need to flush the cache. */
268 	if (sc->sc_oberon)
269 		is->is_flags |= IOMMU_FLUSH_CACHE;
270 
271 	iommu_init(name, is, tsbsize, iobase);
272 }
273 
274 int
275 pyro_print(void *aux, const char *p)
276 {
277 	if (p == NULL)
278 		return (UNCONF);
279 	return (QUIET);
280 }
281 
282 pcireg_t
283 pyro_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
284 {
285 	struct pyro_pbm *pp = pc->cookie;
286 	struct cpu_info *ci = curcpu();
287 	pcireg_t val = (pcireg_t)~0;
288 	int s;
289 
290 	DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
291 	if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
292 		s = splhigh();
293 		ci->ci_pci_probe = true;
294 		membar_Sync();
295 		val = bus_space_read_4(pp->pp_cfgt, pp->pp_cfgh,
296 		    (PCITAG_OFFSET(tag) << 4) + reg);
297 		membar_Sync();
298 		if (ci->ci_pci_fault)
299 			val = (pcireg_t)~0;
300 		ci->ci_pci_probe = ci->ci_pci_fault = false;
301 		splx(s);
302 	}
303 	DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
304 	return (val);
305 }
306 
307 void
308 pyro_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
309 {
310 	struct pyro_pbm *pp = pc->cookie;
311 
312 	DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
313 		(long)tag, reg, (int)data));
314 
315 	/* If we don't know it, just punt it.  */
316 	if (PCITAG_NODE(tag) == -1) {
317 		DPRINTF(PDB_CONF, (" .. bad addr\n"));
318 		return;
319 	}
320 
321 	if ((unsigned int)reg >= PCI_CONF_SIZE)
322 		return;
323 
324         bus_space_write_4(pp->pp_cfgt, pp->pp_cfgh,
325 	    (PCITAG_OFFSET(tag) << 4) + reg, data);
326 	DPRINTF(PDB_CONF, (" .. done\n"));
327 }
328 
329 /*
330  * Bus-specific interrupt mapping
331  */
332 int
333 pyro_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
334 {
335 	struct pyro_pbm *pp = pa->pa_pc->cookie;
336 	struct pyro_softc *sc = pp->pp_sc;
337 	u_int dev;
338 
339 	if (*ihp != (pci_intr_handle_t)-1) {
340 		*ihp |= sc->sc_ign;
341 		DPRINTF(PDB_INTR, ("%s: not -1 -> ih %lx\n", __func__, (u_long)*ihp));
342 		return (0);
343 	}
344 
345 	/*
346 	 * We didn't find a PROM mapping for this interrupt.  Try to
347 	 * construct one ourselves based on the swizzled interrupt pin
348 	 * and the interrupt mapping for PCI slots documented in the
349 	 * UltraSPARC-IIi User's Manual.
350 	 */
351 
352 	if (pa->pa_intrpin == 0) {
353 		DPRINTF(PDB_INTR, ("%s: no intrpen\n", __func__));
354 		return (-1);
355 	}
356 
357 	/*
358 	 * This deserves some documentation.  Should anyone
359 	 * have anything official looking, please speak up.
360 	 */
361 	dev = pa->pa_device - 1;
362 
363 	*ihp = (pa->pa_intrpin - 1) & INTMAP_PCIINT;
364 	*ihp |= (dev << 2) & INTMAP_PCISLOT;
365 	*ihp |= sc->sc_ign;
366 
367 	DPRINTF(PDB_INTR, ("%s: weird hack -> ih %lx\n", __func__, (u_long)*ihp));
368 	return (0);
369 }
370 
371 bus_space_tag_t
372 pyro_alloc_mem_tag(struct pyro_pbm *pp)
373 {
374 	return (pyro_alloc_bus_tag(pp, "mem", PCI_MEMORY_BUS_SPACE));
375 }
376 
377 bus_space_tag_t
378 pyro_alloc_io_tag(struct pyro_pbm *pp)
379 {
380 	return (pyro_alloc_bus_tag(pp, "io", PCI_IO_BUS_SPACE));
381 }
382 
383 bus_space_tag_t
384 pyro_alloc_config_tag(struct pyro_pbm *pp)
385 {
386 	return (pyro_alloc_bus_tag(pp, "cfg", PCI_CONFIG_BUS_SPACE));
387 }
388 
389 bus_space_tag_t
390 pyro_alloc_bus_tag(struct pyro_pbm *pbm, const char *name, int type)
391 {
392 	struct pyro_softc *sc = pbm->pp_sc;
393 	struct sparc_bus_space_tag *bt;
394 
395 	bt = malloc(sizeof(*bt), M_DEVBUF, M_WAITOK | M_ZERO);
396 
397 #if 0
398 	snprintf(bt->name, sizeof(bt->name), "%s-pbm_%s(%d/%2.2x)",
399 	    device_xname(sc->sc_dev), name, ss, asi);
400 #endif
401 
402 	bt->cookie = pbm;
403 	bt->parent = sc->sc_bustag;
404 	bt->type = type;
405 	bt->sparc_bus_map = pyro_bus_map;
406 	bt->sparc_bus_mmap = pyro_bus_mmap;
407 	bt->sparc_intr_establish = pyro_intr_establish;
408 	return (bt);
409 }
410 
411 bus_dma_tag_t
412 pyro_alloc_dma_tag(struct pyro_pbm *pbm)
413 {
414 	struct pyro_softc *sc = pbm->pp_sc;
415 	bus_dma_tag_t dt, pdt = sc->sc_dmat;
416 
417 	dt = malloc(sizeof(*dt), M_DEVBUF, M_WAITOK | M_ZERO);
418 	dt->_cookie = pbm;
419 	dt->_parent = pdt;
420 #define PCOPY(x)	dt->x = pdt->x
421 	dt->_dmamap_create	= pyro_dmamap_create;
422 	PCOPY(_dmamap_destroy);
423 	dt->_dmamap_load	= iommu_dvmamap_load;
424 	PCOPY(_dmamap_load_mbuf);
425 	PCOPY(_dmamap_load_uio);
426 	dt->_dmamap_load_raw	= iommu_dvmamap_load_raw;
427 	dt->_dmamap_unload	= iommu_dvmamap_unload;
428 	dt->_dmamap_sync	= iommu_dvmamap_sync;
429 	dt->_dmamem_alloc	= iommu_dvmamem_alloc;
430 	dt->_dmamem_free	= iommu_dvmamem_free;
431 	dt->_dmamem_map = iommu_dvmamem_map;
432 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
433 	PCOPY(_dmamem_mmap);
434 #undef	PCOPY
435 	return (dt);
436 }
437 
438 pci_chipset_tag_t
439 pyro_alloc_chipset(struct pyro_pbm *pbm, int node, pci_chipset_tag_t pc)
440 {
441 	pci_chipset_tag_t npc;
442 
443 	npc = malloc(sizeof *npc, M_DEVBUF, M_WAITOK);
444 	memcpy(npc, pc, sizeof *pc);
445 	npc->cookie = pbm;
446 	npc->rootnode = node;
447 	npc->spc_conf_read = pyro_conf_read;
448 	npc->spc_conf_write = pyro_conf_write;
449 	npc->spc_intr_map = pyro_intr_map;
450 	npc->spc_intr_establish = pyro_pci_intr_establish;
451 	npc->spc_find_ino = NULL;
452 	return (npc);
453 }
454 
455 int
456 pyro_dmamap_create(bus_dma_tag_t t, bus_size_t size,
457     int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
458     bus_dmamap_t *dmamp)
459 {
460 	struct pyro_pbm *pbm = t->_cookie;
461 	int error;
462 
463 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
464 				  boundary, flags, dmamp);
465 	if (error == 0)
466 		(*dmamp)->_dm_cookie = &pbm->pp_sb;
467 	return error;
468 }
469 
470 int
471 pyro_bus_map(bus_space_tag_t t, bus_addr_t offset,
472     bus_size_t size, int flags, vaddr_t unused, bus_space_handle_t *hp)
473 {
474 	struct pyro_pbm *pbm = t->cookie;
475 	struct pyro_softc *sc = pbm->pp_sc;
476 	int i, ss;
477 
478 	DPRINTF(PDB_BUSMAP, ("pyro_bus_map: type %d off %qx sz %qx flags %d",
479 	    t->type,
480 	    (unsigned long long)offset,
481 	    (unsigned long long)size,
482 	    flags));
483 
484 	/*
485 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
486 	 * out for now until someone can verify whether it works on pyro
487 	 */
488 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
489 
490 	ss = sparc_pci_childspace(t->type);
491 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
492 
493 	if (t->parent == 0 || t->parent->sparc_bus_map == 0) {
494 		printf("\n_pyro_bus_map: invalid parent");
495 		return (EINVAL);
496 	}
497 
498 	for (i = 0; i < pbm->pp_nrange; i++) {
499 		bus_addr_t paddr;
500 		struct pyro_range *pr = &pbm->pp_range[i];
501 
502 		if (((pr->cspace >> 24) & 0x03) != ss)
503 			continue;
504 
505 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
506 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
507 			flags, 0, hp));
508 	}
509 
510 	return (EINVAL);
511 }
512 
513 paddr_t
514 pyro_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
515     off_t off, int prot, int flags)
516 {
517 	bus_addr_t offset = paddr;
518 	struct pyro_pbm *pbm = t->cookie;
519 	struct pyro_softc *sc = pbm->pp_sc;
520 	int i, ss;
521 
522 	/*
523 	 * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
524 	 * out for now until someone can verify whether it works on pyro
525 	 */
526 	flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
527 
528 	ss = sparc_pci_childspace(t->type);
529 
530 	DPRINTF(PDB_BUSMAP, ("pyro_bus_mmap: prot %d flags %d pa %qx\n",
531 	    prot, flags, (unsigned long long)paddr));
532 
533 	if (t->parent == 0 || t->parent->sparc_bus_mmap == 0) {
534 		printf("\n_pyro_bus_mmap: invalid parent");
535 		return (-1);
536 	}
537 
538 	for (i = 0; i < pbm->pp_nrange; i++) {
539 		struct pyro_range *pr = &pbm->pp_range[i];
540 
541 		if (((pr->cspace >> 24) & 0x03) != ss)
542 			continue;
543 
544 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
545 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
546 				       prot, flags));
547 	}
548 
549 	return (-1);
550 }
551 
552 void *
553 pyro_intr_establish(bus_space_tag_t t, int ihandle, int level,
554 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
555 {
556 	struct pyro_pbm *pbm = t->cookie;
557 	struct pyro_softc *sc = pbm->pp_sc;
558 	struct intrhand *ih = NULL;
559 	volatile u_int64_t *intrmapptr = NULL, *intrclrptr = NULL;
560 	u_int64_t *imapbase, *iclrbase;
561 	int ino;
562 
563 	ino = INTINO(ihandle);
564 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d ino %#x", __func__, (u_long)ihandle, level, ino));
565 
566 	if (level == IPL_NONE)
567 		level = INTLEV(ihandle);
568 	if (level == IPL_NONE) {
569 		printf(": no IPL, setting IPL 2.\n");
570 		level = 2;
571 	}
572 
573 	imapbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1000);
574 	iclrbase = (uint64_t *)((uintptr_t)bus_space_vaddr(sc->sc_bustag, sc->sc_csrh) + 0x1400);
575 	intrmapptr = &imapbase[ino];
576 	intrclrptr = &iclrbase[ino];
577 	DPRINTF(PDB_INTR, (" mapptr %p clrptr %p\n", intrmapptr, intrclrptr));
578 
579 	ino |= INTVEC(ihandle);
580 
581 	ih = intrhand_alloc();
582 
583 	/* Register the map and clear intr registers */
584 	ih->ih_map = intrmapptr;
585 	ih->ih_clr = intrclrptr;
586 
587 	ih->ih_ivec = ihandle;
588 	ih->ih_fun = handler;
589 	ih->ih_arg = arg;
590 	ih->ih_pil = level;
591 	ih->ih_number = ino;
592 	ih->ih_pending = 0;
593 
594 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
595 
596 	if (intrmapptr != NULL) {
597 		u_int64_t imap;
598 
599 		imap = *intrmapptr;
600 		DPRINTF(PDB_INTR, ("%s: read intrmap = %016qx", __func__,
601 			(unsigned long long)imap));
602 		imap &= ~FIRE_INTRMAP_INT_CNTRL_NUM_MASK;
603 		imap |= FIRE_INTRMAP_INT_CNTRL_NUM0;
604 		DPRINTF(PDB_INTR, ("; set intr group intrmap = %016qx",
605 			(unsigned long long)imap));
606 		if (sc->sc_oberon) {
607 			imap &= ~OBERON_INTRMAP_T_DESTID_MASK;
608 			imap |= CPU_JUPITERID <<
609 			    OBERON_INTRMAP_T_DESTID_SHIFT;
610 		} else {
611 			imap &= ~FIRE_INTRMAP_T_JPID_MASK;
612 			imap |= CPU_UPAID << FIRE_INTRMAP_T_JPID_SHIFT;
613 		}
614 		DPRINTF(PDB_INTR, ("; set cpuid num intrmap = %016qx",
615 			(unsigned long long)imap));
616 		imap |= INTMAP_V;
617 		*intrmapptr = imap;
618 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx",
619 			(unsigned long long)imap));
620 		imap = *intrmapptr;
621 		ih->ih_number |= imap & INTMAP_INR;
622 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx, "
623 				   "set ih_number to %x\n",
624 				   (unsigned long long)imap, ih->ih_number));
625 	}
626  	if (intrclrptr) {
627  		/* set state to IDLE */
628 		*intrclrptr = 0;
629  	}
630 
631 	return (ih);
632 }
633 
634 static void *
635 pyro_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
636 	int (*func)(void *), void *arg)
637 {
638 	void *cookie;
639 	struct pyro_pbm *pbm = (struct pyro_pbm *)pc->cookie;
640 
641 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d\n", __func__, (u_long)ih, level));
642 	cookie = bus_intr_establish(pbm->pp_memt, ih, level, func, arg);
643 
644 	DPRINTF(PDB_INTR, ("%s: returning handle %p\n", __func__, cookie));
645 	return (cookie);
646 }
647