xref: /netbsd-src/sys/arch/sparc64/dev/psycho.c (revision b757af438b42b93f8c6571f026d8b8ef3eaf5fc9)
1 /*	$NetBSD: psycho.c,v 1.112 2012/01/27 18:53:03 para Exp $	*/
2 
3 /*
4  * Copyright (c) 1999, 2000 Matthew R. Green
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26  * SUCH DAMAGE.
27  */
28 
29 /*
30  * Copyright (c) 2001, 2002 Eduardo E. Horvath
31  * All rights reserved.
32  *
33  * Redistribution and use in source and binary forms, with or without
34  * modification, are permitted provided that the following conditions
35  * are met:
36  * 1. Redistributions of source code must retain the above copyright
37  *    notice, this list of conditions and the following disclaimer.
38  * 2. Redistributions in binary form must reproduce the above copyright
39  *    notice, this list of conditions and the following disclaimer in the
40  *    documentation and/or other materials provided with the distribution.
41  * 3. The name of the author may not be used to endorse or promote products
42  *    derived from this software without specific prior written permission.
43  *
44  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
45  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
46  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
47  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
48  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
49  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
50  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
51  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
52  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
53  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
54  * SUCH DAMAGE.
55  */
56 
57 #include <sys/cdefs.h>
58 __KERNEL_RCSID(0, "$NetBSD: psycho.c,v 1.112 2012/01/27 18:53:03 para Exp $");
59 
60 #include "opt_ddb.h"
61 
62 /*
63  * Support for `psycho' and `psycho+' UPA to PCI bridge and
64  * UltraSPARC IIi and IIe `sabre' PCI controllers.
65  */
66 
67 #ifdef DEBUG
68 #define PDB_PROM	0x01
69 #define PDB_BUSMAP	0x02
70 #define PDB_INTR	0x04
71 #define PDB_INTMAP	0x08
72 #define PDB_CONF	0x10
73 int psycho_debug = 0x0;
74 #define DPRINTF(l, s)   do { if (psycho_debug & l) printf s; } while (0)
75 #else
76 #define DPRINTF(l, s)
77 #endif
78 
79 #include <sys/param.h>
80 #include <sys/device.h>
81 #include <sys/errno.h>
82 #include <sys/extent.h>
83 #include <sys/malloc.h>
84 #include <sys/systm.h>
85 #include <sys/time.h>
86 #include <sys/reboot.h>
87 
88 #include <uvm/uvm.h>
89 
90 #define _SPARC_BUS_DMA_PRIVATE
91 #include <sys/bus.h>
92 #include <machine/autoconf.h>
93 #include <machine/psl.h>
94 
95 #include <dev/pci/pcivar.h>
96 #include <dev/pci/pcireg.h>
97 #include <dev/sysmon/sysmon_taskq.h>
98 
99 #include <sparc64/dev/iommureg.h>
100 #include <sparc64/dev/iommuvar.h>
101 #include <sparc64/dev/psychoreg.h>
102 #include <sparc64/dev/psychovar.h>
103 
104 #include "ioconf.h"
105 
106 static pci_chipset_tag_t psycho_alloc_chipset(struct psycho_pbm *, int,
107 	pci_chipset_tag_t);
108 static struct extent *psycho_alloc_extent(struct psycho_pbm *, int, int,
109 	const char *);
110 static void psycho_get_bus_range(int, int *);
111 static void psycho_get_ranges(int, struct psycho_ranges **, int *);
112 static void psycho_set_intr(struct psycho_softc *, int, void *, uint64_t *,
113 	uint64_t *);
114 
115 /* chipset handlers */
116 static pcireg_t	psycho_pci_conf_read(pci_chipset_tag_t, pcitag_t, int);
117 static void	psycho_pci_conf_write(pci_chipset_tag_t, pcitag_t, int,
118 				      pcireg_t);
119 static void	*psycho_pci_intr_establish(pci_chipset_tag_t,
120 					   pci_intr_handle_t,
121 					   int, int (*)(void *), void *);
122 static int	psycho_pci_find_ino(const struct pci_attach_args *,
123 				    pci_intr_handle_t *);
124 
125 /* Interrupt handlers */
126 static int psycho_ue(void *);
127 static int psycho_ce(void *);
128 static int psycho_bus_a(void *);
129 static int psycho_bus_b(void *);
130 static int psycho_powerfail(void *);
131 static int psycho_wakeup(void *);
132 
133 
134 /* IOMMU support */
135 static void psycho_iommu_init(struct psycho_softc *, int);
136 
137 /*
138  * bus space and bus DMA support for UltraSPARC `psycho'.  note that most
139  * of the bus DMA support is provided by the iommu dvma controller.
140  */
141 static struct psycho_ranges *get_psychorange(struct psycho_pbm *, int);
142 
143 static paddr_t psycho_bus_mmap(bus_space_tag_t, bus_addr_t, off_t, int, int);
144 static int _psycho_bus_map(bus_space_tag_t, bus_addr_t, bus_size_t, int,
145 	vaddr_t, bus_space_handle_t *);
146 static void *psycho_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
147 	void *, void(*)(void));
148 
149 static int psycho_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
150 	bus_size_t, int, bus_dmamap_t *);
151 static void psycho_sabre_dmamap_sync(bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
152 	bus_size_t, int);
153 
154 /* base pci_chipset */
155 extern struct sparc_pci_chipset _sparc_pci_chipset;
156 
157 /* power button handlers */
158 static void psycho_register_power_button(struct psycho_softc *sc);
159 static void psycho_power_button_pressed(void *arg);
160 
161 /*
162  * autoconfiguration
163  */
164 static	int	psycho_match(device_t, cfdata_t, void *);
165 static	void	psycho_attach(device_t, device_t, void *);
166 static	int	psycho_print(void *aux, const char *p);
167 
168 CFATTACH_DECL_NEW(psycho, sizeof(struct psycho_softc),
169     psycho_match, psycho_attach, NULL, NULL);
170 
171 /*
172  * "sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
173  * single PCI bus and does not have a streaming buffer.  It often has an APB
174  * (advanced PCI bridge) connected to it, which was designed specifically for
175  * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
176  * appears as two "simba"'s underneath the sabre.
177  *
178  * "psycho" and "psycho+" is a dual UPA to PCI bridge.  It sits on the UPA bus
179  * and manages two PCI buses.  "psycho" has two 64-bit 33 MHz buses, while
180  * "psycho+" controls both a 64-bit 33 MHz and a 64-bit 66 MHz PCI bus.  You
181  * will usually find a "psycho+" since I don't think the original "psycho"
182  * ever shipped, and if it did it would be in the U30.
183  *
184  * Each "psycho" PCI bus appears as a separate OFW node, but since they are
185  * both part of the same IC, they only have a single register space.  As such,
186  * they need to be configured together, even though the autoconfiguration will
187  * attach them separately.
188  *
189  * On UltraIIi machines, "sabre" itself usually takes pci0, with "simba" often
190  * as pci1 and pci2, although they have been implemented with other PCI bus
191  * numbers on some machines.
192  *
193  * On UltraII machines, there can be any number of "psycho+" ICs, each
194  * providing two PCI buses.
195  *
196  *
197  * XXXX The psycho/sabre node has an `interrupts' attribute.  They contain
198  * the values of the following interrupts in this order:
199  *
200  * PCI Bus Error	(30)
201  * DMA UE		(2e)
202  * DMA CE		(2f)
203  * Power Fail		(25)
204  *
205  * We really should attach handlers for each.
206  *
207  */
208 
209 #define	ROM_PCI_NAME		"pci"
210 
211 struct psycho_names {
212 	const char *p_name;
213 	int p_type;
214 } psycho_names[] = {
215 	{ "SUNW,psycho",	PSYCHO_MODE_PSYCHO	},
216 	{ "pci108e,8000",	PSYCHO_MODE_PSYCHO	},
217 	{ "SUNW,sabre",		PSYCHO_MODE_SABRE	},
218 	{ "pci108e,a000",	PSYCHO_MODE_SABRE	},
219 	{ "pci108e,a001",	PSYCHO_MODE_SABRE	},
220 	{ NULL, 0 }
221 };
222 
223 static	int
224 psycho_match(device_t parent, cfdata_t match, void *aux)
225 {
226 	struct mainbus_attach_args *ma = aux;
227 	char *model = prom_getpropstring(ma->ma_node, "model");
228 	int i;
229 
230 	/* match on a name of "pci" and a sabre or a psycho */
231 	if (strcmp(ma->ma_name, ROM_PCI_NAME) == 0) {
232 		for (i=0; psycho_names[i].p_name; i++)
233 			if (strcmp(model, psycho_names[i].p_name) == 0)
234 				return (1);
235 
236 		model = prom_getpropstring(ma->ma_node, "compatible");
237 		for (i=0; psycho_names[i].p_name; i++)
238 			if (strcmp(model, psycho_names[i].p_name) == 0)
239 				return (1);
240 	}
241 	return (0);
242 }
243 
244 #ifdef DEBUG
245 static void psycho_dump_intmap(struct psycho_softc *sc);
246 static void
247 psycho_dump_intmap(struct psycho_softc *sc)
248 {
249 	volatile uint64_t *intrmapptr = NULL;
250 
251 	printf("psycho_dump_intmap: OBIO\n");
252 
253 	for (intrmapptr = &sc->sc_regs->scsi_int_map;
254 	     intrmapptr < &sc->sc_regs->ue_int_map;
255 	     intrmapptr++)
256 		printf("%p: %llx\n", intrmapptr,
257 		    (unsigned long long)*intrmapptr);
258 
259 	printf("\tintmap:pci\n");
260 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int;
261 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
262 	     intrmapptr++)
263 		printf("%p: %llx\n", intrmapptr,
264 		    (unsigned long long)*intrmapptr);
265 
266 	printf("\tintmap:ffb\n");
267 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
268 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
269 	     intrmapptr++)
270 		printf("%p: %llx\n", intrmapptr,
271 		    (unsigned long long)*intrmapptr);
272 }
273 #endif
274 
275 /*
276  * SUNW,psycho initialisation ..
277  *	- find the per-psycho registers
278  *	- figure out the IGN.
279  *	- find our partner psycho
280  *	- configure ourselves
281  *	- bus range, bus,
282  *	- get interrupt-map and interrupt-map-mask
283  *	- setup the chipsets.
284  *	- if we're the first of the pair, initialise the IOMMU, otherwise
285  *	  just copy it's tags and addresses.
286  */
287 static	void
288 psycho_attach(device_t parent, device_t self, void *aux)
289 {
290 	struct psycho_softc *sc = device_private(self);
291 	struct psycho_softc *osc = NULL;
292 	struct psycho_pbm *pp;
293 	struct pcibus_attach_args pba;
294 	struct mainbus_attach_args *ma = aux;
295 	struct psycho_ranges *pr;
296 	prop_dictionary_t dict;
297 	bus_space_handle_t bh;
298 	uint64_t csr, mem_base;
299 	int psycho_br[2], n, i;
300 	bus_space_handle_t pci_ctl;
301 	char *model = prom_getpropstring(ma->ma_node, "model");
302 	extern char machine_model[];
303 
304 	aprint_normal("\n");
305 
306 	sc->sc_dev = self;
307 	sc->sc_node = ma->ma_node;
308 	sc->sc_bustag = ma->ma_bustag;
309 	sc->sc_dmatag = ma->ma_dmatag;
310 
311 	/*
312 	 * Identify the device.
313 	 */
314 	for (i=0; psycho_names[i].p_name; i++)
315 		if (strcmp(model, psycho_names[i].p_name) == 0) {
316 			sc->sc_mode = psycho_names[i].p_type;
317 			goto found;
318 		}
319 
320 	model = prom_getpropstring(ma->ma_node, "compatible");
321 	for (i=0; psycho_names[i].p_name; i++)
322 		if (strcmp(model, psycho_names[i].p_name) == 0) {
323 			sc->sc_mode = psycho_names[i].p_type;
324 			goto found;
325 		}
326 
327 	panic("unknown psycho model %s", model);
328 found:
329 
330 	/*
331 	 * The psycho gets three register banks:
332 	 * (0) per-PBM configuration and status registers
333 	 * (1) per-PBM PCI configuration space, containing only the
334 	 *     PBM 256-byte PCI header
335 	 * (2) the shared psycho configuration registers (struct psychoreg)
336 	 */
337 
338 	/* Register layouts are different.  stuupid. */
339 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
340 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[2].ur_paddr;
341 
342 		if (ma->ma_naddress > 2) {
343 			sparc_promaddr_to_handle(sc->sc_bustag,
344 				ma->ma_address[2], &sc->sc_bh);
345 			sparc_promaddr_to_handle(sc->sc_bustag,
346 				ma->ma_address[0], &pci_ctl);
347 
348 			sc->sc_regs = (struct psychoreg *)
349 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
350 		} else if (ma->ma_nreg > 2) {
351 
352 			/* We need to map this in ourselves. */
353 			if (bus_space_map(sc->sc_bustag,
354 				ma->ma_reg[2].ur_paddr,
355 				ma->ma_reg[2].ur_len, BUS_SPACE_MAP_LINEAR,
356 				&sc->sc_bh))
357 				panic("psycho_attach: cannot map regs");
358 			sc->sc_regs = (struct psychoreg *)
359 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
360 
361 			if (bus_space_map(sc->sc_bustag,
362 				ma->ma_reg[0].ur_paddr,
363 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
364 				&pci_ctl))
365 				panic("psycho_attach: cannot map ctl");
366 		} else
367 			panic("psycho_attach: %d not enough registers",
368 				ma->ma_nreg);
369 
370 	} else {
371 		sc->sc_basepaddr = (paddr_t)ma->ma_reg[0].ur_paddr;
372 
373 		if (ma->ma_naddress) {
374 			sparc_promaddr_to_handle(sc->sc_bustag,
375 				ma->ma_address[0], &sc->sc_bh);
376 			sc->sc_regs = (struct psychoreg *)
377 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
378 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
379 				offsetof(struct psychoreg,  psy_pcictl),
380 				sizeof(struct pci_ctl), &pci_ctl);
381 		} else if (ma->ma_nreg) {
382 
383 			/* We need to map this in ourselves. */
384 			if (bus_space_map(sc->sc_bustag,
385 				ma->ma_reg[0].ur_paddr,
386 				ma->ma_reg[0].ur_len, BUS_SPACE_MAP_LINEAR,
387 				&sc->sc_bh))
388 				panic("psycho_attach: cannot map regs");
389 			sc->sc_regs = (struct psychoreg *)
390 				bus_space_vaddr(sc->sc_bustag, sc->sc_bh);
391 
392 			bus_space_subregion(sc->sc_bustag, sc->sc_bh,
393 				offsetof(struct psychoreg,  psy_pcictl),
394 				sizeof(struct pci_ctl), &pci_ctl);
395 		} else
396 			panic("psycho_attach: %d not enough registers",
397 				ma->ma_nreg);
398 	}
399 
400 
401 	csr = bus_space_read_8(sc->sc_bustag, sc->sc_bh,
402 		offsetof(struct psychoreg, psy_csr));
403 	sc->sc_ign = 0x7c0; /* APB IGN is always 0x7c */
404 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
405 		sc->sc_ign = PSYCHO_GCSR_IGN(csr) << 6;
406 
407 	aprint_normal_dev(self, "%s: impl %d, version %d: ign %x ",
408 		model, PSYCHO_GCSR_IMPL(csr), PSYCHO_GCSR_VERS(csr),
409 		sc->sc_ign);
410 	/*
411 	 * Match other psycho's that are already configured against
412 	 * the base physical address. This will be the same for a
413 	 * pair of devices that share register space.
414 	 */
415 	for (n = 0; n < psycho_cd.cd_ndevs; n++) {
416 
417 		struct psycho_softc *asc = device_lookup_private(&psycho_cd, n);
418 
419 		if (asc == NULL || asc == sc)
420 			/* This entry is not there or it is me */
421 			continue;
422 
423 		if (asc->sc_basepaddr != sc->sc_basepaddr)
424 			/* This is an unrelated psycho */
425 			continue;
426 
427 		/* Found partner */
428 		osc = asc;
429 		break;
430 	}
431 
432 
433 	/* Oh, dear.  OK, lets get started */
434 
435 	/*
436 	 * Setup the PCI control register
437 	 */
438 	csr = bus_space_read_8(sc->sc_bustag, pci_ctl,
439 		offsetof(struct pci_ctl, pci_csr));
440 	csr |= PCICTL_MRLM |
441 	       PCICTL_ARB_PARK |
442 	       PCICTL_ERRINTEN |
443 	       PCICTL_4ENABLE;
444 	csr &= ~(PCICTL_SERR |
445 		 PCICTL_CPU_PRIO |
446 		 PCICTL_ARB_PRIO |
447 		 PCICTL_RTRYWAIT);
448 	bus_space_write_8(sc->sc_bustag, pci_ctl,
449 		offsetof(struct pci_ctl, pci_csr), csr);
450 
451 
452 	/*
453 	 * Allocate our psycho_pbm
454 	 */
455 	pp = sc->sc_psycho_this = malloc(sizeof *pp, M_DEVBUF,
456 					 M_NOWAIT | M_ZERO);
457 	if (pp == NULL)
458 		panic("could not allocate psycho pbm");
459 
460 	pp->pp_sc = sc;
461 
462 	/* grab the psycho ranges */
463 	psycho_get_ranges(sc->sc_node, &pp->pp_range, &pp->pp_nrange);
464 
465 	/* get the bus-range for the psycho */
466 	psycho_get_bus_range(sc->sc_node, psycho_br);
467 
468 	pba.pba_bus = psycho_br[0];
469 	pba.pba_bridgetag = NULL;
470 
471 	aprint_normal("bus range %u to %u", psycho_br[0], psycho_br[1]);
472 	aprint_normal("; PCI bus %d", psycho_br[0]);
473 
474 	pp->pp_pcictl = pci_ctl;
475 
476 	/* allocate our tags */
477 	pp->pp_memt = psycho_alloc_mem_tag(pp);
478 	pp->pp_iot = psycho_alloc_io_tag(pp);
479 	pp->pp_dmat = psycho_alloc_dma_tag(pp);
480 	pp->pp_flags = (pp->pp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
481 		       (pp->pp_iot ? PCI_FLAGS_IO_OKAY : 0);
482 
483 	/* allocate a chipset for this */
484 	pp->pp_pc = psycho_alloc_chipset(pp, sc->sc_node, &_sparc_pci_chipset);
485 	pp->pp_pc->spc_busmax = psycho_br[1];
486 
487 	switch((ma->ma_reg[0].ur_paddr) & 0xf000) {
488 	case 0x2000:
489 		pp->pp_id = PSYCHO_PBM_A;
490 		break;
491 	case 0x4000:
492 		pp->pp_id = PSYCHO_PBM_B;
493 		break;
494 	}
495 
496 	aprint_normal("\n");
497 
498 	/* allocate extents for free bus space */
499 	pp->pp_exmem = psycho_alloc_extent(pp, sc->sc_node, 0x02, "psycho mem");
500 	pp->pp_exio = psycho_alloc_extent(pp, sc->sc_node, 0x01, "psycho io");
501 
502 #ifdef DEBUG
503 	if (psycho_debug & PDB_INTR)
504 		psycho_dump_intmap(sc);
505 #endif
506 
507 	/*
508 	 * And finally, if we're a sabre or the first of a pair of psycho's to
509 	 * arrive here, start up the IOMMU and get a config space tag.
510 	 */
511 	if (osc == NULL) {
512 		uint64_t timeo;
513 
514 		/*
515 		 * Establish handlers for interesting interrupts....
516 		 *
517 		 * XXX We need to remember these and remove this to support
518 		 * hotplug on the UPA/FHC bus.
519 		 *
520 		 * XXX Not all controllers have these, but installing them
521 		 * is better than trying to sort through this mess.
522 		 */
523 		psycho_set_intr(sc, 15, psycho_ue,
524 			&sc->sc_regs->ue_int_map,
525 			&sc->sc_regs->ue_clr_int);
526 		psycho_set_intr(sc, 1, psycho_ce,
527 			&sc->sc_regs->ce_int_map,
528 			&sc->sc_regs->ce_clr_int);
529 		psycho_set_intr(sc, 15, psycho_bus_a,
530 			&sc->sc_regs->pciaerr_int_map,
531 			&sc->sc_regs->pciaerr_clr_int);
532 		/*
533 		 * Netra X1 may hang when the powerfail interrupt is enabled.
534 		 */
535 		if (strcmp(machine_model, "SUNW,UltraAX-i2") != 0) {
536 			psycho_set_intr(sc, 15, psycho_powerfail,
537 				&sc->sc_regs->power_int_map,
538 				&sc->sc_regs->power_clr_int);
539 			psycho_register_power_button(sc);
540 		}
541 		if (sc->sc_mode != PSYCHO_MODE_SABRE) {
542 			/* sabre doesn't have these interrupts */
543 			psycho_set_intr(sc, 15, psycho_bus_b,
544 					&sc->sc_regs->pciberr_int_map,
545 					&sc->sc_regs->pciberr_clr_int);
546 			psycho_set_intr(sc, 1, psycho_wakeup,
547 					&sc->sc_regs->pwrmgt_int_map,
548 					&sc->sc_regs->pwrmgt_clr_int);
549 		}
550 
551 		/*
552 		 * Apparently a number of machines with psycho and psycho+
553 		 * controllers have interrupt latency issues.  We'll try
554 		 * setting the interrupt retry timeout to 0xff which gives us
555 		 * a retry of 3-6 usec (which is what sysio is set to) for the
556 		 * moment, which seems to help alleviate this problem.
557 		 */
558 		timeo = sc->sc_regs->intr_retry_timer;
559 		if (timeo > 0xfff) {
560 #ifdef DEBUG
561 			printf("decreasing interrupt retry timeout "
562 				"from %lx to 0xff\n", (long)timeo);
563 #endif
564 			sc->sc_regs->intr_retry_timer = 0xff;
565 		}
566 
567 		/*
568 		 * Allocate bus node, this contains a prom node per bus.
569 		 */
570 		pp->pp_pc->spc_busnode =
571 		    malloc(sizeof(*pp->pp_pc->spc_busnode), M_DEVBUF,
572 				  M_NOWAIT | M_ZERO);
573 		if (pp->pp_pc->spc_busnode == NULL)
574 			panic("psycho_attach: malloc busnode");
575 
576 		/*
577 		 * Setup IOMMU and PCI configuration if we're the first
578 		 * of a pair of psycho's to arrive here.
579 		 *
580 		 * We should calculate a TSB size based on amount of RAM
581 		 * and number of bus controllers and number an type of
582 		 * child devices.
583 		 *
584 		 * For the moment, 32KB should be more than enough.
585 		 */
586 		sc->sc_is = malloc(sizeof(struct iommu_state),
587 			M_DEVBUF, M_NOWAIT);
588 		if (sc->sc_is == NULL)
589 			panic("psycho_attach: malloc iommu_state");
590 
591 		/* Point the strbuf_ctl at the iommu_state */
592 		pp->pp_sb.sb_is = sc->sc_is;
593 
594 		sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = NULL;
595 		if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
596 			struct strbuf_ctl *sb = &pp->pp_sb;
597 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
598 
599 			/*
600 			 * Initialize the strbuf_ctl.
601 			 *
602 			 * The flush sync buffer must be 64-byte aligned.
603 			 */
604 			sb->sb_flush = (void *)(va & ~0x3f);
605 
606 			bus_space_subregion(sc->sc_bustag, pci_ctl,
607 				offsetof(struct pci_ctl, pci_strbuf),
608 				sizeof (struct iommu_strbuf), &sb->sb_sb);
609 
610 			/* Point our iommu at the strbuf_ctl */
611 			sc->sc_is->is_sb[0] = sb;
612 		}
613 
614 		psycho_iommu_init(sc, 2);
615 
616 		sc->sc_configtag = psycho_alloc_config_tag(sc->sc_psycho_this);
617 
618 		/*
619 		 * XXX This is a really ugly hack because PCI config space
620 		 * is explicitly handled with unmapped accesses.
621 		 */
622 		i = sc->sc_bustag->type;
623 		sc->sc_bustag->type = PCI_CONFIG_BUS_SPACE;
624 		if (bus_space_map(sc->sc_bustag, sc->sc_basepaddr + 0x01000000,
625 			0x01000000, 0, &bh))
626 			panic("could not map psycho PCI configuration space");
627 		sc->sc_bustag->type = i;
628 		sc->sc_configaddr = bh;
629 	} else {
630 		/* Share bus numbers with the pair of mine */
631 		pp->pp_pc->spc_busnode =
632 		    osc->sc_psycho_this->pp_pc->spc_busnode;
633 
634 		/* Just copy IOMMU state, config tag and address */
635 		sc->sc_is = osc->sc_is;
636 		sc->sc_configtag = osc->sc_configtag;
637 		sc->sc_configaddr = osc->sc_configaddr;
638 
639 		/* Point the strbuf_ctl at the iommu_state */
640 		pp->pp_sb.sb_is = sc->sc_is;
641 
642 		if (prom_getproplen(sc->sc_node, "no-streaming-cache") < 0) {
643 			struct strbuf_ctl *sb = &pp->pp_sb;
644 			vaddr_t va = (vaddr_t)&pp->pp_flush[0x40];
645 
646 			/*
647 			 * Initialize the strbuf_ctl.
648 			 *
649 			 * The flush sync buffer must be 64-byte aligned.
650 			 */
651 			sb->sb_flush = (void *)(va & ~0x3f);
652 
653 			bus_space_subregion(sc->sc_bustag, pci_ctl,
654 				offsetof(struct pci_ctl, pci_strbuf),
655 				sizeof (struct iommu_strbuf), &sb->sb_sb);
656 
657 			/* Point our iommu at the strbuf_ctl */
658 			sc->sc_is->is_sb[1] = sb;
659 		}
660 		iommu_reset(sc->sc_is);
661 	}
662 
663 	dict = device_properties(self);
664 	pr = get_psychorange(pp, 2);	/* memory range */
665 #ifdef DEBUG
666 	printf("memory range: %08x %08x\n", pr->phys_hi, pr->phys_lo);
667 #endif
668 	mem_base = ((uint64_t)pr->phys_hi) << 32 | pr->phys_lo;
669 	prop_dictionary_set_uint64(dict, "mem_base", mem_base);
670 
671 	/*
672 	 * attach the pci.. note we pass PCI A tags, etc., for the sabre here.
673 	 */
674 	pba.pba_flags = sc->sc_psycho_this->pp_flags;
675 	pba.pba_dmat = sc->sc_psycho_this->pp_dmat;
676 	pba.pba_dmat64 = NULL;
677 	pba.pba_iot = sc->sc_psycho_this->pp_iot;
678 	pba.pba_memt = sc->sc_psycho_this->pp_memt;
679 	pba.pba_pc = pp->pp_pc;
680 
681 	config_found_ia(self, "pcibus", &pba, psycho_print);
682 }
683 
684 static	int
685 psycho_print(void *aux, const char *p)
686 {
687 
688 	if (p == NULL)
689 		return (UNCONF);
690 	return (QUIET);
691 }
692 
693 static void
694 psycho_set_intr(struct psycho_softc *sc, int ipl, void *handler,
695 	uint64_t *mapper, uint64_t *clearer)
696 {
697 	struct intrhand *ih;
698 
699 	ih = (struct intrhand *)malloc(sizeof(struct intrhand),
700 		M_DEVBUF, M_NOWAIT);
701 	ih->ih_arg = sc;
702 	ih->ih_map = mapper;
703 	ih->ih_clr = clearer;
704 	ih->ih_fun = handler;
705 	ih->ih_pil = ipl;
706 	ih->ih_number = INTVEC(*(ih->ih_map));
707 	ih->ih_pending = 0;
708 	intr_establish(ipl, ipl != IPL_VM, ih);
709 	*(ih->ih_map) |= INTMAP_V|(CPU_UPAID << INTMAP_TID_SHIFT);
710 }
711 
712 /*
713  * power button handlers
714  */
715 static void
716 psycho_register_power_button(struct psycho_softc *sc)
717 {
718 	sysmon_task_queue_init();
719 
720 	sc->sc_powerpressed = 0;
721 	sc->sc_smcontext = malloc(sizeof(struct sysmon_pswitch), M_DEVBUF, 0);
722 	if (!sc->sc_smcontext) {
723 		aprint_error_dev(sc->sc_dev, "could not allocate power button context\n");
724 		return;
725 	}
726 	memset(sc->sc_smcontext, 0, sizeof(struct sysmon_pswitch));
727 	sc->sc_smcontext->smpsw_name = device_xname(sc->sc_dev);
728 	sc->sc_smcontext->smpsw_type = PSWITCH_TYPE_POWER;
729 	if (sysmon_pswitch_register(sc->sc_smcontext) != 0)
730 		aprint_error_dev(sc->sc_dev, "unable to register power button with sysmon\n");
731 }
732 
733 static void
734 psycho_power_button_pressed(void *arg)
735 {
736 	struct psycho_softc *sc = arg;
737 
738 	sysmon_pswitch_event(sc->sc_smcontext, PSWITCH_EVENT_PRESSED);
739 	sc->sc_powerpressed = 0;
740 }
741 
742 /*
743  * PCI bus support
744  */
745 
746 /*
747  * allocate a PCI chipset tag and set it's cookie.
748  */
749 static pci_chipset_tag_t
750 psycho_alloc_chipset(struct psycho_pbm *pp, int node, pci_chipset_tag_t pc)
751 {
752 	pci_chipset_tag_t npc;
753 
754 	npc = malloc(sizeof *npc, M_DEVBUF, M_NOWAIT);
755 	if (npc == NULL)
756 		panic("could not allocate pci_chipset_tag_t");
757 	memcpy(npc, pc, sizeof *pc);
758 	npc->cookie = pp;
759 	npc->rootnode = node;
760 	npc->spc_conf_read = psycho_pci_conf_read;
761 	npc->spc_conf_write = psycho_pci_conf_write;
762 	npc->spc_intr_map = NULL;
763 	npc->spc_intr_establish = psycho_pci_intr_establish;
764 	npc->spc_find_ino = psycho_pci_find_ino;
765 
766 	return (npc);
767 }
768 
769 /*
770  * create extent for free bus space, then allocate assigned regions.
771  */
772 static struct extent *
773 psycho_alloc_extent(struct psycho_pbm *pp, int node, int ss, const char *name)
774 {
775 	struct psycho_registers *pa = NULL;
776 	struct psycho_ranges *pr;
777 	struct extent *ex;
778 	bus_addr_t baddr, addr;
779 	bus_size_t bsize, size;
780 	int i, num;
781 
782 	/* get bus space size */
783 	pr = get_psychorange(pp, ss);
784 	if (pr == NULL) {
785 		printf("psycho_alloc_extent: get_psychorange failed\n");
786 		return NULL;
787 	}
788 	baddr = 0x00000000;
789 	bsize = BUS_ADDR(pr->size_hi, pr->size_lo);
790 
791 	/* get available lists */
792 	num = 0;
793 	if (prom_getprop(node, "available", sizeof(*pa), &num, &pa)) {
794 		printf("psycho_alloc_extent: no \"available\" property\n");
795 		return NULL;
796 	}
797 
798 	/* create extent */
799 	ex = extent_create(name, baddr, bsize - baddr - 1, 0, 0, EX_NOWAIT);
800 	if (ex == NULL) {
801 		printf("psycho_alloc_extent: extent_create failed\n");
802 		goto ret;
803 	}
804 
805 	/* allocate assigned regions */
806 	for (i = 0; i < num; i++)
807 		if (((pa[i].phys_hi >> 24) & 0x03) == ss) {
808 			/* allocate bus space */
809 			addr = BUS_ADDR(pa[i].phys_mid, pa[i].phys_lo);
810 			size = BUS_ADDR(pa[i].size_hi, pa[i].size_lo);
811 			if (extent_alloc_region(ex, baddr, addr - baddr,
812 						EX_NOWAIT)) {
813 				printf("psycho_alloc_extent: "
814 				       "extent_alloc_region %" PRIx64 "-%"
815 				       PRIx64 " failed\n", baddr, addr);
816 				extent_destroy(ex);
817 				ex = NULL;
818 				goto ret;
819 			}
820 			baddr = addr + size;
821 		}
822 	/* allocate left region if available */
823 	if (baddr < bsize)
824 		if (extent_alloc_region(ex, baddr, bsize - baddr, EX_NOWAIT)) {
825 			printf("psycho_alloc_extent: extent_alloc_region %"
826 			       PRIx64 "-%" PRIx64 " failed\n", baddr, bsize);
827 			extent_destroy(ex);
828 			ex = NULL;
829 			goto ret;
830 		}
831 
832 #ifdef DEBUG
833 	/* print extent */
834 	extent_print(ex);
835 #endif
836 
837 ret:
838 	/* return extent */
839 	free(pa, M_DEVBUF);
840 	return ex;
841 }
842 
843 /*
844  * grovel the OBP for various psycho properties
845  */
846 static void
847 psycho_get_bus_range(int node, int *brp)
848 {
849 	int n, error;
850 
851 	n = 2;
852 	error = prom_getprop(node, "bus-range", sizeof(*brp), &n, &brp);
853 	if (error)
854 		panic("could not get psycho bus-range, error %d", error);
855 	if (n != 2)
856 		panic("broken psycho bus-range");
857 	DPRINTF(PDB_PROM, ("psycho debug: got `bus-range' for node %08x: %u - %u\n",
858 			   node, brp[0], brp[1]));
859 }
860 
861 static void
862 psycho_get_ranges(int node, struct psycho_ranges **rp, int *np)
863 {
864 
865 	if (prom_getprop(node, "ranges", sizeof(**rp), np, rp))
866 		panic("could not get psycho ranges");
867 	DPRINTF(PDB_PROM, ("psycho debug: got `ranges' for node %08x: %d entries\n", node, *np));
868 }
869 
870 /*
871  * Interrupt handlers.
872  */
873 
874 static int
875 psycho_ue(void *arg)
876 {
877 	struct psycho_softc *sc = (struct psycho_softc *)arg;
878 	struct psychoreg *regs = sc->sc_regs;
879 	struct iommu_state *is = sc->sc_is;
880 	uint64_t afsr = regs->psy_ue_afsr;
881 	uint64_t afar = regs->psy_ue_afar;
882 	psize_t size = PAGE_SIZE << is->is_tsbsize;
883 	char bits[128];
884 
885 	/*
886 	 * It's uncorrectable.  Dump the regs and panic.
887 	 */
888 	snprintb(bits, sizeof(bits), PSYCHO_UE_AFSR_BITS, afsr);
889 	aprint_error_dev(sc->sc_dev,
890 	    "uncorrectable DMA error AFAR %" PRIx64 " AFSR %s\n", afar, bits);
891 
892 	/* Sometimes the AFAR points to an IOTSB entry */
893 	if (afar >= is->is_ptsb && afar < is->is_ptsb + size) {
894 		aprint_error_dev(sc->sc_dev,
895 		    "IOVA %" PRIx64 " IOTTE %" PRIx64 "\n",
896 		    (afar - is->is_ptsb) / sizeof(is->is_tsb[0]) * PAGE_SIZE
897 		    + is->is_dvmabase, ldxa(afar, ASI_PHYS_CACHED));
898 	}
899 #ifdef DDB
900 	Debugger();
901 #endif
902 	regs->psy_ue_afar = 0;
903 	regs->psy_ue_afsr = 0;
904 	return (1);
905 }
906 
907 static int
908 psycho_ce(void *arg)
909 {
910 	struct psycho_softc *sc = (struct psycho_softc *)arg;
911 	struct psychoreg *regs = sc->sc_regs;
912 
913 	/*
914 	 * It's correctable.  Dump the regs and continue.
915 	 */
916 	aprint_error_dev(sc->sc_dev,
917 	    "correctable DMA error AFAR %" PRIx64 " AFSR %" PRIx64 "\n",
918 	    regs->psy_ce_afar, regs->psy_ce_afsr);
919 	return (1);
920 }
921 
922 static int
923 psycho_bus_a(void *arg)
924 {
925 	struct psycho_softc *sc = (struct psycho_softc *)arg;
926 	struct psychoreg *regs = sc->sc_regs;
927 
928 	/*
929 	 * It's uncorrectable.  Dump the regs and panic.
930 	 */
931 
932 	panic("%s: PCI bus A error AFAR %" PRIx64 " AFSR %" PRIx64,
933 	    device_xname(sc->sc_dev),
934 	    regs->psy_pcictl[0].pci_afar, regs->psy_pcictl[0].pci_afsr);
935 	return (1);
936 }
937 
938 static int
939 psycho_bus_b(void *arg)
940 {
941 	struct psycho_softc *sc = (struct psycho_softc *)arg;
942 	struct psychoreg *regs = sc->sc_regs;
943 
944 	/*
945 	 * It's uncorrectable.  Dump the regs and panic.
946 	 */
947 
948 	panic("%s: PCI bus B error AFAR %" PRIx64 " AFSR %" PRIx64,
949 	    device_xname(sc->sc_dev),
950 	    regs->psy_pcictl[0].pci_afar, regs->psy_pcictl[0].pci_afsr);
951 	return (1);
952 }
953 
954 static int
955 psycho_powerfail(void *arg)
956 {
957 	struct psycho_softc *sc = (struct psycho_softc *)arg;
958 
959 	/*
960 	 * We lost power. Queue a callback with thread context to
961 	 * handle all the real work.
962 	 */
963 	if (sc->sc_powerpressed == 0 && sc->sc_smcontext != NULL) {
964 		sc->sc_powerpressed = 1;
965 		sysmon_task_queue_sched(0, psycho_power_button_pressed, sc);
966 	}
967 	return (1);
968 }
969 
970 static
971 int psycho_wakeup(void *arg)
972 {
973 	struct psycho_softc *sc = (struct psycho_softc *)arg;
974 
975 	/*
976 	 * Gee, we don't really have a framework to deal with this
977 	 * properly.
978 	 */
979 	aprint_error_dev(sc->sc_dev, "power management wakeup\n");
980 	return (1);
981 }
982 
983 
984 /*
985  * initialise the IOMMU..
986  */
987 void
988 psycho_iommu_init(struct psycho_softc *sc, int tsbsize)
989 {
990 	char *name;
991 	struct iommu_state *is = sc->sc_is;
992 	uint32_t iobase = -1;
993 	int *vdma = NULL;
994 	int nitem;
995 
996 	/* punch in our copies */
997 	is->is_bustag = sc->sc_bustag;
998 	bus_space_subregion(sc->sc_bustag, sc->sc_bh,
999 		offsetof(struct psychoreg, psy_iommu),
1000 		sizeof (struct iommureg),
1001 		&is->is_iommu);
1002 
1003 	/*
1004 	 * Separate the men from the boys.  Get the `virtual-dma'
1005 	 * property for sabre and use that to make sure the damn
1006 	 * iommu works.
1007 	 *
1008 	 * We could query the `#virtual-dma-size-cells' and
1009 	 * `#virtual-dma-addr-cells' and DTRT, but I'm lazy.
1010 	 */
1011 	nitem = 0;
1012 	if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
1013 		&vdma)) {
1014 		/* Damn.  Gotta use these values. */
1015 		iobase = vdma[0];
1016 #define	TSBCASE(x)	case 1<<((x)+23): tsbsize = (x); break
1017 		switch (vdma[1]) {
1018 			TSBCASE(1); TSBCASE(2); TSBCASE(3);
1019 			TSBCASE(4); TSBCASE(5); TSBCASE(6);
1020 		default:
1021 			printf("bogus tsb size %x, using 7\n", vdma[1]);
1022 			TSBCASE(7);
1023 		}
1024 #undef TSBCASE
1025 	}
1026 
1027 	/* give us a nice name.. */
1028 	name = (char *)malloc(32, M_DEVBUF, M_NOWAIT);
1029 	if (name == 0)
1030 		panic("couldn't malloc iommu name");
1031 	snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
1032 
1033 	iommu_init(name, is, tsbsize, iobase);
1034 }
1035 
1036 /*
1037  * below here is bus space and bus DMA support
1038  */
1039 bus_space_tag_t
1040 psycho_alloc_bus_tag(struct psycho_pbm *pp, int type)
1041 {
1042 	struct psycho_softc *sc = pp->pp_sc;
1043 	bus_space_tag_t bt;
1044 
1045 	bt = (bus_space_tag_t) malloc(sizeof(struct sparc_bus_space_tag),
1046 		    M_DEVBUF, M_NOWAIT | M_ZERO);
1047 	if (bt == NULL)
1048 		panic("could not allocate psycho bus tag");
1049 
1050 	bt->cookie = pp;
1051 	bt->parent = sc->sc_bustag;
1052 	bt->type = type;
1053 	bt->sparc_bus_map = _psycho_bus_map;
1054 	bt->sparc_bus_mmap = psycho_bus_mmap;
1055 	bt->sparc_intr_establish = psycho_intr_establish;
1056 	return (bt);
1057 }
1058 
1059 bus_dma_tag_t
1060 psycho_alloc_dma_tag(struct psycho_pbm *pp)
1061 {
1062 	struct psycho_softc *sc = pp->pp_sc;
1063 	bus_dma_tag_t dt, pdt = sc->sc_dmatag;
1064 
1065 	dt = (bus_dma_tag_t)
1066 		malloc(sizeof(struct sparc_bus_dma_tag), M_DEVBUF, M_NOWAIT);
1067 	if (dt == NULL)
1068 		panic("could not allocate psycho DMA tag");
1069 
1070 	memset(dt, 0, sizeof *dt);
1071 	dt->_cookie = pp;
1072 	dt->_parent = pdt;
1073 #define PCOPY(x)	dt->x = pdt->x
1074 	dt->_dmamap_create = psycho_dmamap_create;
1075 	PCOPY(_dmamap_destroy);
1076 	dt->_dmamap_load = iommu_dvmamap_load;
1077 	PCOPY(_dmamap_load_mbuf);
1078 	PCOPY(_dmamap_load_uio);
1079 	dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
1080 	dt->_dmamap_unload = iommu_dvmamap_unload;
1081 	if (sc->sc_mode == PSYCHO_MODE_SABRE)
1082 		dt->_dmamap_sync = psycho_sabre_dmamap_sync;
1083 	else
1084 		dt->_dmamap_sync = iommu_dvmamap_sync;
1085 	dt->_dmamem_alloc = iommu_dvmamem_alloc;
1086 	dt->_dmamem_free = iommu_dvmamem_free;
1087 	dt->_dmamem_map = iommu_dvmamem_map;
1088 	dt->_dmamem_unmap = iommu_dvmamem_unmap;
1089 	PCOPY(_dmamem_mmap);
1090 #undef	PCOPY
1091 	return (dt);
1092 }
1093 
1094 /*
1095  * bus space support.  <sparc64/dev/psychoreg.h> has a discussion about
1096  * PCI physical addresses.
1097  */
1098 
1099 static struct psycho_ranges *
1100 get_psychorange(struct psycho_pbm *pp, int ss)
1101 {
1102 	int i;
1103 
1104 	for (i = 0; i < pp->pp_nrange; i++) {
1105 		if (((pp->pp_range[i].cspace >> 24) & 0x03) == ss)
1106 			return (&pp->pp_range[i]);
1107 	}
1108 	/* not found */
1109 	return (NULL);
1110 }
1111 
1112 static int
1113 _psycho_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
1114 	int flags, vaddr_t unused, bus_space_handle_t *hp)
1115 {
1116 	struct psycho_pbm *pp = t->cookie;
1117 	struct psycho_softc *sc = pp->pp_sc;
1118 	struct psycho_ranges *pr;
1119 	bus_addr_t paddr;
1120 	int ss;
1121 
1122 	DPRINTF(PDB_BUSMAP,
1123 		("_psycho_bus_map: type %d off %qx sz %qx flags %d",
1124 			t->type, (unsigned long long)offset,
1125 			(unsigned long long)size, flags));
1126 
1127 	ss = sparc_pci_childspace(t->type);
1128 	DPRINTF(PDB_BUSMAP, (" cspace %d", ss));
1129 
1130 	pr = get_psychorange(pp, ss);
1131 	if (pr != NULL) {
1132 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
1133 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_map: mapping paddr "
1134 				     "space %lx offset %lx paddr %qx\n",
1135 			       (long)ss, (long)offset,
1136 			       (unsigned long long)paddr));
1137 		return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
1138 			flags, 0, hp));
1139 	}
1140 	DPRINTF(PDB_BUSMAP, (" FAILED\n"));
1141 	return (EINVAL);
1142 }
1143 
1144 static paddr_t
1145 psycho_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
1146 	int flags)
1147 {
1148 	bus_addr_t offset = paddr;
1149 	struct psycho_pbm *pp = t->cookie;
1150 	struct psycho_softc *sc = pp->pp_sc;
1151 	struct psycho_ranges *pr;
1152 	int ss;
1153 
1154 	ss = sparc_pci_childspace(t->type);
1155 
1156 	DPRINTF(PDB_BUSMAP, ("_psycho_bus_mmap: prot %x flags %d pa %qx\n",
1157 		prot, flags, (unsigned long long)paddr));
1158 
1159 	pr = get_psychorange(pp, ss);
1160 	if (pr != NULL) {
1161 		paddr = BUS_ADDR(pr->phys_hi, pr->phys_lo + offset);
1162 		DPRINTF(PDB_BUSMAP, ("\n_psycho_bus_mmap: mapping paddr "
1163 				     "space %lx offset %lx paddr %qx\n",
1164 			       (long)ss, (long)offset,
1165 			       (unsigned long long)paddr));
1166 		return (bus_space_mmap(sc->sc_bustag, paddr, off,
1167 				       prot, flags));
1168 	}
1169 
1170 	return (-1);
1171 }
1172 
1173 /*
1174  * Get a PCI offset address from bus_space_handle_t.
1175  */
1176 bus_addr_t
1177 psycho_bus_offset(bus_space_tag_t t, bus_space_handle_t *hp)
1178 {
1179 	struct psycho_pbm *pp = t->cookie;
1180 	struct psycho_ranges *pr;
1181 	bus_addr_t addr, offset;
1182 	vaddr_t va;
1183 	int ss;
1184 
1185 	addr = hp->_ptr;
1186 	ss = sparc_pci_childspace(t->type);
1187 	DPRINTF(PDB_BUSMAP, ("psycho_bus_offset: type %d addr %" PRIx64
1188 			     " cspace %d", t->type, addr, ss));
1189 
1190 	pr = get_psychorange(pp, ss);
1191 	if (pr != NULL) {
1192 		if (!PHYS_ASI(hp->_asi)) {
1193 			va = trunc_page((vaddr_t)addr);
1194 			if (pmap_extract(pmap_kernel(), va, &addr) == FALSE) {
1195 				DPRINTF(PDB_BUSMAP,
1196 					("\n pmap_extract FAILED\n"));
1197 				return (-1);
1198 			}
1199 			addr += hp->_ptr & PGOFSET;
1200 		}
1201 		offset = BUS_ADDR_PADDR(addr) - pr->phys_lo;
1202 		DPRINTF(PDB_BUSMAP, ("\npsycho_bus_offset: paddr %" PRIx64
1203 				     " offset %" PRIx64 "\n", addr, offset));
1204 		return (offset);
1205 	}
1206 	DPRINTF(PDB_BUSMAP, ("\n FAILED\n"));
1207 	return (-1);
1208 }
1209 
1210 
1211 /*
1212  * install an interrupt handler for a PCI device
1213  */
1214 void *
1215 psycho_intr_establish(bus_space_tag_t t, int ihandle, int level,
1216 	int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
1217 {
1218 	struct psycho_pbm *pp = t->cookie;
1219 	struct psycho_softc *sc = pp->pp_sc;
1220 	struct intrhand *ih;
1221 	volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
1222 	int64_t imap = 0;
1223 	int ino;
1224 	long vec = INTVEC(ihandle);
1225 
1226 	ih = (struct intrhand *)
1227 		malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
1228 	if (ih == NULL)
1229 		return (NULL);
1230 
1231 	ih->ih_ivec = ihandle;
1232 
1233 	/*
1234 	 * Hunt through all the interrupt mapping regs to look for our
1235 	 * interrupt vector.
1236 	 *
1237 	 * XXX We only compare INOs rather than IGNs since the firmware may
1238 	 * not provide the IGN and the IGN is constant for all device on that
1239 	 * PCI controller.  This could cause problems for the FFB/external
1240 	 * interrupt which has a full vector that can be set arbitrarily.
1241 	 */
1242 
1243 	DPRINTF(PDB_INTR, ("\npsycho_intr_establish: ihandle %x vec %lx", ihandle, vec));
1244 	ino = INTINO(vec);
1245 	DPRINTF(PDB_INTR, (" ino %x", ino));
1246 
1247 	/* If the device didn't ask for an IPL, use the one encoded. */
1248 	if (level == IPL_NONE) level = INTLEV(vec);
1249 	/* If it still has no level, print a warning and assign IPL 2 */
1250 	if (level == IPL_NONE) {
1251 		printf("ERROR: no IPL, setting IPL 2.\n");
1252 		level = 2;
1253 	}
1254 
1255 	DPRINTF(PDB_INTR, ("\npsycho: intr %lx: %p\nHunting for IRQ...\n",
1256 	    (long)ino, intrlev[ino]));
1257 
1258  	/*
1259  	 * First look for PCI interrupts, otherwise the PCI A slot 0
1260  	 * INTA# interrupt might match an unused non-PCI (obio)
1261  	 * interrupt.
1262  	 */
1263 	for (intrmapptr = &sc->sc_regs->pcia_slot0_int,
1264 		     intrclrptr = &sc->sc_regs->pcia0_clr_int[0];
1265 	     intrmapptr <= &sc->sc_regs->pcib_slot3_int;
1266 	     intrmapptr++, intrclrptr += 4) {
1267 		if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
1268 		    (intrmapptr == &sc->sc_regs->pcia_slot2_int ||
1269 		     intrmapptr == &sc->sc_regs->pcia_slot3_int))
1270 			continue;
1271 		if (((*intrmapptr ^ vec) & 0x3c) == 0) {
1272 			intrclrptr += vec & 0x3;
1273 			goto found;
1274 		}
1275 	}
1276 
1277 	/* Now hunt thru obio. */
1278 	for (intrmapptr = &sc->sc_regs->scsi_int_map,
1279 		     intrclrptr = &sc->sc_regs->scsi_clr_int;
1280 	     intrmapptr < &sc->sc_regs->ue_int_map;
1281 	     intrmapptr++, intrclrptr++) {
1282 		if (INTINO(*intrmapptr) == ino)
1283 			goto found;
1284 	}
1285 
1286 	/* Finally check the two FFB slots */
1287 	intrclrptr = NULL; /* XXX? */
1288 	for (intrmapptr = &sc->sc_regs->ffb0_int_map;
1289 	     intrmapptr <= &sc->sc_regs->ffb1_int_map;
1290 	     intrmapptr++) {
1291 		if (INTVEC(*intrmapptr) == ino)
1292 			goto found;
1293 	}
1294 
1295 	printf("Cannot find interrupt vector %lx\n", vec);
1296 	return (NULL);
1297 
1298 found:
1299 	/* Register the map and clear intr registers */
1300 	ih->ih_map = intrmapptr;
1301 	ih->ih_clr = intrclrptr;
1302 
1303 	ih->ih_fun = handler;
1304 	ih->ih_arg = arg;
1305 	ih->ih_pil = level;
1306 	ih->ih_number = ino | sc->sc_ign;
1307 	ih->ih_pending = 0;
1308 
1309 	DPRINTF(PDB_INTR, (
1310 	    "; installing handler %p arg %p with ino %u pil %u\n",
1311 	    handler, arg, (u_int)ino, (u_int)ih->ih_pil));
1312 
1313 	intr_establish(ih->ih_pil, level != IPL_VM, ih);
1314 
1315 	/*
1316 	 * Enable the interrupt now we have the handler installed.
1317 	 * Read the current value as we can't change it besides the
1318 	 * valid bit so so make sure only this bit is changed.
1319 	 *
1320 	 * XXXX --- we really should use bus_space for this.
1321 	 */
1322 	if (intrmapptr) {
1323 		imap = *intrmapptr;
1324 		DPRINTF(PDB_INTR, ("; read intrmap = %016qx",
1325 			(unsigned long long)imap));
1326 
1327 		/* Enable the interrupt */
1328 		imap |= INTMAP_V|(CPU_UPAID << INTMAP_TID_SHIFT);
1329 		DPRINTF(PDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
1330 		DPRINTF(PDB_INTR, ("; writing intrmap = %016qx\n",
1331 			(unsigned long long)imap));
1332 		*intrmapptr = imap;
1333 		DPRINTF(PDB_INTR, ("; reread intrmap = %016qx",
1334 			(unsigned long long)(imap = *intrmapptr)));
1335 	}
1336  	if (intrclrptr) {
1337  		/* set state to IDLE */
1338  		*intrclrptr = 0;
1339  	}
1340 	return (ih);
1341 }
1342 
1343 /*
1344  * per-controller driver calls
1345  */
1346 
1347 /* assume we are mapped little-endian/side-effect */
1348 static pcireg_t
1349 psycho_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
1350 {
1351 	struct psycho_pbm *pp = pc->cookie;
1352 	struct psycho_softc *sc = pp->pp_sc;
1353 	pcireg_t val = (pcireg_t)~0;
1354 
1355 	DPRINTF(PDB_CONF, ("%s: tag %lx reg %x ", __func__,
1356 		(long)tag, reg));
1357 	if (PCITAG_NODE(tag) != -1) {
1358 
1359 		DPRINTF(PDB_CONF, ("asi=%x addr=%qx (offset=%x) ...",
1360 			sc->sc_configaddr._asi,
1361 			(long long)(sc->sc_configaddr._ptr +
1362 				PCITAG_OFFSET(tag) + reg),
1363 			(int)PCITAG_OFFSET(tag) + reg));
1364 
1365 		val = bus_space_read_4(sc->sc_configtag, sc->sc_configaddr,
1366 			PCITAG_OFFSET(tag) + reg);
1367 	}
1368 #ifdef DEBUG
1369 	else DPRINTF(PDB_CONF, ("%s: bogus pcitag %x\n", __func__,
1370 		(int)PCITAG_OFFSET(tag)));
1371 #endif
1372 	DPRINTF(PDB_CONF, (" returning %08x\n", (u_int)val));
1373 
1374 	return (val);
1375 }
1376 
1377 static void
1378 psycho_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
1379 {
1380 	struct psycho_pbm *pp = pc->cookie;
1381 	struct psycho_softc *sc = pp->pp_sc;
1382 
1383 	DPRINTF(PDB_CONF, ("%s: tag %lx; reg %x; data %x; ", __func__,
1384 		(long)PCITAG_OFFSET(tag), reg, (int)data));
1385 	DPRINTF(PDB_CONF, ("asi = %x; readaddr = %qx (offset = %x)\n",
1386 		sc->sc_configaddr._asi,
1387 		(long long)(sc->sc_configaddr._ptr + PCITAG_OFFSET(tag) + reg),
1388 		(int)PCITAG_OFFSET(tag) + reg));
1389 
1390 	/* If we don't know it, just punt it.  */
1391 	if (PCITAG_NODE(tag) == -1) {
1392 		DPRINTF(PDB_CONF, ("%s: bad addr", __func__));
1393 		return;
1394 	}
1395 
1396 	bus_space_write_4(sc->sc_configtag, sc->sc_configaddr,
1397 		PCITAG_OFFSET(tag) + reg, data);
1398 }
1399 
1400 static void *
1401 psycho_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
1402 	int (*func)(void *), void *arg)
1403 {
1404 	void *cookie;
1405 	struct psycho_pbm *pp = (struct psycho_pbm *)pc->cookie;
1406 
1407 	DPRINTF(PDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
1408 	cookie = bus_intr_establish(pp->pp_memt, ih, level, func, arg);
1409 
1410 	DPRINTF(PDB_INTR, ("; returning handle %p\n", cookie));
1411 	return (cookie);
1412 }
1413 
1414 static int
1415 psycho_pci_find_ino(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
1416 {
1417 	struct psycho_pbm *pp = pa->pa_pc->cookie;
1418 	struct psycho_softc *sc = pp->pp_sc;
1419 	u_int bus;
1420 	u_int dev;
1421 	u_int pin;
1422 
1423 	DPRINTF(PDB_INTMAP, ("%s: pa_tag: node %x, %d:%d:%d\n", __func__,
1424 			      PCITAG_NODE(pa->pa_tag), (int)PCITAG_BUS(pa->pa_tag),
1425 			      (int)PCITAG_DEV(pa->pa_tag),
1426 			      (int)PCITAG_FUN(pa->pa_tag)));
1427 	DPRINTF(PDB_INTMAP,
1428 		("%s: intrswiz %d, intrpin %d, intrline %d, rawintrpin %d\n", __func__,
1429 		 pa->pa_intrswiz, pa->pa_intrpin, pa->pa_intrline, pa->pa_rawintrpin));
1430 	DPRINTF(PDB_INTMAP, ("%s: pa_intrtag: node %x, %d:%d:%d\n", __func__,
1431 			      PCITAG_NODE(pa->pa_intrtag),
1432 			      (int)PCITAG_BUS(pa->pa_intrtag),
1433 			      (int)PCITAG_DEV(pa->pa_intrtag),
1434 			      (int)PCITAG_FUN(pa->pa_intrtag)));
1435 
1436 	bus = (pp->pp_id == PSYCHO_PBM_B);
1437 	/*
1438 	 * If we are on a ppb, use the devno on the underlying bus when forming
1439 	 * the ivec.
1440 	 */
1441 	if (pa->pa_intrswiz != 0 && PCITAG_NODE(pa->pa_intrtag) != 0)
1442 		dev = PCITAG_DEV(pa->pa_intrtag);
1443 	else
1444 		dev = pa->pa_device;
1445 	dev--;
1446 
1447 	if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
1448 	    pp->pp_id == PSYCHO_PBM_B)
1449 		dev--;
1450 
1451 	pin = pa->pa_intrpin - 1;
1452 	DPRINTF(PDB_INTMAP, ("%s: mode %d, pbm %d, dev %d, pin %d\n", __func__,
1453 	    sc->sc_mode, pp->pp_id, dev, pin));
1454 
1455 	*ihp = sc->sc_ign | ((bus << 4) & INTMAP_PCIBUS) |
1456 	    ((dev << 2) & INTMAP_PCISLOT) | (pin & INTMAP_PCIINT);
1457 
1458 	return (0);
1459 }
1460 
1461 /*
1462  * hooks into the iommu dvma calls.
1463  */
1464 static int
1465 psycho_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
1466 	bus_size_t maxsegsz, bus_size_t boundary, int flags,
1467 	bus_dmamap_t *dmamp)
1468 {
1469 	struct psycho_pbm *pp = (struct psycho_pbm *)t->_cookie;
1470 	int error;
1471 
1472 	error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
1473 				  boundary, flags, dmamp);
1474 	if (error == 0)
1475 		(*dmamp)->_dm_cookie = &pp->pp_sb;
1476 	return error;
1477 }
1478 
1479 /*
1480  * UltraSPARC IIi and IIe have no streaming buffers, but have PCI DMA
1481  * Write Synchronization Register (see UltraSPARC-IIi User's Manual
1482  * section 19.3.0.5).  So use it to synchronize with the DMA writes.
1483  */
1484 static void
1485 psycho_sabre_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
1486 	bus_size_t len, int ops)
1487 {
1488 	struct psycho_pbm *pp;
1489 	struct psycho_softc *sc;
1490 
1491 	/* If len is 0, then there is nothing to do. */
1492 	if (len == 0)
1493 		return;
1494 
1495 	if (ops & BUS_DMASYNC_POSTREAD) {
1496 		pp = (struct psycho_pbm *)t->_cookie;
1497 		sc = pp->pp_sc;
1498 		bus_space_read_8(sc->sc_bustag, sc->sc_bh,
1499 		    offsetof(struct psychoreg, pci_dma_write_sync));
1500 	}
1501 	bus_dmamap_sync(t->_parent, map, offset, len, ops);
1502 }
1503