1 /* $NetBSD: iommureg.h,v 1.3 1999/06/04 13:48:48 mrg Exp $ */ 2 3 /* 4 * Copyright (c) 1992, 1993 5 * The Regents of the University of California. All rights reserved. 6 * 7 * This software was developed by the Computer Systems Engineering group 8 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and 9 * contributed to Berkeley. 10 * 11 * All advertising materials mentioning features or use of this software 12 * must display the following acknowledgement: 13 * This product includes software developed by the University of 14 * California, Lawrence Berkeley Laboratory. 15 * 16 * Redistribution and use in source and binary forms, with or without 17 * modification, are permitted provided that the following conditions 18 * are met: 19 * 1. Redistributions of source code must retain the above copyright 20 * notice, this list of conditions and the following disclaimer. 21 * 2. Redistributions in binary form must reproduce the above copyright 22 * notice, this list of conditions and the following disclaimer in the 23 * documentation and/or other materials provided with the distribution. 24 * 3. All advertising materials mentioning features or use of this software 25 * must display the following acknowledgement: 26 * This product includes software developed by the University of 27 * California, Berkeley and its contributors. 28 * 4. Neither the name of the University nor the names of its contributors 29 * may be used to endorse or promote products derived from this software 30 * without specific prior written permission. 31 * 32 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 33 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 35 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 38 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 39 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 40 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 41 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 42 * SUCH DAMAGE. 43 * 44 * @(#)sbusreg.h 8.1 (Berkeley) 6/11/93 45 */ 46 47 #ifndef _SPARC64_DEV_IOMMUREG_H_ 48 #define _SPARC64_DEV_IOMMUREG_H_ 49 50 /* 51 * UltraSPARC IOMMU registers, common to both the sbus and PCI 52 * controllers. 53 */ 54 55 /* iommmu registers */ 56 struct iommureg { 57 u_int64_t iommu_cr; /* IOMMU control register */ 58 u_int64_t iommu_tsb; /* IOMMU TSB base register */ 59 u_int64_t iommu_flush; /* IOMMU flush register */ 60 }; 61 62 /* streaming buffer registers */ 63 struct iommu_strbuf { 64 u_int64_t strbuf_ctl; /* streaming buffer control reg */ 65 u_int64_t strbuf_pgflush; /* streaming buffer page flush */ 66 u_int64_t strbuf_flushsync;/* streaming buffer flush sync */ 67 }; 68 69 /* streaming buffer control register */ 70 #define STRBUF_EN 0x000000000000000001LL 71 #define STRBUF_D 0x000000000000000002LL 72 73 /* control register bits */ 74 #define IOMMUCR_TSB1K 0x000000000000000000LL /* Nummber of entries in IOTSB */ 75 #define IOMMUCR_TSB2K 0x000000000000010000LL 76 #define IOMMUCR_TSB4K 0x000000000000020000LL 77 #define IOMMUCR_TSB8K 0x000000000000030000LL 78 #define IOMMUCR_TSB16K 0x000000000000040000LL 79 #define IOMMUCR_TSB32K 0x000000000000050000LL 80 #define IOMMUCR_TSB64K 0x000000000000060000LL 81 #define IOMMUCR_TSB128K 0x000000000000070000LL 82 #define IOMMUCR_TSBMASK 0xfffffffffffff8ffffLL /* Mask for above */ 83 #define IOMMUCR_8KPG 0x000000000000000000LL /* 8K iommu page size */ 84 #define IOMMUCR_64KPG 0x000000000000000004LL /* 64K iommu page size */ 85 #define IOMMUCR_DE 0x000000000000000002LL /* Diag enable */ 86 #define IOMMUCR_EN 0x000000000000000001LL /* Enable IOMMU */ 87 88 /* 89 * IOMMU stuff 90 */ 91 #define IOTTE_V 0x8000000000000000LL /* Entry valid */ 92 #define IOTTE_64K 0x2000000000000000LL /* 8K or 64K page? */ 93 #define IOTTE_8K 0x0000000000000000LL 94 #define IOTTE_STREAM 0x1000000000000000LL /* Is page streamable? */ 95 #define IOTTE_LOCAL 0x0800000000000000LL /* Accesses to same bus segment? */ 96 #define IOTTE_PAMASK 0x000001ffffffe000LL /* Let's assume this is correct */ 97 #define IOTTE_C 0x0000000000000010LL /* Accesses to cacheable space */ 98 #define IOTTE_W 0x0000000000000002LL /* Writeable */ 99 100 #define IOTSB_VEND 0xffffe000 101 #define IOTSB_VSTART(sz) (u_int)(IOTSB_VEND << (PGSHIFT + (sz))) 102 103 #define MAKEIOTTE(pa,w,c,s) (((pa)&IOTTE_PAMASK)|((w)?IOTTE_W:0)|((c)?IOTTE_C:0)|((s)?IOTTE_STREAM:0)|(IOTTE_V|IOTTE_8K)) 104 #if 0 105 /* This version generates a pointer to a int64_t */ 106 #define IOTSBSLOT(va,sz) ((((((vaddr_t)(va))-((vaddr_t)IOTSB_VSTART(sz))))>>(PGSHIFT-3))&(~7)) 107 #else 108 /* Here we just try to create an array index */ 109 #define IOTSBSLOT(va,sz) ((u_int)((((((vaddr_t)(va))-((vaddr_t)IOTSB_VSTART(sz))))>>(PGSHIFT)))) 110 #endif 111 112 /* 113 * interrupt map stuff. this belongs elsewhere. 114 */ 115 116 #define INTMAP_V 0x080000000LL /* Interrupt valid (enabled) */ 117 #define INTMAP_TID 0x07c000000LL /* UPA target ID mask */ 118 #define INTMAP_IGN 0x0000007c0LL /* Interrupt group no (sbus only). */ 119 #define INTMAP_INO 0x00000003fLL /* Interrupt number */ 120 #define INTMAP_INR (INTMAP_IGN|INTMAP_INO) 121 #define INTMAP_SBUSSLOT 0x000000018LL /* SBUS slot # */ 122 #define INTMAP_PCIBUS 0x000000010LL /* PCI bus number (A or B) */ 123 #define INTMAP_PCISLOT 0x00000000cLL /* PCI slot # */ 124 #define INTMAP_PCIINT 0x000000003LL /* PCI interrupt #A,#B,#C,#D */ 125 #define INTMAP_OBIO 0x000000020LL /* Onboard device */ 126 #define INTMAP_LSHIFT 11 /* Encode level in vector */ 127 #define INTLEVENCODE(x) (((x)&0x0f)<<INTMAP_LSHIFT) 128 #define INTLEV(x) (((x)>>INTMAP_LSHIFT)&0x0f) 129 #define INTVEC(x) ((x)&INTMAP_INR) 130 #define INTSLOT(x) (((x)>>3)&0x7) 131 #define INTPRI(x) ((x)&0x7) 132 #define INTINO(x) ((x)&INTMAP_INO) 133 134 #define INTPCI_MAXOBINO 0x16 /* maximum OBIO INO value for PCI */ 135 #define INTPCIOBINOX(x) ((x)&0x1f) /* OBIO ino index (for PCI machines) */ 136 #define INTPCIINOX(x) (((x)&0x1c)>>2) /* PCI ino index */ 137 138 #endif /* _SPARC64_DEV_IOMMUREG_H_ */ 139