1 /* $NetBSD: psl.h,v 1.20 2000/01/21 13:22:55 pk Exp $ */ 2 3 /* 4 * Copyright (c) 1992, 1993 5 * The Regents of the University of California. All rights reserved. 6 * 7 * This software was developed by the Computer Systems Engineering group 8 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and 9 * contributed to Berkeley. 10 * 11 * All advertising materials mentioning features or use of this software 12 * must display the following acknowledgement: 13 * This product includes software developed by the University of 14 * California, Lawrence Berkeley Laboratory. 15 * 16 * Redistribution and use in source and binary forms, with or without 17 * modification, are permitted provided that the following conditions 18 * are met: 19 * 1. Redistributions of source code must retain the above copyright 20 * notice, this list of conditions and the following disclaimer. 21 * 2. Redistributions in binary form must reproduce the above copyright 22 * notice, this list of conditions and the following disclaimer in the 23 * documentation and/or other materials provided with the distribution. 24 * 3. All advertising materials mentioning features or use of this software 25 * must display the following acknowledgement: 26 * This product includes software developed by the University of 27 * California, Berkeley and its contributors. 28 * 4. Neither the name of the University nor the names of its contributors 29 * may be used to endorse or promote products derived from this software 30 * without specific prior written permission. 31 * 32 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 33 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 35 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 38 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 39 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 40 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 41 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 42 * SUCH DAMAGE. 43 * 44 * @(#)psl.h 8.1 (Berkeley) 6/11/93 45 */ 46 47 #ifndef PSR_IMPL 48 49 /* 50 * SPARC Process Status Register (in psl.h for hysterical raisins). 51 * 52 * The picture in the Sun manuals looks like this: 53 * 1 1 54 * 31 28 27 24 23 20 19 14 3 2 11 8 7 6 5 4 0 55 * +-------+-------+-------+-----------+-+-+-------+-+-+-+---------+ 56 * | impl | ver | icc | reserved |E|E| pil |S|P|E| CWP | 57 * | | |n z v c| |C|F| | |S|T| | 58 * +-------+-------+-------+-----------+-+-+-------+-+-+-+---------+ 59 */ 60 61 #define PSR_IMPL 0xf0000000 /* implementation */ 62 #define PSR_VER 0x0f000000 /* version */ 63 #define PSR_ICC 0x00f00000 /* integer condition codes */ 64 #define PSR_N 0x00800000 /* negative */ 65 #define PSR_Z 0x00400000 /* zero */ 66 #define PSR_O 0x00200000 /* overflow */ 67 #define PSR_C 0x00100000 /* carry */ 68 #define PSR_EC 0x00002000 /* coprocessor enable */ 69 #define PSR_EF 0x00001000 /* FP enable */ 70 #define PSR_PIL 0x00000f00 /* interrupt level */ 71 #define PSR_S 0x00000080 /* supervisor (kernel) mode */ 72 #define PSR_PS 0x00000040 /* previous supervisor mode (traps) */ 73 #define PSR_ET 0x00000020 /* trap enable */ 74 #define PSR_CWP 0x0000001f /* current window pointer */ 75 76 #define PSR_BITS "\20\16EC\15EF\10S\7PS\6ET" 77 78 /* define audio software interrupts to be at software level 4 */ 79 #define PIL_AUSOFT 4 80 /* define floppy software interrupts to be at software level 4 too */ 81 #define PIL_FDSOFT 4 82 /* network hardware interrupts at at most (XXX - is that true?) level 6 */ 83 #define PIL_NET 6 84 #define PIL_CLOCK 10 85 86 #if defined(_KERNEL) && !defined(_LOCORE) 87 88 static __inline int getpsr __P((void)); 89 static __inline void setpsr __P((int)); 90 static __inline int spl0 __P((void)); 91 static __inline int splhigh __P((void)); 92 static __inline void splx __P((int)); 93 static __inline int getmid __P((void)); 94 95 /* 96 * GCC pseudo-functions for manipulating PSR (primarily PIL field). 97 */ 98 static __inline int getpsr() 99 { 100 int psr; 101 102 __asm __volatile("rd %%psr,%0" : "=r" (psr)); 103 return (psr); 104 } 105 106 static __inline int getmid() 107 { 108 int mid; 109 110 __asm __volatile("rd %%tbr,%0" : "=r" (mid)); 111 return ((mid >> 20) & 0x3); 112 } 113 114 static __inline void setpsr(newpsr) 115 int newpsr; 116 { 117 __asm __volatile("wr %0,0,%%psr" : : "r" (newpsr)); 118 __asm __volatile("nop"); 119 __asm __volatile("nop"); 120 __asm __volatile("nop"); 121 } 122 123 static __inline int spl0() 124 { 125 int psr, oldipl; 126 127 /* 128 * wrpsr xors two values: we choose old psr and old ipl here, 129 * which gives us the same value as the old psr but with all 130 * the old PIL bits turned off. 131 */ 132 __asm __volatile("rd %%psr,%0" : "=r" (psr)); 133 oldipl = psr & PSR_PIL; 134 __asm __volatile("wr %0,%1,%%psr" : : "r" (psr), "r" (oldipl)); 135 136 /* 137 * Three instructions must execute before we can depend 138 * on the bits to be changed. 139 */ 140 __asm __volatile("nop; nop; nop"); 141 return (oldipl); 142 } 143 144 /* 145 * PIL 1 through 14 can use this macro. 146 * (spl0 and splhigh are special since they put all 0s or all 1s 147 * into the ipl field.) 148 */ 149 #define SPL(name, newipl) \ 150 static __inline int name __P((void)); \ 151 static __inline int name() \ 152 { \ 153 int psr, oldipl; \ 154 __asm __volatile("rd %%psr,%0" : "=r" (psr)); \ 155 oldipl = psr & PSR_PIL; \ 156 psr &= ~oldipl; \ 157 __asm __volatile("wr %0,%1,%%psr" : : \ 158 "r" (psr), "n" ((newipl) << 8)); \ 159 __asm __volatile("nop; nop; nop"); \ 160 return (oldipl); \ 161 } 162 /* A non-priority-decreasing version of SPL */ 163 #define _SPLRAISE(name, newipl) \ 164 static __inline int name __P((void)); \ 165 static __inline int name() \ 166 { \ 167 int psr, oldipl; \ 168 __asm __volatile("rd %%psr,%0" : "=r" (psr)); \ 169 oldipl = psr & PSR_PIL; \ 170 if ((newipl << 8) <= oldipl) \ 171 return oldipl; \ 172 psr &= ~oldipl; \ 173 __asm __volatile("wr %0,%1,%%psr" : : \ 174 "r" (psr), "n" ((newipl) << 8)); \ 175 __asm __volatile("nop; nop; nop"); \ 176 return (oldipl); \ 177 } 178 179 SPL(spllowersoftclock, 1) 180 181 _SPLRAISE(splsoftint, 1) 182 #define splsoftclock splsoftint 183 #define splsoftnet splsoftint 184 185 186 /* audio software interrupts */ 187 _SPLRAISE(splausoft, PIL_AUSOFT) 188 189 /* floppy software interrupts */ 190 _SPLRAISE(splfdsoft, PIL_FDSOFT) 191 192 /* Block devices */ 193 _SPLRAISE(splbio, 5) 194 195 /* network hardware interrupts are at level 6 */ 196 _SPLRAISE(splnet, PIL_NET) 197 198 /* tty input runs at software level 6 */ 199 #define PIL_TTY 6 200 _SPLRAISE(spltty, PIL_TTY) 201 202 /* 203 * Memory allocation (must be as high as highest network, tty, or disk device) 204 */ 205 _SPLRAISE(splimp, 7) 206 _SPLRAISE(splpmap, 7) 207 208 /* clock interrupts at level 10 */ 209 _SPLRAISE(splclock, PIL_CLOCK) 210 211 /* fd hardware, ts102, and tadpole microcontoller interrupts are at level 11 */ 212 _SPLRAISE(splfd, 11) 213 _SPLRAISE(splts102, 11) 214 215 /* zs hardware interrupts are at level 12 */ 216 _SPLRAISE(splzs, 12) 217 _SPLRAISE(splserial, 12) /* XXX - other serial hardware might not be at lvl 12 */ 218 219 /* audio hardware interrupts are at level 13 */ 220 _SPLRAISE(splaudio, 13) 221 222 /* second sparc timer interrupts at level 14 */ 223 _SPLRAISE(splstatclock, 14) 224 225 static __inline int splhigh() 226 { 227 int psr, oldipl; 228 229 __asm __volatile("rd %%psr,%0" : "=r" (psr)); 230 __asm __volatile("wr %0,0,%%psr" : : "r" (psr | PSR_PIL)); 231 __asm __volatile("and %1,%2,%0; nop; nop" : "=r" (oldipl) : \ 232 "r" (psr), "n" (PSR_PIL)); 233 return (oldipl); 234 } 235 236 /* splx does not have a return value */ 237 static __inline void splx(newipl) 238 int newipl; 239 { 240 int psr; 241 242 __asm __volatile("rd %%psr,%0" : "=r" (psr)); 243 __asm __volatile("wr %0,%1,%%psr" : : \ 244 "r" (psr & ~PSR_PIL), "rn" (newipl)); 245 __asm __volatile("nop; nop; nop"); 246 } 247 #endif /* KERNEL && !_LOCORE */ 248 249 #endif /* PSR_IMPL */ 250