1 /* $NetBSD: cpu.h,v 1.101 2018/08/22 01:05:23 msaitoh Exp $ */ 2 3 /* 4 * Copyright (c) 1992, 1993 5 * The Regents of the University of California. All rights reserved. 6 * 7 * This software was developed by the Computer Systems Engineering group 8 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and 9 * contributed to Berkeley. 10 * 11 * All advertising materials mentioning features or use of this software 12 * must display the following acknowledgement: 13 * This product includes software developed by the University of 14 * California, Lawrence Berkeley Laboratory. 15 * 16 * Redistribution and use in source and binary forms, with or without 17 * modification, are permitted provided that the following conditions 18 * are met: 19 * 1. Redistributions of source code must retain the above copyright 20 * notice, this list of conditions and the following disclaimer. 21 * 2. Redistributions in binary form must reproduce the above copyright 22 * notice, this list of conditions and the following disclaimer in the 23 * documentation and/or other materials provided with the distribution. 24 * 3. Neither the name of the University nor the names of its contributors 25 * may be used to endorse or promote products derived from this software 26 * without specific prior written permission. 27 * 28 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 29 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 30 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 31 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 32 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 34 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 35 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 36 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 37 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 38 * SUCH DAMAGE. 39 * 40 * @(#)cpu.h 8.4 (Berkeley) 1/5/94 41 */ 42 43 #ifndef _CPU_H_ 44 #define _CPU_H_ 45 46 /* 47 * CTL_MACHDEP definitions. 48 */ 49 #define CPU_BOOTED_KERNEL 1 /* string: booted kernel name */ 50 #define CPU_BOOTED_DEVICE 2 /* string: device booted from */ 51 #define CPU_BOOT_ARGS 3 /* string: args booted with */ 52 #define CPU_ARCH 4 /* integer: cpu architecture version */ 53 54 /* 55 * Exported definitions unique to SPARC cpu support. 56 */ 57 58 /* 59 * Sun-4 and Sun-4c virtual address cache. 60 * 61 * Sun-4 virtual caches come in two flavors, write-through (Sun-4c) 62 * and write-back (Sun-4). The write-back caches are much faster 63 * but require a bit more care. 64 * 65 * This is exported via sysctl so be careful changing it. 66 */ 67 enum vactype { VAC_UNKNOWN, VAC_NONE, VAC_WRITETHROUGH, VAC_WRITEBACK }; 68 69 /* 70 * Cache control information. 71 * 72 * This is exported via sysctl so be careful changing it. 73 */ 74 75 struct cacheinfo { 76 int c_totalsize; /* total size, in bytes */ 77 /* if split, MAX(icache,dcache) */ 78 int c_enabled; /* true => cache is enabled */ 79 int c_hwflush; /* true => have hardware flush */ 80 int c_linesize; /* line size, in bytes */ 81 /* if split, MIN(icache,dcache) */ 82 int c_l2linesize; /* log2(linesize) */ 83 int c_nlines; /* precomputed # of lines to flush */ 84 int c_physical; /* true => cache has physical 85 address tags */ 86 int c_associativity; /* # of "buckets" in cache line */ 87 int c_split; /* true => cache is split */ 88 89 int ic_totalsize; /* instruction cache */ 90 int ic_enabled; 91 int ic_linesize; 92 int ic_l2linesize; 93 int ic_nlines; 94 int ic_associativity; 95 96 int dc_totalsize; /* data cache */ 97 int dc_enabled; 98 int dc_linesize; 99 int dc_l2linesize; 100 int dc_nlines; 101 int dc_associativity; 102 103 int ec_totalsize; /* external cache info */ 104 int ec_enabled; 105 int ec_linesize; 106 int ec_l2linesize; 107 int ec_nlines; 108 int ec_associativity; 109 110 enum vactype c_vactype; 111 112 int c_flags; 113 #define CACHE_PAGETABLES 0x1 /* caching pagetables OK on (sun4m) */ 114 #define CACHE_TRAPPAGEBUG 0x2 /* trap page can't be cached (sun4) */ 115 #define CACHE_MANDATORY 0x4 /* if cache is on, don't use 116 uncached access */ 117 }; 118 119 /* Things needed by crash or the kernel */ 120 #if defined(_KERNEL) || defined(_KMEMUSER) 121 122 #if defined(_KERNEL_OPT) 123 #include "opt_multiprocessor.h" 124 #include "opt_lockdebug.h" 125 #include "opt_sparc_arch.h" 126 #endif 127 128 #include <sys/cpu_data.h> 129 #include <sys/evcnt.h> 130 131 #include <machine/intr.h> 132 #include <machine/psl.h> 133 134 #if defined(_KERNEL) 135 #include <sparc/sparc/cpuvar.h> 136 #include <sparc/sparc/intreg.h> 137 #endif 138 139 struct trapframe; 140 141 /* 142 * Message structure for Inter Processor Communication in MP systems 143 */ 144 struct xpmsg { 145 volatile int tag; 146 #define XPMSG15_PAUSECPU 1 147 #define XPMSG_FUNC 4 148 #define XPMSG_FTRP 5 149 150 volatile union { 151 /* 152 * Cross call: ask to run (*func)(arg0,arg1,arg2) 153 * or (*trap)(arg0,arg1,arg2). `trap' should be the 154 * address of a `fast trap' handler that executes in 155 * the trap window (see locore.s). 156 */ 157 struct xpmsg_func { 158 void (*func)(int, int, int); 159 void (*trap)(int, int, int); 160 int arg0; 161 int arg1; 162 int arg2; 163 } xpmsg_func; 164 } u; 165 volatile int received; 166 volatile int complete; 167 }; 168 169 /* 170 * The cpuinfo structure. This structure maintains information about one 171 * currently installed CPU (there may be several of these if the machine 172 * supports multiple CPUs, as on some Sun4m architectures). The information 173 * in this structure supersedes the old "cpumod", "mmumod", and similar 174 * fields. 175 */ 176 177 struct cpu_info { 178 struct cpu_data ci_data; /* MI per-cpu data */ 179 180 /* 181 * Primary Inter-processor message area. Keep this aligned 182 * to a cache line boundary if possible, as the structure 183 * itself is one or less (32/64 byte) cache-line. 184 */ 185 struct xpmsg msg __aligned(64); 186 187 /* Scheduler flags */ 188 int ci_want_ast; 189 int ci_want_resched; 190 191 /* 192 * SPARC cpu_info structures live at two VAs: one global 193 * VA (so each CPU can access any other CPU's cpu_info) 194 * and an alias VA CPUINFO_VA which is the same on each 195 * CPU and maps to that CPU's cpu_info. Since the alias 196 * CPUINFO_VA is how we locate our cpu_info, we have to 197 * self-reference the global VA so that we can return it 198 * in the curcpu() macro. 199 */ 200 struct cpu_info * volatile ci_self; 201 202 int ci_cpuid; /* CPU index (see cpus[] array) */ 203 204 /* Context administration */ 205 int *ctx_tbl; /* [4m] SRMMU-edible context table */ 206 paddr_t ctx_tbl_pa; /* [4m] ctx table physical address */ 207 208 /* Cache information */ 209 struct cacheinfo cacheinfo; /* see above */ 210 211 /* various flags to workaround anomalies in chips */ 212 volatile int flags; /* see CPUFLG_xxx, below */ 213 214 /* Per processor counter register (sun4m only) */ 215 volatile struct counter_4m *counterreg_4m; 216 217 /* Per processor interrupt mask register (sun4m only) */ 218 volatile struct icr_pi *intreg_4m; 219 /* 220 * Send a IPI to (cpi). For Ross cpus we need to read 221 * the pending register to avoid a hardware bug. 222 */ 223 #define raise_ipi(cpi,lvl) do { \ 224 volatile int x; \ 225 (cpi)->intreg_4m->pi_set = PINTR_SINTRLEV(lvl); \ 226 x = (cpi)->intreg_4m->pi_pend; __USE(x); \ 227 } while (0) 228 229 int sun4_mmu3l; /* [4]: 3-level MMU present */ 230 #if defined(SUN4_MMU3L) 231 #define HASSUN4_MMU3L (cpuinfo.sun4_mmu3l) 232 #else 233 #define HASSUN4_MMU3L (0) 234 #endif 235 int ci_idepth; /* Interrupt depth */ 236 237 /* 238 * The following pointers point to processes that are somehow 239 * associated with this CPU--running on it, using its FPU, 240 * etc. 241 */ 242 struct lwp *ci_curlwp; /* CPU owner */ 243 struct lwp *fplwp; /* FPU owner */ 244 245 int ci_mtx_count; 246 int ci_mtx_oldspl; 247 248 /* 249 * Idle PCB and Interrupt stack; 250 */ 251 void *eintstack; /* End of interrupt stack */ 252 #define INT_STACK_SIZE (128 * 128) /* 128 128-byte stack frames */ 253 void *redzone; /* DEBUG: stack red zone */ 254 #define REDSIZE (8*96) /* some room for bouncing */ 255 256 struct pcb *curpcb; /* CPU's PCB & kernel stack */ 257 258 /* locore defined: */ 259 void (*get_syncflt)(void); /* Not C-callable */ 260 int (*get_asyncflt)(u_int *, u_int *); 261 262 /* Synchronous Fault Status; temporary storage */ 263 struct { 264 int sfsr; 265 int sfva; 266 } syncfltdump; 267 268 /* 269 * Cache handling functions. 270 * Most cache flush function come in two flavours: one that 271 * acts only on the CPU it executes on, and another that 272 * uses inter-processor signals to flush the cache on 273 * all processor modules. 274 * The `ft_' versions are fast trap cache flush handlers. 275 */ 276 void (*cache_flush)(void *, u_int); 277 void (*vcache_flush_page)(int, int); 278 void (*sp_vcache_flush_page)(int, int); 279 void (*ft_vcache_flush_page)(int, int); 280 void (*vcache_flush_segment)(int, int, int); 281 void (*sp_vcache_flush_segment)(int, int, int); 282 void (*ft_vcache_flush_segment)(int, int, int); 283 void (*vcache_flush_region)(int, int); 284 void (*sp_vcache_flush_region)(int, int); 285 void (*ft_vcache_flush_region)(int, int); 286 void (*vcache_flush_context)(int); 287 void (*sp_vcache_flush_context)(int); 288 void (*ft_vcache_flush_context)(int); 289 290 /* The are helpers for (*cache_flush)() */ 291 void (*sp_vcache_flush_range)(int, int, int); 292 void (*ft_vcache_flush_range)(int, int, int); 293 294 void (*pcache_flush_page)(paddr_t, int); 295 void (*pure_vcache_flush)(void); 296 void (*cache_flush_all)(void); 297 298 /* Support for hardware-assisted page clear/copy */ 299 void (*zero_page)(paddr_t); 300 void (*copy_page)(paddr_t, paddr_t); 301 302 /* Virtual addresses for use in pmap copy_page/zero_page */ 303 void * vpage[2]; 304 int *vpage_pte[2]; /* pte location of vpage[] */ 305 306 void (*cache_enable)(void); 307 308 int cpu_type; /* Type: see CPUTYP_xxx below */ 309 310 /* Inter-processor message area (high priority but used infrequently) */ 311 struct xpmsg msg_lev15; 312 313 /* CPU information */ 314 int node; /* PROM node for this CPU */ 315 int mid; /* Module ID for MP systems */ 316 int mbus; /* 1 if CPU is on MBus */ 317 int mxcc; /* 1 if a MBus-level MXCC is present */ 318 const char *cpu_longname; /* CPU model */ 319 int cpu_impl; /* CPU implementation code */ 320 int cpu_vers; /* CPU version code */ 321 int mmu_impl; /* MMU implementation code */ 322 int mmu_vers; /* MMU version code */ 323 int master; /* 1 if this is bootup CPU */ 324 325 vaddr_t mailbox; /* VA of CPU's mailbox */ 326 327 int mmu_ncontext; /* Number of contexts supported */ 328 int mmu_nregion; /* Number of regions supported */ 329 int mmu_nsegment; /* [4/4c] Segments */ 330 int mmu_npmeg; /* [4/4c] Pmegs */ 331 332 /* XXX - we currently don't actually use the following */ 333 int arch; /* Architecture: CPU_SUN4x */ 334 int class; /* Class: SuperSPARC, microSPARC... */ 335 int classlvl; /* Iteration in class: 1, 2, etc. */ 336 int classsublvl; /* stepping in class (version) */ 337 338 int hz; /* Clock speed */ 339 340 /* FPU information */ 341 int fpupresent; /* true if FPU is present */ 342 int fpuvers; /* FPU revision */ 343 const char *fpu_name; /* FPU model */ 344 char fpu_namebuf[32];/* Buffer for FPU name, if necessary */ 345 346 /* XXX */ 347 volatile void *ci_ddb_regs; /* DDB regs */ 348 349 /* 350 * The following are function pointers to do interesting CPU-dependent 351 * things without having to do type-tests all the time 352 */ 353 354 /* bootup things: access to physical memory */ 355 u_int (*read_physmem)(u_int addr, int space); 356 void (*write_physmem)(u_int addr, u_int data); 357 void (*cache_tablewalks)(void); 358 void (*mmu_enable)(void); 359 void (*hotfix)(struct cpu_info *); 360 361 362 #if 0 363 /* hardware-assisted block operation routines */ 364 void (*hwbcopy)(const void *from, void *to, size_t len); 365 void (*hwbzero)(void *buf, size_t len); 366 367 /* routine to clear mbus-sbus buffers */ 368 void (*mbusflush)(void); 369 #endif 370 371 /* 372 * Memory error handler; parity errors, unhandled NMIs and other 373 * unrecoverable faults end up here. 374 */ 375 void (*memerr)(unsigned, u_int, u_int, struct trapframe *); 376 void (*idlespin)(struct cpu_info *); 377 /* Module Control Registers */ 378 /*bus_space_handle_t*/ long ci_mbusport; 379 /*bus_space_handle_t*/ long ci_mxccregs; 380 381 u_int ci_tt; /* Last trap (if tracing) */ 382 383 /* 384 * Start/End VA's of this cpu_info region; we upload the other pages 385 * in this region that aren't part of the cpu_info to uvm. 386 */ 387 vaddr_t ci_free_sva1, ci_free_eva1, ci_free_sva2, ci_free_eva2; 388 389 struct evcnt ci_savefpstate; 390 struct evcnt ci_savefpstate_null; 391 struct evcnt ci_xpmsg_mutex_fail; 392 struct evcnt ci_xpmsg_mutex_fail_call; 393 struct evcnt ci_xpmsg_mutex_not_held; 394 struct evcnt ci_xpmsg_bogus; 395 struct evcnt ci_intrcnt[16]; 396 struct evcnt ci_sintrcnt[16]; 397 }; 398 399 /* 400 * definitions of cpu-dependent requirements 401 * referenced in generic code 402 */ 403 #define cpuinfo (*(struct cpu_info *)CPUINFO_VA) 404 #define curcpu() (cpuinfo.ci_self) 405 #define curlwp (cpuinfo.ci_curlwp) 406 #define CPU_IS_PRIMARY(ci) ((ci)->master) 407 408 #define cpu_number() (cpuinfo.ci_cpuid) 409 410 #endif /* _KERNEL || _KMEMUSER */ 411 412 /* Kernel only things. */ 413 #if defined(_KERNEL) 414 void cpu_proc_fork(struct proc *, struct proc *); 415 416 #if defined(MULTIPROCESSOR) 417 void cpu_boot_secondary_processors(void); 418 #endif 419 420 /* 421 * Arguments to hardclock, softclock and statclock encapsulate the 422 * previous machine state in an opaque clockframe. The ipl is here 423 * as well for strayintr (see locore.s:interrupt and intr.c:strayintr). 424 * Note that CLKF_INTR is valid only if CLKF_USERMODE is false. 425 */ 426 struct clockframe { 427 u_int psr; /* psr before interrupt, excluding PSR_ET */ 428 u_int pc; /* pc at interrupt */ 429 u_int npc; /* npc at interrupt */ 430 u_int ipl; /* actual interrupt priority level */ 431 u_int fp; /* %fp at interrupt */ 432 }; 433 typedef struct clockframe clockframe; 434 435 extern int eintstack[]; 436 437 #define CLKF_USERMODE(framep) (((framep)->psr & PSR_PS) == 0) 438 #define CLKF_LOPRI(framep,n) (((framep)->psr & PSR_PIL) < (n) << 8) 439 #define CLKF_PC(framep) ((framep)->pc) 440 #if defined(MULTIPROCESSOR) 441 #define CLKF_INTR(framep) \ 442 ((framep)->fp > (u_int)cpuinfo.eintstack - INT_STACK_SIZE && \ 443 (framep)->fp < (u_int)cpuinfo.eintstack) 444 #else 445 #define CLKF_INTR(framep) ((framep)->fp < (u_int)eintstack) 446 #endif 447 448 void sparc_softintr_init(void); 449 450 /* 451 * Preempt the current process on the target CPU if in interrupt from 452 * user mode, or after the current trap/syscall if in system mode. 453 */ 454 #define cpu_need_resched(ci, flags) do { \ 455 __USE(flags); \ 456 (ci)->ci_want_resched = 1; \ 457 (ci)->ci_want_ast = 1; \ 458 \ 459 /* Just interrupt the target CPU, so it can notice its AST */ \ 460 if (((flags) & RESCHED_IMMED) || (ci)->ci_cpuid != cpu_number()) \ 461 XCALL0(sparc_noop, 1U << (ci)->ci_cpuid); \ 462 } while (/*CONSTCOND*/0) 463 464 /* 465 * Give a profiling tick to the current process when the user profiling 466 * buffer pages are invalid. On the sparc, request an ast to send us 467 * through trap(), marking the proc as needing a profiling tick. 468 */ 469 #define cpu_need_proftick(l) ((l)->l_pflag |= LP_OWEUPC, cpuinfo.ci_want_ast = 1) 470 471 /* 472 * Notify the current process (p) that it has a signal pending, 473 * process as soon as possible. 474 */ 475 #define cpu_signotify(l) do { \ 476 (l)->l_cpu->ci_want_ast = 1; \ 477 \ 478 /* Just interrupt the target CPU, so it can notice its AST */ \ 479 if ((l)->l_cpu->ci_cpuid != cpu_number()) \ 480 XCALL0(sparc_noop, 1U << (l)->l_cpu->ci_cpuid); \ 481 } while (/*CONSTCOND*/0) 482 483 /* CPU architecture version */ 484 extern int cpu_arch; 485 486 /* Number of CPUs in the system */ 487 extern int sparc_ncpus; 488 489 /* Provide %pc of a lwp */ 490 #define LWP_PC(l) ((l)->l_md.md_tf->tf_pc) 491 492 /* 493 * Interrupt handler chains. Interrupt handlers should return 0 for 494 * ``not me'' or 1 (``I took care of it''). intr_establish() inserts a 495 * handler into the list. The handler is called with its (single) 496 * argument, or with a pointer to a clockframe if ih_arg is NULL. 497 * 498 * realfun/realarg are used to chain callers, usually with the 499 * biglock wrapper. 500 */ 501 extern struct intrhand { 502 int (*ih_fun)(void *); 503 void *ih_arg; 504 struct intrhand *ih_next; 505 int ih_classipl; 506 int (*ih_realfun)(void *); 507 void *ih_realarg; 508 } *intrhand[15]; 509 510 void intr_establish(int, int, struct intrhand *, void (*)(void), bool); 511 void intr_disestablish(int, struct intrhand *); 512 513 void intr_lock_kernel(void); 514 void intr_unlock_kernel(void); 515 516 /* disksubr.c */ 517 struct dkbad; 518 int isbad(struct dkbad *, int, int, int); 519 520 /* machdep.c */ 521 int ldcontrolb(void *); 522 void * reserve_dumppages(void *); 523 void wcopy(const void *, void *, u_int); 524 void wzero(void *, u_int); 525 526 /* clock.c */ 527 struct timeval; 528 void lo_microtime(struct timeval *); 529 void schedintr(void *); 530 531 /* locore.s */ 532 struct fpstate; 533 void ipi_savefpstate(struct fpstate *); 534 void savefpstate(struct fpstate *); 535 void loadfpstate(struct fpstate *); 536 int probeget(void *, int); 537 void write_all_windows(void); 538 void write_user_windows(void); 539 void lwp_trampoline(void); 540 struct pcb; 541 void snapshot(struct pcb *); 542 struct frame *getfp(void); 543 int xldcontrolb(void *, struct pcb *); 544 void copywords(const void *, void *, size_t); 545 void qcopy(const void *, void *, size_t); 546 void qzero(void *, size_t); 547 548 /* trap.c */ 549 void cpu_vmspace_exec(struct lwp *, vaddr_t, vaddr_t); 550 int rwindow_save(struct lwp *); 551 552 /* cons.c */ 553 int cnrom(void); 554 555 /* zs.c */ 556 void zsconsole(struct tty *, int, int, void (**)(struct tty *, int)); 557 #ifdef KGDB 558 void zs_kgdb_init(void); 559 #endif 560 561 /* fb.c */ 562 void fb_unblank(void); 563 564 /* kgdb_stub.c */ 565 #ifdef KGDB 566 void kgdb_attach(int (*)(void *), void (*)(void *, int), void *); 567 void kgdb_connect(int); 568 void kgdb_panic(void); 569 #endif 570 571 /* emul.c */ 572 struct trapframe; 573 int fixalign(struct lwp *, struct trapframe *, void **); 574 int emulinstr(int, struct trapframe *); 575 576 /* cpu.c */ 577 void mp_pause_cpus(void); 578 void mp_resume_cpus(void); 579 void mp_halt_cpus(void); 580 #ifdef DDB 581 void mp_pause_cpus_ddb(void); 582 void mp_resume_cpus_ddb(void); 583 #endif 584 585 /* intr.c */ 586 u_int setitr(u_int); 587 u_int getitr(void); 588 589 590 /* 591 * 592 * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits 593 * of the trap vector table. The next eight bits are supplied by the 594 * hardware when the trap occurs, and the bottom four bits are always 595 * zero (so that we can shove up to 16 bytes of executable code---exactly 596 * four instructions---into each trap vector). 597 * 598 * The hardware allocates half the trap vectors to hardware and half to 599 * software. 600 * 601 * Traps have priorities assigned (lower number => higher priority). 602 */ 603 604 struct trapvec { 605 int tv_instr[4]; /* the four instructions */ 606 }; 607 608 extern struct trapvec *trapbase; /* the 256 vectors */ 609 610 #endif /* _KERNEL */ 611 #endif /* _CPU_H_ */ 612