xref: /netbsd-src/sys/arch/shark/ofw/chipsfb_ofbus.c (revision 80d9064ac03cbb6a4174695f0d5b237c8766d3d0)
1 /*	$NetBSD: chipsfb_ofbus.c,v 1.4 2014/01/02 19:00:39 joerg Exp $ */
2 
3 /*
4  * Copyright (c) 2011 Michael Lorenz
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 /*
29  * C&T 6555x series.
30  * ofbus attachment for chipsfb
31  */
32 
33 #include <sys/cdefs.h>
34 __KERNEL_RCSID(0, "$NetBSD: chipsfb_ofbus.c,v 1.4 2014/01/02 19:00:39 joerg Exp $");
35 
36 #include <sys/param.h>
37 #include <sys/systm.h>
38 #include <sys/kernel.h>
39 #include <sys/device.h>
40 #include <sys/malloc.h>
41 #include <sys/buf.h>
42 #include <sys/bus.h>
43 #include <uvm/uvm.h>
44 
45 #include <machine/intr.h>
46 #include <machine/ofw.h>
47 #include <machine/pmap.h>
48 
49 #include <dev/isa/isavar.h>
50 
51 #include <dev/wscons/wsdisplayvar.h>
52 #include <dev/wscons/wsconsio.h>
53 #include <dev/rasops/rasops.h>
54 #include <dev/wscons/wsdisplay_vconsvar.h>
55 #include <dev/ofw/openfirm.h>
56 
57 #include <dev/ic/ct65550reg.h>
58 #include <dev/ic/ct65550var.h>
59 #include <shark/ofw/igsfb_ofbusvar.h>
60 
61 static int	chipsfb_ofbus_is_console(int);
62 
63 static int chipsfb_ofbus_console = 0;
64 static int chipsfb_ofbus_phandle = 0;
65 
66 
67 
68 static int	chipsfb_ofbus_match(device_t, struct cfdata *, void *);
69 static void	chipsfb_ofbus_attach(device_t, device_t, void *);
70 static paddr_t	chipsfb_ofbus_mmap(void *, void *, off_t, int);
71 int chipsfb_ofbus_cnattach(bus_space_tag_t, bus_space_tag_t);
72 
73 CFATTACH_DECL_NEW(chipsfb_ofbus, sizeof(struct chipsfb_softc),
74     chipsfb_ofbus_match, chipsfb_ofbus_attach, NULL, NULL);
75 
76 static const char * const compat_strings[] = { "CHPS,ct65550", NULL };
77 
78 vaddr_t chipsfb_mem_vaddr = 0, chipsfb_mmio_vaddr = 0;
79 paddr_t chipsfb_mem_paddr;
80 extern paddr_t isa_io_physaddr;
81 struct bus_space chipsfb_memt, chipsfb_iot;
82 
83 #if (NCHIPSFB_OFBUS > 0) || (NVGA_OFBUS > 0)
84 extern int console_ihandle;
85 #endif
86 
87 int
88 chipsfb_ofbus_cnattach(bus_space_tag_t iot, bus_space_tag_t memt)
89 {
90 	int chosen_phandle, ct_node;
91 	int stdout_ihandle, stdout_phandle;
92 	uint32_t regs[16];
93 
94 	stdout_phandle = 0;
95 
96 	/* first find out if there's a ct65550 at all in this machine */
97 	ct_node = OF_finddevice("/vlbus/display");
98 	if (ct_node == -1)
99 		return ENXIO;
100 	if (of_compatible(ct_node, compat_strings) < 0)
101 		return ENXIO;
102 
103 	/*
104 	 * now we know there's a CyberPro in this machine so map it into
105 	 * kernel space, even if it's not the console
106 	 */
107 	if (OF_getprop(ct_node, "reg", regs, sizeof(regs)) <= 0)
108 		return ENXIO;
109 
110 	chipsfb_mem_paddr = be32toh(regs[10]);
111 	/* 2MB RAM aperture, bufferable and not cacheable */
112 	chipsfb_mem_vaddr = ofw_map(chipsfb_mem_paddr, 0x00200000, L2_B);
113 	/* 128kB MMIO registers */
114 	chipsfb_mmio_vaddr = ofw_map(chipsfb_mem_paddr + CT_OFF_BITBLT,
115 	    0x00020000, 0);
116 
117 	memcpy(&chipsfb_memt, memt, sizeof(struct bus_space));
118 	chipsfb_memt.bs_cookie = (void *)chipsfb_mem_vaddr;
119 	memcpy(&chipsfb_iot, iot, sizeof(struct bus_space));
120 
121 	/*
122 	 * check if the firmware output device is indeed the ct65550
123 	 */
124 	if ((chosen_phandle = OF_finddevice("/chosen")) == -1 ||
125 	    OF_getprop(chosen_phandle, "stdout", &stdout_ihandle,
126 	    sizeof(stdout_ihandle)) != sizeof(stdout_ihandle)) {
127 		return ENXIO;
128 	}
129 	stdout_ihandle = of_decode_int((void *)&stdout_ihandle);
130 	stdout_phandle = OF_instance_to_package(stdout_ihandle);
131 
132 	if (stdout_phandle != ct_node)
133 		return ENXIO;
134 
135 
136 	chipsfb_ofbus_console = 1;
137 	chipsfb_ofbus_phandle = stdout_phandle;
138 #if (NCHIPSFB_OFBUS > 0) || (NVGA_OFBUS > 0)
139 	console_ihandle = stdout_ihandle;
140 #endif
141 	/* we're all set, now let's wait for chipsfb to attach */
142 
143 	return 0;
144 }
145 
146 static int
147 chipsfb_ofbus_is_console(int phandle)
148 {
149 
150 	return chipsfb_ofbus_console && (phandle == chipsfb_ofbus_phandle);
151 }
152 
153 
154 static int
155 chipsfb_ofbus_match(device_t parent, struct cfdata *match, void *aux)
156 {
157 	struct ofbus_attach_args *oba = aux;
158 
159 	if (of_compatible(oba->oba_phandle, compat_strings) < 0)
160 		return 0;
161 
162 	return 10;	/* beat vga etc. */
163 }
164 
165 static void
166 chipsfb_ofbus_attach(device_t parent, device_t self, void *aux)
167 {
168 	struct chipsfb_softc *sc = device_private(self);
169 	struct ofbus_attach_args *oba = aux;
170 	prop_dictionary_t dict;
171 	int isconsole, width, height, linebytes, depth;
172 
173 	printf(": Chips & Technologies 65550 at 0x%08x\n",
174 	    (uint32_t)chipsfb_mem_paddr);
175 
176 	sc->sc_dev = self;
177 	sc->sc_memt = &chipsfb_memt;
178 	sc->sc_iot = &chipsfb_iot;
179 	sc->sc_fb = chipsfb_mem_paddr;
180 	sc->sc_fbsize = 0x00800000;	/* 8MB aperture */
181 	sc->sc_fbh = chipsfb_mem_vaddr;
182 	sc->sc_mmregh = chipsfb_mmio_vaddr;
183 	sc->sc_ioregh = isa_io_data_vaddr();
184 	sc->sc_mmap = chipsfb_ofbus_mmap;
185 	sc->sc_ioctl = NULL;
186 	sc->memsize = 0x00200000;
187 
188 	dict = device_properties(sc->sc_dev);
189 	if (OF_getprop(oba->oba_phandle, "width", &width, sizeof(width)) == 4) {
190 		width = be32toh(width);
191 	} else
192 		width = 640;
193 	if (OF_getprop(oba->oba_phandle, "height", &height, sizeof(height))
194 	    == 4) {
195 		height = be32toh(height);
196 	} else
197 		height = 480;
198 	if (OF_getprop(oba->oba_phandle, "depth", &depth, sizeof(depth)) == 4) {
199 		depth = be32toh(depth);
200 	} else
201 		depth = 8;
202 	if (OF_getprop(oba->oba_phandle, "linebytes", &linebytes,
203 	    sizeof(linebytes)) == 4) {
204 		linebytes = be32toh(linebytes);
205 	} else
206 		linebytes = width * (depth >> 3);
207 	isconsole = chipsfb_ofbus_is_console(oba->oba_phandle);
208 
209 	prop_dictionary_set_uint32(dict, "width", width);
210 	prop_dictionary_set_uint32(dict, "height", height);
211 	prop_dictionary_set_uint32(dict, "linebytes", linebytes);
212 	prop_dictionary_set_uint32(dict, "depth", depth);
213 	prop_dictionary_set_bool(dict, "is_console", isconsole);
214 
215 	chipsfb_do_attach(sc);
216 }
217 
218 static paddr_t
219 chipsfb_ofbus_mmap(void *v, void *vs, off_t offset, int prot)
220 {
221 
222 #ifdef PCI_MAGIC_IO_RANGE
223 	/* access to IO ports */
224 	if ((offset >= PCI_MAGIC_IO_RANGE) &&
225 	    (offset < (PCI_MAGIC_IO_RANGE + 0x10000))) {
226 		paddr_t pa;
227 
228 		pa = isa_io_physaddr + offset - PCI_MAGIC_IO_RANGE;
229 		return arm_btop(pa);
230 	}
231 #endif
232 
233 	if ((offset >= chipsfb_mem_paddr) &&
234 	    (offset < (chipsfb_mem_paddr + CT_OFF_BITBLT))) {
235 		return (arm_btop(offset) | ARM32_MMAP_WRITECOMBINE);
236 	} else if ((offset >= (chipsfb_mem_paddr + CT_OFF_BITBLT)) &&
237 	    (offset < (chipsfb_mem_paddr + 0x00800000))) {
238 		return arm_btop(offset);
239 	} else if ((offset >= 0xa0000) &&
240 	    (offset < 0xbffff)) {
241 		return (arm_btop(offset) | ARM32_MMAP_WRITECOMBINE);
242 	}
243 
244 	return -1;
245 }
246