1/* $NetBSD: isa_irq.S,v 1.11 2008/01/06 01:19:42 matt Exp $ */ 2 3/* 4 * Copyright 1997 5 * Digital Equipment Corporation. All rights reserved. 6 * 7 * This software is furnished under license and may be used and 8 * copied only in accordance with the following terms and conditions. 9 * Subject to these conditions, you may download, copy, install, 10 * use, modify and distribute this software in source and/or binary 11 * form. No title or ownership is transferred hereby. 12 * 13 * 1) Any source code used, modified or distributed must reproduce 14 * and retain this copyright notice and list of conditions as 15 * they appear in the source file. 16 * 17 * 2) No right is granted to use any trade name, trademark, or logo of 18 * Digital Equipment Corporation. Neither the "Digital Equipment 19 * Corporation" name nor any trademark or logo of Digital Equipment 20 * Corporation may be used to endorse or promote products derived 21 * from this software without the prior written permission of 22 * Digital Equipment Corporation. 23 * 24 * 3) This software is provided "AS-IS" and any express or implied 25 * warranties, including but not limited to, any implied warranties 26 * of merchantability, fitness for a particular purpose, or 27 * non-infringement are disclaimed. In no event shall DIGITAL be 28 * liable for any damages whatsoever, and in particular, DIGITAL 29 * shall not be liable for special, indirect, consequential, or 30 * incidental damages or damages for lost profits, loss of 31 * revenue or loss of use, whether such damages arise in contract, 32 * negligence, tort, under statute, in equity, at law or otherwise, 33 * even if advised of the possibility of such damage. 34 */ 35 36/* 37 * Copyright (c) 1994-1998 Mark Brinicombe. 38 * Copyright (c) 1994 Brini. 39 * All rights reserved. 40 * 41 * This code is derived from software written for Brini by Mark Brinicombe 42 * 43 * Redistribution and use in source and binary forms, with or without 44 * modification, are permitted provided that the following conditions 45 * are met: 46 * 1. Redistributions of source code must retain the above copyright 47 * notice, this list of conditions and the following disclaimer. 48 * 2. Redistributions in binary form must reproduce the above copyright 49 * notice, this list of conditions and the following disclaimer in the 50 * documentation and/or other materials provided with the distribution. 51 * 3. All advertising materials mentioning features or use of this software 52 * must display the following acknowledgement: 53 * This product includes software developed by Mark Brinicombe 54 * for the NetBSD Project. 55 * 4. The name of the company nor the name of the author may be used to 56 * endorse or promote products derived from this software without specific 57 * prior written permission. 58 * 59 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 60 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 61 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 62 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 63 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 64 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 65 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 66 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 67 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 68 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 69 * 70 * from: irq.S 71 * 72 * Low level irq and fiq handlers 73 * 74 * Created : 27/09/94 75 */ 76 77#include "assym.h" 78#include <machine/asm.h> 79#include <machine/cpu.h> 80#include <machine/frame.h> 81#include <dev/isa/isareg.h> 82#include <shark/isa/icu.h> 83#include <machine/irqhandler.h> 84 85 .text 86 .align 0 87 88/* 89 * 90 * irq_entry 91 * 92 * Main entry point for the IRQ vector 93 * 94 * This function reads the irq request bits in the IOMD registers 95 * IRQRQA, IRQRQB and DMARQ 96 * It then calls an installed handler for each bit that is set. 97 * The function stray_irqhandler is called if a handler is not defined 98 * for a particular interrupt. 99 * If a interrupt handler is found then it is called with r0 containing 100 * the argument defined in the handler structure. If the field ih_arg 101 * is zero then a pointer to the IRQ frame on the stack is passed instead. 102 */ 103 104Ldisabled_mask: 105 .word _C_LABEL(disabled_mask) 106 107Lcurrent_spl_level: 108 .word _C_LABEL(current_spl_level) 109 110Lcurrent_intr_depth: 111 .word _C_LABEL(cpu_info_store) + CI_IDEPTH 112 113Lvam_io_data: 114 .word _C_LABEL(isa_io_bs_tag) 115 116Lspl_masks: 117 .word _C_LABEL(spl_masks) 118 119/* 120 * Register usage 121 * 122 * r6 - Address of current handler 123 * r7 - Pointer to handler pointer list 124 * r8 - Current IRQ requests. 125 * r9 - Used to count through possible IRQ bits. 126 * r10 - Base address of IOMD 127 */ 128 129/* Some documentation is in isa_machdep.c */ 130ASENTRY_NP(irq_entry) 131 sub lr, lr, #0x00000004 /* Adjust the lr */ 132 133 PUSHFRAMEINSVC /* Push an interrupt frame */ 134 ENABLE_ALIGNMENT_FAULTS 135 136 /* Load r8 with the ISA 8259 irqs */ 137 /* r8 <- irq's pending [15:0] */ 138 139 /* address of 8259 #1 */ 140 ldr r0, Lvam_io_data 141 ldr r0, [r0] 142 ldrb r8, [r0, #IO_ICU1] /* ocw3 = irr */ 143 144 /* clear the IRR bits that are currently masked. */ 145 ldr r2, Li8259_mask 146 ldr r2, [r2] 147 mvn r2, r2 /* disabled -> enabled */ 148 149 /* address of 8259 #2 */ 150 tst r2, #(1 << IRQ_SLAVE) /* if slave is enabled */ 151 tstne r8, #(1 << IRQ_SLAVE) /* anything from slave? */ 152 ldrneb r1, [r0, #IO_ICU2] /* ocw3 = irr */ 153 orrne r8, r8, r1, lsl #8 154 155 and r8, r8, r2 /* clear disabled */ 156 157 /* clear IRQ 2, which is only used for slave 8259 */ 158 bic r8, r8, #(1 << IRQ_SLAVE) 159 160 /* 161 * Note that we have entered the IRQ handler. 162 * We are in SVC mode so we cannot use the processor mode 163 * to determine if we are in an IRQ. Instead we will count the 164 * each time the interrupt handler is nested. 165 */ 166 167 ldr r0, Lcurrent_intr_depth 168 ldr r1, [r0] 169 add r1, r1, #1 170 str r1, [r0] 171 172 /* Block the current requested interrupts */ 173 174 ldr r1, Ldisabled_mask 175 ldr r0, [r1] 176 stmfd sp!, {r0} 177 orr r0, r0, r8 178 179 /* 180 * Need to block all interrupts at the IPL or lower for 181 * all asserted interrupts. 182 * This basically emulates hardware interrupt priority levels. 183 * Means we need to go through the interrupt mask and for 184 * every asserted interrupt we need to mask out all other 185 * interrupts at the same or lower IPL. 186 * If only we could wait until the main loop but we need to sort 187 * this out first so interrupts can be re-enabled. 188 * 189 * This would benefit from a special ffs type routine 190 */ 191 192 mov r9, #(_SPL_LEVELS - 1) 193 ldr r7, Lspl_masks 194 195Lfind_highest_ipl: 196 ldr r2, [r7, r9, lsl #2] 197 tst r8, r2 198 subeq r9, r9, #1 199 beq Lfind_highest_ipl 200 201 /* r9 = SPL level of highest priority interrupt */ 202 add r9, r9, #1 203 ldr r2, [r7, r9, lsl #2] 204 mvn r2, r2 205 orr r0, r0, r2 206 207 str r0, [r1] 208 209 ldr r0, Lcurrent_spl_level 210 ldr r1, [r0] 211 str r9, [r0] 212 stmfd sp!, {r1} 213 214 /* Update the IOMD irq masks */ 215 bl _C_LABEL(irq_setmasks) 216 217 mrs r0, cpsr_all /* Enable IRQ's */ 218 bic r0, r0, #I32_bit 219 msr cpsr_all, r0 220 221 ldr r7, Lirqhandlers 222 mov r9, #0x00000001 223 224irqloop: 225 /* This would benefit from a special ffs type routine */ 226 tst r8, r9 /* Is a bit set ? */ 227 beq nextirq /* No ? try next bit */ 228 229 ldr r6, [r7] /* Get address of first handler structure */ 230 231 teq r6, #0x00000000 /* Do we have a handler */ 232 moveq r0, r8 /* IRQ requests as arg 0 */ 233 beq _C_LABEL(stray_irqhandler) /* call special handler */ 234 235 ldr r0, Lcnt 236 ldr r1, [r0, #(V_INTR)] 237 add r1, r1, #0x00000001 238 str r1, [r0, #(V_INTR)] 239 240irqchainloop: 241 ldr r0, [r6, #(IH_ARG)] /* Get argument pointer */ 242 teq r0, #0x00000000 /* If arg is zero pass stack frame */ 243 addeq r0, sp, #8 /* ... stack frame */ 244 245 mov lr, pc /* return address */ 246 ldr pc, [r6, #(IH_FUNC)] /* Call handler */ 247 248 teq r0, #0x00000001 /* Was the irq serviced ? */ 249 beq irqdone 250 251 ldr r6, [r6, #(IH_NEXT)] 252 teq r6, #0x00000000 253 bne irqchainloop 254 b nextirq 255 256irqdone: 257 add r3, r6, #IH_EV_COUNT /* get address of ih's ev_count */ 258 ldmia r3, {r1-r2} /* load ev_count */ 259 adds r1, r1, #0x00000001 /* 64bit incr (lo) */ 260 adc r2, r2, #0x00000000 /* 64bit incr (hi) */ 261 stmia r3, {r1-r2} /* store ev_count */ 262 263nextirq: 264 add r7, r7, #0x00000004 /* update pointer to handlers */ 265 mov r9, r9, lsl #1 /* move on to next bit */ 266 teq r9, #(1 << 16) /* done the last bit ? */ 267 bne irqloop /* no - loop back. */ 268 269 ldmfd sp!, {r2} 270 ldr r1, Lcurrent_spl_level 271 str r2, [r1] 272 273 /* Restore previous disabled mask */ 274 ldmfd sp!, {r2} 275 ldr r1, Ldisabled_mask 276 str r2, [r1] 277 bl _C_LABEL(irq_setmasks) 278 279#ifdef __HAVE_FAST_SOFTINTS 280 bl _C_LABEL(dosoftints) /* Handle the soft interrupts */ 281#endif 282 283 /* Kill IRQ's in preparation for exit */ 284 mrs r0, cpsr_all 285 orr r0, r0, #(I32_bit) 286 msr cpsr_all, r0 287 288 /* Decrement the nest count */ 289 ldr r0, Lcurrent_intr_depth 290 ldr r1, [r0] 291 sub r1, r1, #1 292 str r1, [r0] 293 294 LOCK_CAS_CHECK 295 296 DO_AST_AND_RESTORE_ALIGNMENT_FAULTS 297 PULLFRAMEFROMSVCANDEXIT 298 299 /* NOT REACHED */ 300 b . - 8 301 302Lcurrent_mask: 303 .word _C_LABEL(current_mask) /* irq's that are usable */ 304 305LOCK_CAS_CHECK_LOCALS 306 307AST_ALIGNMENT_FAULT_LOCALS 308 309 310ENTRY(irq_setmasks) 311 /* Disable interrupts */ 312 mrs r3, cpsr_all 313 orr r1, r3, #(I32_bit) 314 msr cpsr_all, r1 315 316 /* Calculate interrupt mask */ 317 ldr r1, Lcurrent_mask /* All the enabled interrupts */ 318 ldrh r1, [r1] /* get hardware bits of mask */ 319/* .word 0xe0d110b0 */ /* hand-assembled ldrh r1, [r1] */ 320 ldr r0, Lspl_masks 321 ldr r2, Lcurrent_spl_level 322 ldr r2, [r2] 323 ldr r2, [r0, r2, lsl #2] 324 and r1, r1, r2 325 ldr r2, Ldisabled_mask /* Block due to active interrupts */ 326 ldr r2, [r2] 327 bic r1, r1, r2 328 329 /* since 8259's are so slow to access, this code does everything 330 possible to avoid them */ 331 332 /* get current mask: these are the bits */ 333 ldr r0, Li8259_mask 334 ldr r2, [r0] 335 /* r2 = 0000.0000.0000.0000.ZZZZ.ZZZZ.ZZZZ.ZZZZ */ 336 337 /* see if there's anything enabled on 8259 #2 */ 338 tst r1, #0xff00 339 340 biceq r1, r1, #(1 << IRQ_SLAVE) /* no, so disable it */ 341 orrne r1, r1, #(1 << IRQ_SLAVE) /* yes, so enable it */ 342 /* eq => r1 = 0000.0000.0000.0000.0000.0000.MMMM.M0MM 343 ne => r1 = 0000.0000.0000.0000.MMMM.MMMM.MMMM.M1MM */ 344 345 /* 8259 bit high => disable */ 346 mvn r1, r1 347 /* eq => r1 = 1111.1111.1111.1111.1111.1111.YYYY.Y1YY 348 ne => r1 = 1111.1111.1111.1111.YYYY.YYYY.YYYY.Y0YY 349 (for each bit position Y = !M) */ 350 351 orreq r1, r2, r1, lsl #16 352 /* eq => r1 = 1111.1111.YYYY.Y1YY.ZZZZ.ZZZZ.ZZZZ.ZZZZ 353 ne => r1 = 1111.1111.1111.1111.YYYY.YYYY.YYYY.Y0YY */ 354 orreq r1, r1, #0x000000FF 355 /* eq => r1 = 1111.1111.YYYY.Y1YY.ZZZZ.ZZZZ.1111.1111 356 ne => r1 = 1111.1111.1111.1111.YYYY.YYYY.YYYY.Y0YY */ 357 and r1, r1, r1, lsr #16 358 /* eq => r1 = 0000.0000.0000.0000.ZZZZ.ZZZZ.YYYY.Y1YY 359 ne => r1 = 0000.0000.0000.0000.YYYY.YYYY.YYYY.Y0YY */ 360 361 /* if old = new, don't bother to set again. 362 fast path to exit, since 8259's are so slow anyway */ 363 eors r2, r1, r2 /* which bits are different? */ 364 msreq cpsr_all, r3 /* no bits are different, return */ 365 moveq pc, lr 366 367 /* have to set at least one of the 8259's, store new mask */ 368 str r1, [r0] 369 ldr r0, Lvam_io_data 370 ldr r0, [r0] 371 372 /* see if there's any change for 8259 #1 (master) */ 373 tst r2, #0x00FF /* bottom 8 bits different? */ 374 strneb r1, [r0, #(IO_ICU1 + 1)] /* icu1 / ocw1 */ 375 376 /* anything for 8259 #2? */ 377 tst r2, #0xFF00 378 mov r1, r1, lsr #8 /* next byte */ 379 strneb r1, [r0, #(IO_ICU2 + 1)] /* icu2 / ocw1 */ 380 381 /* Restore old cpsr and exit */ 382 msr cpsr_all, r3 383 mov pc, lr 384 385Lcnt: 386 .word _C_LABEL(uvmexp) 387 388Li8259_mask: 389 .word _C_LABEL(i8259_mask) 390 391Lirqhandlers: 392 .word _C_LABEL(irqhandlers) /* Pointer to array of irqhandlers */ 393