xref: /netbsd-src/sys/arch/sgimips/dev/imc.c (revision 181254a7b1bdde6873432bffef2d2decc4b5c22f)
1 /*	$NetBSD: imc.c,v 1.35 2019/04/26 21:02:42 macallan Exp $	*/
2 
3 /*
4  * Copyright (c) 2001 Rafal K. Boni
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  * 3. The name of the author may not be used to endorse or promote products
16  *    derived from this software without specific prior written permission.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28  */
29 
30 #include <sys/cdefs.h>
31 __KERNEL_RCSID(0, "$NetBSD: imc.c,v 1.35 2019/04/26 21:02:42 macallan Exp $");
32 
33 #include <sys/param.h>
34 #include <sys/device.h>
35 #include <sys/systm.h>
36 
37 #include <machine/cpu.h>
38 #include <machine/locore.h>
39 #include <machine/autoconf.h>
40 #include <sys/bus.h>
41 #include <machine/machtype.h>
42 #include <machine/sysconf.h>
43 
44 #include <sgimips/dev/imcreg.h>
45 #include <sgimips/dev/imcvar.h>
46 
47 #include <sgimips/gio/giovar.h>
48 
49 #include "locators.h"
50 
51 struct imc_softc {
52 	bus_space_tag_t iot;
53 	bus_space_handle_t ioh;
54 
55 	int eisa_present;
56 };
57 
58 static int	imc_match(device_t, cfdata_t, void *);
59 static void	imc_attach(device_t, device_t, void *);
60 static int	imc_print(void *, const char *);
61 static void	imc_bus_reset(void);
62 static void	imc_bus_error(vaddr_t, uint32_t, uint32_t);
63 static void	imc_watchdog_reset(void);
64 static void	imc_watchdog_disable(void);
65 static void	imc_watchdog_enable(void);
66 
67 CFATTACH_DECL_NEW(imc, sizeof(struct imc_softc),
68     imc_match, imc_attach, NULL, NULL);
69 
70 struct imc_attach_args {
71 	const char* iaa_name;
72 
73 	bus_space_tag_t iaa_st;
74 	bus_space_handle_t iaa_sh;
75 
76 /* ? */
77 	long	iaa_offset;
78 	int	iaa_intr;
79 #if 0
80 	int	iaa_stride;
81 #endif
82 };
83 
84 int imc_gio64_arb_config(int, uint32_t);
85 
86 struct imc_softc isc;
87 
88 static int
89 imc_match(device_t parent, cfdata_t match, void *aux)
90 {
91 
92 	if ((mach_type == MACH_SGI_IP22) || (mach_type == MACH_SGI_IP20))
93 		return 1;
94 
95 	return 0;
96 }
97 
98 static void
99 imc_attach(device_t parent, device_t self, void *aux)
100 {
101 	uint32_t reg;
102 	struct imc_attach_args iaa;
103 	struct mainbus_attach_args *ma = aux;
104 	uint32_t sysid;
105 
106 	isc.iot = normal_memt;
107 	if (bus_space_map(isc.iot, ma->ma_addr, 0x100,
108 	    BUS_SPACE_MAP_LINEAR, &isc.ioh))
109 		panic("imc_attach: could not map registers\n");
110 
111 	platform.bus_reset = imc_bus_reset;
112 	platform.watchdog_reset = imc_watchdog_reset;
113 	platform.watchdog_disable = imc_watchdog_disable;
114 	platform.watchdog_enable = imc_watchdog_enable;
115 
116 	sysid = bus_space_read_4(isc.iot, isc.ioh, IMC_SYSID);
117 
118 	/* EISA exists on IP22 only */
119 	if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
120 		isc.eisa_present = (sysid & IMC_SYSID_HAVEISA);
121 	else
122 		isc.eisa_present = 0;
123 
124 	printf(": revision %d", (sysid & IMC_SYSID_REVMASK));
125 
126 	if (isc.eisa_present)
127 		printf(", EISA bus present");
128 
129 	printf("\n");
130 
131 	/* Clear CPU/GIO error status registers to clear any leftover bits. */
132 	imc_bus_reset();
133 
134 	/* Hook the bus error handler into the ISR */
135 	platform.intr4 = imc_bus_error;
136 
137 	/*
138 	 * Enable parity reporting on GIO/main memory transactions.
139 	 * Disable parity checking on CPU bus transactions (as turning
140 	 * it on seems to cause spurious bus errors), but enable parity
141 	 * checking on CPU reads from main memory (note that this bit
142 	 * has the opposite sense... Turning it on turns the checks off!).
143 	 * Finally, turn on interrupt writes to the CPU from the MC.
144 	 */
145 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
146 	reg &= ~IMC_CPUCTRL0_NCHKMEMPAR;
147 	reg |= (IMC_CPUCTRL0_GPR | IMC_CPUCTRL0_MPR | IMC_CPUCTRL0_INTENA);
148 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
149 
150 	/* Setup the MC write buffer depth */
151 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL1);
152 	reg = (reg & ~IMC_CPUCTRL1_MCHWMSK) | 13;
153 
154 	/*
155 	 * Force endianness on the onboard HPC and both slots.
156 	 * This should be safe for Fullhouse, but leave it conditional
157 	 * for now.
158 	 */
159 	if (mach_type == MACH_SGI_IP20 || (mach_type == MACH_SGI_IP22 &&
160 	    mach_subtype == MACH_SGI_IP22_GUINNESS)) {
161 		reg |=  IMC_CPUCTRL1_HPCFX;
162 		reg |=  IMC_CPUCTRL1_EXP0FX;
163 		reg |=  IMC_CPUCTRL1_EXP1FX;
164 		reg &= ~IMC_CPUCTRL1_HPCLITTLE;
165 		reg &= ~IMC_CPUCTRL1_EXP0LITTLE;
166 		reg &= ~IMC_CPUCTRL1_EXP1LITTLE;
167 	}
168 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL1, reg);
169 
170 
171 	/*
172 	 * Set GIO64 arbitrator configuration register:
173 	 *
174 	 * Preserve PROM-set graphics-related bits, as they seem to depend
175 	 * on the graphics variant present and I'm not sure how to figure
176 	 * that out or 100% sure what the correct settings are for each.
177 	 */
178 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_GIO64ARB);
179 	reg &= (IMC_GIO64ARB_GRX64 | IMC_GIO64ARB_GRXRT | IMC_GIO64ARB_GRXMST);
180 
181 	/* Rest of settings are machine/board dependent */
182 	if (mach_type == MACH_SGI_IP20) {
183 		reg |=   IMC_GIO64ARB_ONEGIO;
184 	        reg |=  (IMC_GIO64ARB_EXP0RT	| IMC_GIO64ARB_EXP1RT);
185 		reg |=  (IMC_GIO64ARB_EXP0MST	| IMC_GIO64ARB_EXP1MST);
186 		reg &= ~(IMC_GIO64ARB_HPC64	|
187 			 IMC_GIO64ARB_HPCEXP64	| IMC_GIO64ARB_EISA64 |
188 			 IMC_GIO64ARB_EXP064	| IMC_GIO64ARB_EXP164 |
189 			 IMC_GIO64ARB_EXP0PIPE	| IMC_GIO64ARB_EXP1PIPE);
190 	} else {
191 		/*
192 		 * GIO64 invariant for all IP22 platforms: one GIO bus,
193 		 * HPC1 @ 64
194 		 */
195 		reg |= IMC_GIO64ARB_ONEGIO | IMC_GIO64ARB_HPC64;
196 
197 		switch (mach_subtype) {
198 		case MACH_SGI_IP22_GUINNESS:
199 			/* XXX is MST mutually exclusive? */
200 	        	reg |=  (IMC_GIO64ARB_EXP0RT	| IMC_GIO64ARB_EXP1RT);
201 			reg |=  (IMC_GIO64ARB_EXP0MST	| IMC_GIO64ARB_EXP1MST);
202 
203 			/* EISA can bus-master, is 64-bit */
204 			reg |= (IMC_GIO64ARB_EISAMST | IMC_GIO64ARB_EISA64);
205 			break;
206 
207 		case MACH_SGI_IP22_FULLHOUSE:
208 		/*
209 		 * All Fullhouse boards have a 64-bit HPC2 and pipelined
210 		 * EXP0 slot.
211 		 */
212 			reg |= (IMC_GIO64ARB_HPCEXP64 | IMC_GIO64ARB_EXP0PIPE);
213 
214 			if (mach_boardrev < 2) {
215 			/* EXP0 realtime, EXP1 can master */
216 				reg |= (IMC_GIO64ARB_EXP0RT |
217 				    IMC_GIO64ARB_EXP1MST);
218 			} else {
219 				/* EXP1 pipelined as well, EISA masters */
220 				reg |= (IMC_GIO64ARB_EXP1PIPE |
221 				    IMC_GIO64ARB_EISAMST);
222 			}
223 			break;
224 		}
225 	}
226 
227 	bus_space_write_4(isc.iot, isc.ioh, IMC_GIO64ARB, reg);
228 
229 	if (isc.eisa_present) {
230 #if notyet
231 		memset(&iaa, 0, sizeof(iaa));
232 
233 		config_found_ia(self, "eisabus", (void*)&iaa, eisabusprint);
234 #endif
235 	}
236 
237 	memset(&iaa, 0, sizeof(iaa));
238 
239 	config_found_ia(self, "giobus", (void*)&iaa, imc_print);
240 
241 	imc_watchdog_enable();
242 }
243 
244 
245 static int
246 imc_print(void *aux, const char *name)
247 {
248 
249 	if (name)
250 		aprint_normal("gio at %s", name);
251 
252 	return UNCONF;
253 }
254 
255 static void
256 imc_bus_reset(void)
257 {
258 
259 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT, 0);
260 	bus_space_write_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT, 0);
261 }
262 
263 static void
264 imc_bus_error(vaddr_t pc, uint32_t status, uint32_t ipending)
265 {
266 
267 	printf("bus error: cpu_stat %08x addr %08x, gio_stat %08x addr %08x\n",
268 			bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT),
269 			bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRADDR),
270 			bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT),
271 			bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRADDR) );
272 	imc_bus_reset();
273 }
274 
275 static void
276 imc_watchdog_reset(void)
277 {
278 
279 	bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
280 }
281 
282 static void
283 imc_watchdog_disable(void)
284 {
285 	uint32_t reg;
286 
287 	bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
288 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
289 	reg &= ~(IMC_CPUCTRL0_WDOG);
290 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
291 }
292 
293 static void
294 imc_watchdog_enable(void)
295 {
296 	uint32_t reg;
297 
298 	/* enable watchdog and clear it */
299 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
300 	reg |= IMC_CPUCTRL0_WDOG;
301 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
302 	imc_watchdog_reset();
303 }
304 
305 /* intended to be called from gio/gio.c only */
306 int
307 imc_gio64_arb_config(int slot, uint32_t flags)
308 {
309 	uint32_t reg;
310 
311 	/* GIO_SLOT_EXP1 is unusable on Fullhouse */
312 	if (slot == GIO_SLOT_EXP1 && mach_subtype == MACH_SGI_IP22_FULLHOUSE)
313 		return EINVAL;
314 
315 	/* GIO_SLOT_GFX is only usable on Fullhouse */
316 	if (slot == GIO_SLOT_GFX && mach_subtype != MACH_SGI_IP22_FULLHOUSE)
317 		return EINVAL;
318 
319 	/* GIO_SLOT_GFX is always pipelined */
320 	if (slot == GIO_SLOT_GFX && (flags & GIO_ARB_NOPIPE))
321 		return EINVAL;
322 
323 	/* IP20 does not support pipelining (XXX what about Indy?) */
324 	if (((flags & GIO_ARB_PIPE) || (flags & GIO_ARB_NOPIPE)) &&
325 	    mach_type == MACH_SGI_IP20)
326 		return EINVAL;
327 
328 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_GIO64ARB);
329 
330 	if (flags & GIO_ARB_RT) {
331 		if (slot == GIO_SLOT_EXP0)
332 			reg |= IMC_GIO64ARB_EXP0RT;
333 		else if (slot == GIO_SLOT_EXP1)
334 			reg |= IMC_GIO64ARB_EXP1RT;
335 		else if (slot == GIO_SLOT_GFX)
336 			reg |= IMC_GIO64ARB_GRXRT;
337 	}
338 
339 	if (flags & GIO_ARB_MST) {
340 		if (slot == GIO_SLOT_EXP0)
341 			reg |= IMC_GIO64ARB_EXP0MST;
342 		else if (slot == GIO_SLOT_EXP1)
343 			reg |= IMC_GIO64ARB_EXP1MST;
344 		else if (slot == GIO_SLOT_GFX)
345 			reg |= IMC_GIO64ARB_GRXMST;
346 	}
347 
348 	if (flags & GIO_ARB_PIPE) {
349 		if (slot == GIO_SLOT_EXP0)
350 			reg |= IMC_GIO64ARB_EXP0PIPE;
351 		else if (slot == GIO_SLOT_EXP1)
352 			reg |= IMC_GIO64ARB_EXP1PIPE;
353 	}
354 
355 	if (flags & GIO_ARB_LB) {
356 		if (slot == GIO_SLOT_EXP0)
357 			reg &= ~IMC_GIO64ARB_EXP0RT;
358 		else if (slot == GIO_SLOT_EXP1)
359 			reg &= ~IMC_GIO64ARB_EXP1RT;
360 		else if (slot == GIO_SLOT_GFX)
361 			reg &= ~IMC_GIO64ARB_GRXRT;
362 	}
363 
364 	if (flags & GIO_ARB_SLV) {
365 		if (slot == GIO_SLOT_EXP0)
366 			reg &= ~IMC_GIO64ARB_EXP0MST;
367 		else if (slot == GIO_SLOT_EXP1)
368 			reg &= ~IMC_GIO64ARB_EXP1MST;
369 		else if (slot == GIO_SLOT_GFX)
370 			reg &= ~IMC_GIO64ARB_GRXMST;
371 	}
372 
373 	if (flags & GIO_ARB_NOPIPE) {
374 		if (slot == GIO_SLOT_EXP0)
375 			reg &= ~IMC_GIO64ARB_EXP0PIPE;
376 		else if (slot == GIO_SLOT_EXP1)
377 			reg &= ~IMC_GIO64ARB_EXP1PIPE;
378 	}
379 
380 	if (flags & GIO_ARB_32BIT) {
381 		if (slot == GIO_SLOT_EXP0)
382 			reg &= ~IMC_GIO64ARB_EXP064;
383 		else if (slot == GIO_SLOT_EXP1)
384 			reg &= ~IMC_GIO64ARB_EXP164;
385 	}
386 
387 	if (flags & GIO_ARB_64BIT) {
388 		if (slot == GIO_SLOT_EXP0)
389 			reg |= IMC_GIO64ARB_EXP064;
390 		else if (slot == GIO_SLOT_EXP1)
391 			reg |= IMC_GIO64ARB_EXP164;
392 	}
393 
394 	if (flags & GIO_ARB_HPC2_32BIT)
395 		reg &= ~IMC_GIO64ARB_HPCEXP64;
396 
397 	if (flags & GIO_ARB_HPC2_64BIT)
398 		reg |= IMC_GIO64ARB_HPCEXP64;
399 
400 	bus_space_write_4(isc.iot, isc.ioh, IMC_GIO64ARB, reg);
401 
402 	return 0;
403 }
404 
405 /*
406  * According to chapter 19 of the "IRIX Device Driver Programmer's Guide",
407  * some GIO devices, which do not drive all data lines, may cause false
408  * memory read parity errors on the SysAD bus. The workaround is to disable
409  * parity checking.
410  */
411 void
412 imc_disable_sysad_parity(void)
413 {
414 	uint32_t reg;
415 
416 	if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
417 		return;
418 
419 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
420 	reg |= IMC_CPUCTRL0_NCHKMEMPAR;
421 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
422 }
423 
424 void
425 imc_enable_sysad_parity(void)
426 {
427 	uint32_t reg;
428 
429 	if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
430 		return;
431 
432 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
433 	reg &= ~IMC_CPUCTRL0_NCHKMEMPAR;
434 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
435 }
436 
437 int
438 imc_is_sysad_parity_enabled(void)
439 {
440 	uint32_t reg;
441 
442 	if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
443 		return 0;
444 
445 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
446 
447 	return reg & IMC_CPUCTRL0_NCHKMEMPAR;
448 }
449