xref: /netbsd-src/sys/arch/prep/include/intr.h (revision 5e4c038a45edbc7d63b7c2daa76e29f88b64a4e3)
1 /*	$NetBSD: intr.h,v 1.16 2002/05/30 16:10:05 nonaka Exp $	*/
2 
3 /*-
4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Charles M. Hannum.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *        This product includes software developed by the NetBSD
21  *        Foundation, Inc. and its contributors.
22  * 4. Neither the name of The NetBSD Foundation nor the names of its
23  *    contributors may be used to endorse or promote products derived
24  *    from this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #ifndef _PREP_INTR_H_
40 #define _PREP_INTR_H_
41 
42 /* Interrupt priority `levels'. */
43 #define	IPL_NONE	9	/* nothing */
44 #define	IPL_SOFTCLOCK	8	/* software clock interrupt */
45 #define	IPL_SOFTNET	7	/* software network interrupt */
46 #define	IPL_BIO		6	/* block I/O */
47 #define	IPL_NET		5	/* network */
48 #define	IPL_SOFTSERIAL	4	/* software serial interrupt */
49 #define	IPL_TTY		3	/* terminal */
50 #define	IPL_IMP		3	/* memory allocation */
51 #define	IPL_AUDIO	2	/* audio */
52 #define	IPL_CLOCK	1	/* clock */
53 #define	IPL_HIGH	1	/* everything */
54 #define	IPL_SERIAL	0	/* serial */
55 #define	NIPL		10
56 
57 /* Interrupt sharing types. */
58 #define	IST_NONE	0	/* none */
59 #define	IST_PULSE	1	/* pulsed */
60 #define	IST_EDGE	2	/* edge-triggered */
61 #define	IST_LEVEL	3	/* level-triggered */
62 
63 #ifndef _LOCORE
64 
65 /*
66  * Interrupt handler chains.  intr_establish() inserts a handler into
67  * the list.  The handler is called with its (single) argument.
68  */
69 struct intrhand {
70 	int	(*ih_fun)(void *);
71 	void	*ih_arg;
72 	u_long	ih_count;
73 	struct	intrhand *ih_next;
74 	int	ih_level;
75 	int	ih_irq;
76 };
77 
78 void setsoftclock(void);
79 void clearsoftclock(void);
80 int  splsoftclock(void);
81 void setsoftnet(void);
82 void clearsoftnet(void);
83 int  splsoftnet(void);
84 
85 void do_pending_int(void);
86 
87 void init_intr(void);
88 void init_intr_ivr(void);
89 void init_intr_openpic(void);
90 
91 void enable_intr(void);
92 void disable_intr(void);
93 
94 void *intr_establish(int, int, int, int (*)(void *), void *);
95 void intr_disestablish(void *);
96 
97 void softnet(void);
98 void softserial(void);
99 int isa_intr(void);
100 void isa_intr_mask(int);
101 void isa_intr_clr(int);
102 void isa_setirqstat(int, int, int);
103 
104 static __inline int splraise(int);
105 static __inline void spllower(int);
106 static __inline void set_sint(int);
107 
108 extern volatile int cpl, ipending, astpending, tickspending;
109 extern int imen;
110 extern int imask[];
111 extern long intrcnt[];
112 extern unsigned intrcnt2[];
113 extern struct intrhand *intrhand[];
114 extern int intrtype[];
115 extern vaddr_t prep_intr_reg;
116 
117 /*
118  *  Reorder protection in the following inline functions is
119  * achieved with the "eieio" instruction which the assembler
120  * seems to detect and then doesn't move instructions past....
121  */
122 static __inline int
123 splraise(int newcpl)
124 {
125 	int oldcpl;
126 
127 	__asm__ volatile("sync; eieio\n");	/* don't reorder.... */
128 	oldcpl = cpl;
129 	cpl = oldcpl | newcpl;
130 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
131 	return(oldcpl);
132 }
133 
134 static __inline void
135 spllower(int newcpl)
136 {
137 
138 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
139 	cpl = newcpl;
140 	if(ipending & ~newcpl)
141 		do_pending_int();
142 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
143 }
144 
145 /* Following code should be implemented with lwarx/stwcx to avoid
146  * the disable/enable. i need to read the manual once more.... */
147 static __inline void
148 set_sint(int pending)
149 {
150 	int	msrsave;
151 
152 	__asm__ ("mfmsr %0" : "=r"(msrsave));
153 	__asm__ volatile ("mtmsr %0" :: "r"(msrsave & ~PSL_EE));
154 	ipending |= pending;
155 	__asm__ volatile ("mtmsr %0" :: "r"(msrsave));
156 }
157 
158 #define	ICU_LEN			32
159 #define	IRQ_SLAVE		2
160 #define	LEGAL_IRQ(x)		((x) >= 0 && (x) < ICU_LEN && (x) != IRQ_SLAVE)
161 #define	I8259_INTR_NUM		16
162 #define	OPENPIC_INTR_NUM	((ICU_LEN)-(I8259_INTR_NUM))
163 
164 #define	PREP_INTR_REG	0xbffff000
165 #define	INTR_VECTOR_REG	0xff0
166 
167 #define	SINT_CLOCK	0x20000000
168 #define	SINT_NET	0x40000000
169 #define	SINT_SERIAL	0x80000000
170 #define	SPL_CLOCK	0x00000001
171 #define	SINT_MASK	(SINT_CLOCK|SINT_NET|SINT_SERIAL)
172 
173 #define	CNT_SINT_NET	29
174 #define	CNT_SINT_CLOCK	30
175 #define	CNT_SINT_SERIAL	31
176 #define	CNT_CLOCK	0
177 
178 #define splbio()	splraise(imask[IPL_BIO])
179 #define splnet()	splraise(imask[IPL_NET])
180 #define spltty()	splraise(imask[IPL_TTY])
181 #define splclock()	splraise(imask[IPL_CLOCK])
182 #define splvm()		splraise(imask[IPL_IMP])
183 #define splaudio()	splraise(imask[IPL_AUDIO])
184 #define	splserial()	splraise(imask[IPL_SERIAL])
185 #define splstatclock()	splclock()
186 #define	spllowersoftclock() spllower(imask[IPL_SOFTCLOCK])
187 #define	splsoftclock()	splraise(imask[IPL_SOFTCLOCK])
188 #define	splsoftnet()	splraise(imask[IPL_SOFTNET])
189 #define	splsoftserial()	splraise(imask[IPL_SOFTSERIAL])
190 
191 #define spllpt()	spltty()
192 
193 #define	setsoftclock()	set_sint(SINT_CLOCK);
194 #define	setsoftnet()	set_sint(SINT_NET);
195 #define	setsoftserial()	set_sint(SINT_SERIAL);
196 
197 #define	splhigh()	splraise(imask[IPL_HIGH])
198 #define	splsched()	splhigh()
199 #define	spllock()	splhigh()
200 #define	splx(x)		spllower(x)
201 #define	spl0()		spllower(0)
202 
203 #endif /* !_LOCORE */
204 
205 #endif /* !_PREP_INTR_H_ */
206