xref: /netbsd-src/sys/arch/powerpc/include/cpu.h (revision 1b9578b8c2c1f848eeb16dabbfd7d1f0d9fdefbd)
1 /*	$NetBSD: cpu.h,v 1.88 2011/06/30 00:52:59 matt Exp $	*/
2 
3 /*
4  * Copyright (C) 1999 Wolfgang Solfrank.
5  * Copyright (C) 1999 TooLs GmbH.
6  * Copyright (C) 1995-1997 Wolfgang Solfrank.
7  * Copyright (C) 1995-1997 TooLs GmbH.
8  * All rights reserved.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *	This product includes software developed by TooLs GmbH.
21  * 4. The name of TooLs GmbH may not be used to endorse or promote products
22  *    derived from this software without specific prior written permission.
23  *
24  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
25  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
28  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
30  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34  */
35 #ifndef	_POWERPC_CPU_H_
36 #define	_POWERPC_CPU_H_
37 
38 struct cache_info {
39 	int dcache_size;
40 	int dcache_line_size;
41 	int icache_size;
42 	int icache_line_size;
43 };
44 
45 #if defined(_KERNEL) || defined(_KMEMUSER)
46 #if defined(_KERNEL_OPT)
47 #include "opt_lockdebug.h"
48 #include "opt_modular.h"
49 #include "opt_multiprocessor.h"
50 #include "opt_ppcarch.h"
51 #endif
52 
53 #ifdef _KERNEL
54 #include <machine/intr.h>
55 #include <sys/device_if.h>
56 #include <sys/evcnt.h>
57 #endif
58 
59 #include <sys/cpu_data.h>
60 
61 struct cpu_info {
62 	struct cpu_data ci_data;	/* MI per-cpu data */
63 #ifdef _KERNEL
64 	device_t ci_dev;		/* device of corresponding cpu */
65 	struct cpu_softc *ci_softc;	/* private cpu info */
66 	struct lwp *ci_curlwp;		/* current owner of the processor */
67 
68 	struct pcb *ci_curpcb;
69 	struct pmap *ci_curpm;
70 	struct lwp *ci_softlwps[SOFTINT_COUNT];
71 	int ci_cpuid;			/* from SPR_PIR */
72 
73 	int ci_want_resched;
74 	volatile uint64_t ci_lastintr;
75 	volatile u_long ci_lasttb;
76 	volatile int ci_tickspending;
77 	volatile int ci_cpl;
78 	volatile int ci_iactive;
79 	volatile int ci_idepth;
80 	union {
81 #if !defined(PPC_BOOKE) && !defined(_MODULE)
82 		volatile imask_t un1_ipending;
83 #define	ci_ipending	ci_un1.un1_ipending
84 #endif
85 		uint64_t un1_pad64;
86 	} ci_un1;
87 	volatile uint32_t ci_pending_ipis;
88 	int ci_mtx_oldspl;
89 	int ci_mtx_count;
90 #if defined(PPC_IBM4XX) || defined(MODULAR) || defined(_MODULE)
91 	char *ci_intstk;
92 #endif
93 #define	CI_SAVETEMP	(0*CPUSAVE_LEN)
94 #define	CI_SAVEDDB	(1*CPUSAVE_LEN)
95 #define	CI_SAVEIPKDB	(2*CPUSAVE_LEN)
96 #define	CI_SAVEMMU	(3*CPUSAVE_LEN)
97 #define	CI_SAVEMAX	(4*CPUSAVE_LEN)
98 #define	CPUSAVE_LEN	8
99 #if !defined(PPC_BOOKE) && !defined(MODULAR) && !defined(_MODULE)
100 #define	CPUSAVE_SIZE	(CI_SAVEMAX*CPUSAVE_LEN)
101 #else
102 #define	CPUSAVE_SIZE	128
103 #endif
104 #define	CPUSAVE_R28	0		/* where r28 gets saved */
105 #define	CPUSAVE_R29	1		/* where r29 gets saved */
106 #define	CPUSAVE_R30	2		/* where r30 gets saved */
107 #define	CPUSAVE_R31	3		/* where r31 gets saved */
108 #define	CPUSAVE_DEAR	4		/* where IBM4XX SPR_DEAR gets saved */
109 #define	CPUSAVE_DAR	4		/* where OEA SPR_DAR gets saved */
110 #define	CPUSAVE_ESR	5		/* where IBM4XX SPR_ESR gets saved */
111 #define	CPUSAVE_DSISR	5		/* where OEA SPR_DSISR gets saved */
112 #define	CPUSAVE_SRR0	6		/* where SRR0 gets saved */
113 #define	CPUSAVE_SRR1	7		/* where SRR1 gets saved */
114 	register_t ci_savearea[CPUSAVE_SIZE];
115 #if defined(PPC_BOOKE) || defined(MODULAR) || defined(_MODULE)
116 	uint32_t ci_pmap_asid_cur;
117 	struct pmap_segtab *ci_pmap_segtabs[2];
118 #define	ci_pmap_kern_segtab	ci_pmap_segtabs[0]
119 #define	ci_pmap_user_segtab	ci_pmap_segtabs[1]
120 	struct pmap_tlb_info *ci_tlb_info;
121 #endif /* PPC_BOOKE || MODULAR || _MODULE */
122 	struct cache_info ci_ci;
123 	void *ci_sysmon_cookie;
124 	void (*ci_idlespin)(void);
125 	uint32_t ci_khz;
126 	struct evcnt ci_ev_clock;	/* clock intrs */
127 	struct evcnt ci_ev_statclock; 	/* stat clock */
128 	struct evcnt ci_ev_traps;	/* calls to trap() */
129 	struct evcnt ci_ev_kdsi;	/* kernel DSI traps */
130 	struct evcnt ci_ev_udsi;	/* user DSI traps */
131 	struct evcnt ci_ev_udsi_fatal;	/* user DSI trap failures */
132 	struct evcnt ci_ev_kisi;	/* kernel ISI traps */
133 	struct evcnt ci_ev_isi;		/* user ISI traps */
134 	struct evcnt ci_ev_isi_fatal;	/* user ISI trap failures */
135 	struct evcnt ci_ev_pgm;		/* user PGM traps */
136 	struct evcnt ci_ev_debug;	/* user debug traps */
137 	struct evcnt ci_ev_fpu;		/* FPU traps */
138 	struct evcnt ci_ev_fpusw;	/* FPU context switch */
139 	struct evcnt ci_ev_ali;		/* Alignment traps */
140 	struct evcnt ci_ev_ali_fatal;	/* Alignment fatal trap */
141 	struct evcnt ci_ev_scalls;	/* system call traps */
142 	struct evcnt ci_ev_vec;		/* Altivec traps */
143 	struct evcnt ci_ev_vecsw;	/* Altivec context switches */
144 	struct evcnt ci_ev_umchk;	/* user MCHK events */
145 	struct evcnt ci_ev_ipi;		/* IPIs received */
146 	struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
147 	struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
148 	struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
149 #endif /* _KERNEL */
150 };
151 #endif /* _KERNEL || _KMEMUSER */
152 
153 #ifdef _KERNEL
154 
155 #if defined(MULTIPROCESSOR) && !defined(_MODULE)
156 struct cpu_hatch_data {
157 	int hatch_running;
158 	device_t hatch_self;
159 	struct cpu_info *hatch_ci;
160 	uint32_t hatch_tbu;
161 	uint32_t hatch_tbl;
162 	uint32_t hatch_hid0;
163 	uint32_t hatch_pir;
164 #if defined(PPC_OEA) || defined(PPC_OEA64_BRIDGE)
165 	uintptr_t hatch_asr;
166 	uintptr_t hatch_sdr1;
167 	uint32_t hatch_sr[16];
168 	uintptr_t hatch_batu[8], hatch_batl[8];
169 #endif
170 #if defined(PPC_BOOKE)
171 	vaddr_t hatch_sp;
172 #endif
173 };
174 
175 struct cpuset_info {
176 	__cpuset_t cpus_running;
177 	__cpuset_t cpus_hatched;
178 	__cpuset_t cpus_paused;
179 	__cpuset_t cpus_resumed;
180 	__cpuset_t cpus_halted;
181 };
182 
183 extern volatile struct cpuset_info cpuset_info;
184 #endif /* MULTIPROCESSOR && !_MODULE */
185 
186 #if defined(MULTIPROCESSOR) || defined(_MODULE)
187 #define	cpu_number()		(curcpu()->ci_index + 0)
188 
189 #define CPU_IS_PRIMARY(ci)	((ci)->ci_cpuid == 0)
190 #define CPU_INFO_ITERATOR	int
191 #define CPU_INFO_FOREACH(cii, ci)				\
192 	cii = 0, ci = &cpu_info[0]; cii < ncpu; cii++, ci++
193 
194 #else
195 #define cpu_number()		0
196 
197 #define CPU_IS_PRIMARY(ci)	true
198 #define CPU_INFO_ITERATOR	int
199 #define CPU_INFO_FOREACH(cii, ci)				\
200 	cii = 0, ci = curcpu(); ci != NULL; ci = NULL
201 
202 #endif /* MULTIPROCESSOR || _MODULE */
203 
204 extern struct cpu_info cpu_info[];
205 
206 static __inline struct cpu_info * curcpu(void) __pure;
207 static __inline struct cpu_info *
208 curcpu(void)
209 {
210 	struct cpu_info *ci;
211 
212 	__asm volatile ("mfsprg0 %0" : "=r"(ci));
213 	return ci;
214 }
215 
216 register struct lwp *powerpc_curlwp __asm("r13");
217 #define	curlwp			powerpc_curlwp
218 #define curpcb			(curcpu()->ci_curpcb)
219 #define curpm			(curcpu()->ci_curpm)
220 
221 static __inline register_t
222 mfmsr(void)
223 {
224 	register_t msr;
225 
226 	__asm volatile ("mfmsr %0" : "=r"(msr));
227 	return msr;
228 }
229 
230 static __inline void
231 mtmsr(register_t msr)
232 {
233 	//KASSERT(msr & PSL_CE);
234 	//KASSERT(msr & PSL_DE);
235 	__asm volatile ("mtmsr %0" : : "r"(msr));
236 }
237 
238 #if !defined(_MODULE)
239 static __inline uint32_t
240 mftbl(void)
241 {
242 	uint32_t tbl;
243 
244 	__asm volatile (
245 #ifdef PPC_IBM403
246 	"	mftblo %[tbl]"		"\n"
247 #elif defined(PPC_BOOKE)
248 	"	mfspr %[tbl],268"	"\n"
249 #else
250 	"	mftbl %[tbl]"		"\n"
251 #endif
252 	: [tbl] "=r" (tbl));
253 
254 	return tbl;
255 }
256 
257 static __inline uint64_t
258 mftb(void)
259 {
260 	uint64_t tb;
261 
262 #ifdef _LP64
263 	__asm volatile ("mftb %0" : "=r"(tb));
264 #else
265 	int tmp;
266 
267 	__asm volatile (
268 #ifdef PPC_IBM403
269 	"1:	mftbhi %[tb]"		"\n"
270 	"	mftblo %L[tb]"		"\n"
271 	"	mftbhi %[tmp]"		"\n"
272 #elif defined(PPC_BOOKE)
273 	"1:	mfspr %[tb],269"	"\n"
274 	"	mfspr %L[tb],268"	"\n"
275 	"	mfspr %[tmp],269"	"\n"
276 #else
277 	"1:	mftbu %[tb]"		"\n"
278 	"	mftb %L[tb]"		"\n"
279 	"	mftbu %[tmp]"		"\n"
280 #endif
281 	"	cmplw %[tb],%[tmp]"	"\n"
282 	"	bne- 1b"		"\n"
283 	    : [tb] "=r" (tb), [tmp] "=r"(tmp)
284 	    :: "cr0");
285 #endif
286 
287 	return tb;
288 }
289 
290 static __inline uint32_t
291 mfrtcl(void)
292 {
293 	uint32_t rtcl;
294 
295 	__asm volatile ("mfrtcl %0" : "=r"(rtcl));
296 	return rtcl;
297 }
298 
299 static __inline void
300 mfrtc(uint32_t *rtcp)
301 {
302 	uint32_t tmp;
303 
304 	__asm volatile (
305 	"1:	mfrtcu	%[rtcu]"	"\n"
306 	"	mfrtcl	%[rtcl]"	"\n"
307 	"	mfrtcu	%[tmp]"		"\n"
308 	"	cmplw	%[rtcu],%[tmp]"	"\n"
309 	"	bne-	1b"
310 	    : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
311 	    :: "cr0");
312 }
313 #endif /* !_MODULE */
314 
315 static __inline uint32_t
316 mfpvr(void)
317 {
318 	uint32_t pvr;
319 
320 	__asm volatile ("mfpvr %0" : "=r"(pvr));
321 	return (pvr);
322 }
323 
324 #ifdef _MODULE
325 extern const char __CPU_MAXNUM;
326 /*
327  * Make with 0xffff to force a R_PPC_ADDR16_LO without the
328  * corresponding R_PPC_ADDR16_HI relocation.
329  */
330 #define	CPU_MAXNUM	(((uintptr_t)&__CPU_MAXNUM)&0xffff)
331 #endif /* _MODULE */
332 
333 #if !defined(_MODULE)
334 extern int powersave;
335 extern int cpu_timebase;
336 extern int cpu_printfataltraps;
337 extern char cpu_model[];
338 
339 struct cpu_info *
340 	cpu_attach_common(device_t, int);
341 void	cpu_setup(device_t, struct cpu_info *);
342 void	cpu_identify(char *, size_t);
343 void	cpu_probe_cache(void);
344 
345 void	dcache_wb_page(vaddr_t);
346 void	dcache_wbinv_page(vaddr_t);
347 void	dcache_inv_page(vaddr_t);
348 void	dcache_zero_page(vaddr_t);
349 void	icache_inv_page(vaddr_t);
350 void	dcache_wb(vaddr_t, vsize_t);
351 void	dcache_wbinv(vaddr_t, vsize_t);
352 void	dcache_inv(vaddr_t, vsize_t);
353 void	icache_inv(vaddr_t, vsize_t);
354 
355 void *	mapiodev(paddr_t, psize_t, bool);
356 void	unmapiodev(vaddr_t, vsize_t);
357 
358 #ifdef MULTIPROCESSOR
359 int	md_setup_trampoline(volatile struct cpu_hatch_data *,
360 	    struct cpu_info *);
361 void	md_presync_timebase(volatile struct cpu_hatch_data *);
362 void	md_start_timebase(volatile struct cpu_hatch_data *);
363 void	md_sync_timebase(volatile struct cpu_hatch_data *);
364 void	md_setup_interrupts(void);
365 int	cpu_spinup(device_t, struct cpu_info *);
366 register_t
367 	cpu_hatch(void);
368 void	cpu_spinup_trampoline(void);
369 void	cpu_boot_secondary_processors(void);
370 #endif /* MULTIPROCESSOR */
371 #endif /* !_MODULE */
372 
373 #define	cpu_proc_fork(p1, p2)
374 
375 #define	DELAY(n)		delay(n)
376 void	delay(unsigned int);
377 
378 #define	CLKF_USERMODE(cf)	cpu_clkf_usermode(cf)
379 #define	CLKF_PC(cf)		cpu_clkf_pc(cf)
380 #define	CLKF_INTR(cf)		cpu_clkf_intr(cf)
381 
382 bool	cpu_clkf_usermode(const struct clockframe *);
383 vaddr_t	cpu_clkf_pc(const struct clockframe *);
384 bool	cpu_clkf_intr(const struct clockframe *);
385 
386 #define	LWP_PC(l)		cpu_lwp_pc(l)
387 
388 vaddr_t	cpu_lwp_pc(struct lwp *);
389 
390 void	cpu_ast(struct lwp *, struct cpu_info *);
391 void *	cpu_uarea_alloc(bool);
392 bool	cpu_uarea_free(void *);
393 void	cpu_need_resched(struct cpu_info *, int);
394 void	cpu_signotify(struct lwp *);
395 void	cpu_need_proftick(struct lwp *);
396 #define	cpu_did_resched(l)			((l)->l_md.md_astpending = 0)
397 
398 void	cpu_fixup_stubs(void);
399 
400 #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE) && !defined(_MODULE)
401 int	cpu_get_dfs(void);
402 void	cpu_set_dfs(int);
403 
404 void	oea_init(void (*)(void));
405 void	oea_startup(const char *);
406 void	oea_dumpsys(void);
407 void	oea_install_extint(void (*)(void));
408 paddr_t	kvtop(void *);
409 
410 extern paddr_t msgbuf_paddr;
411 extern int cpu_altivec;
412 #endif
413 
414 #endif /* _KERNEL */
415 
416 /* XXX The below breaks unified pmap on ppc32 */
417 
418 #if !defined(CACHELINESIZE) && !defined(_MODULE) \
419     && (defined(_KERNEL) || defined(_STANDALONE))
420 #if defined(PPC_IBM403)
421 #define	CACHELINESIZE		16
422 #define MAXCACHELINESIZE	16
423 #elif defined (PPC_OEA64_BRIDGE)
424 #define	CACHELINESIZE		128
425 #define MAXCACHELINESIZE	128
426 #else
427 #define	CACHELINESIZE		32
428 #define MAXCACHELINESIZE	32
429 #endif /* PPC_OEA64_BRIDGE */
430 #endif
431 
432 void	__syncicache(void *, size_t);
433 
434 /*
435  * CTL_MACHDEP definitions.
436  */
437 #define	CPU_CACHELINE		1
438 #define	CPU_TIMEBASE		2
439 #define	CPU_CPUTEMP		3
440 #define	CPU_PRINTFATALTRAPS	4
441 #define	CPU_CACHEINFO		5
442 #define	CPU_ALTIVEC		6
443 #define	CPU_MODEL		7
444 #define	CPU_POWERSAVE		8	/* int: use CPU powersave mode */
445 #define	CPU_BOOTED_DEVICE	9	/* string: device we booted from */
446 #define	CPU_BOOTED_KERNEL	10	/* string: kernel we booted */
447 #define	CPU_MAXID		11	/* number of valid machdep ids */
448 
449 #endif	/* _POWERPC_CPU_H_ */
450