xref: /netbsd-src/sys/arch/powerpc/include/booke/cpuvar.h (revision c2f76ff004a2cb67efe5b12d97bd3ef7fe89e18d)
1 /*	$NetBSD: cpuvar.h,v 1.2 2011/01/18 01:02:54 matt Exp $	*/
2 /*-
3  * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4  * All rights reserved.
5  *
6  * This code is derived from software contributed to The NetBSD Foundation
7  * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8  * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9  *
10  * This material is based upon work supported by the Defense Advanced Research
11  * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12  * Contract No. N66001-09-C-2073.
13  * Approved for Public Release, Distribution Unlimited
14  *
15  * Redistribution and use in source and binary forms, with or without
16  * modification, are permitted provided that the following conditions
17  * are met:
18  * 1. Redistributions of source code must retain the above copyright
19  *    notice, this list of conditions and the following disclaimer.
20  * 2. Redistributions in binary form must reproduce the above copyright
21  *    notice, this list of conditions and the following disclaimer in the
22  *    documentation and/or other materials provided with the distribution.
23  *
24  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34  * POSSIBILITY OF SUCH DAMAGE.
35  */
36 
37 #ifndef _POWERPC_BOOKE_CPUVAR_H_
38 #define _POWERPC_BOOKE_CPUVAR_H_
39 
40 #include <machine/bus.h>
41 #include <prop/proplib.h>
42 
43 struct cpunode_softc {
44 	device_t sc_dev;
45 	u_int sc_children;
46 };
47 
48 struct cpu_softc {
49 	struct cpu_info *cpu_ci;
50 	struct evcnt *cpu_evcnt_intrs;
51 	bus_space_tag_t cpu_bst;
52 	bus_space_handle_t cpu_bsh;
53 	bus_addr_t cpu_clock_gtbcr;
54 
55 	u_int cpu_pcpls[5];
56 	struct evcnt cpu_evcnt_spurious_intr;
57 	struct lwp *cpu_softlwps[SOFTINT_COUNT];
58 
59 	struct evcnt cpu_ev_late_clock;
60 	u_long cpu_ticks_per_clock_intr;
61 	struct evcnt cpu_ev_exec_trap_sync;
62 };
63 
64 struct cpunode_locators {
65 	const char *cnl_name;
66 	bus_addr_t cnl_addr;
67 	bus_size_t cnl_size;
68 	uint8_t cnl_instance;
69 	uint8_t cnl_nintr;
70 	uint8_t cnl_intrs[4];
71 	uint32_t cnl_flags;
72 };
73 
74 struct cpunode_attach_args {
75 	const char *cna_busname;
76 	bus_space_tag_t cna_memt;
77 	bus_dma_tag_t cna_dmat;
78 	struct cpunode_locators cna_locs;
79 	u_int cna_childmask;
80 };
81 
82 struct mainbus_attach_args {
83 	const char *ma_name;
84 	bus_space_tag_t ma_memt;
85 	bus_dma_tag_t ma_dmat;
86 	int ma_node;
87 };
88 
89 struct generic_attach_args {
90 	const char *ga_name;
91 	bus_space_tag_t ga_bst;
92 	bus_dma_tag_t ga_dmat;
93 	bus_addr_t ga_addr;
94 	bus_size_t ga_size;
95 	int ga_cs;
96 	int ga_irq;
97 };
98 
99 struct tlbmask;
100 
101 struct tlb_md_ops {
102 	/*
103 	 * We need mapiodev to be first so we can easily override it in
104 	 * early boot by doing cpu_md_ops.tlb_md_ops = (const struct
105 	 * tlb_md_ops *) &<variable containing mapiodev pointer>.
106 	 */
107 	void *(*md_tlb_mapiodev)(paddr_t, psize_t);
108 	void (*md_tlb_unmapiodev)(vaddr_t, vsize_t);
109 	void (*md_tlb_set_asid)(uint32_t);
110 	uint32_t (*md_tlb_get_asid)(void);
111 	void (*md_tlb_invalidate_all)(void);
112 	void (*md_tlb_invalidate_globals)(void);
113 	void (*md_tlb_invalidate_asids)(uint32_t, uint32_t);
114 	void (*md_tlb_invalidate_addr)(vaddr_t, uint32_t);
115 	bool (*md_tlb_update_addr)(vaddr_t, uint32_t, uint32_t, bool);
116 	void (*md_tlb_read_entry)(size_t, struct tlbmask *);
117 	u_int (*md_tlb_record_asids)(u_long *, uint32_t);
118 	int (*md_tlb_ioreserve)(vaddr_t, vsize_t, uint32_t);
119 	int (*md_tlb_iorelease)(vaddr_t);
120 	void (*md_tlb_dump)(void (*)(const char *, ...));
121 	void (*md_tlb_walk)(void *, bool (*)(void *, vaddr_t, uint32_t,
122 	    uint32_t));
123 };
124 
125 struct cpu_md_ops {
126 	const struct cpunode_locators *md_cpunode_locs;
127 	void (*md_cpu_attach)(device_t, u_int);
128 
129 	void (*md_device_register)(device_t, void *);
130 	void (*md_cpu_startup)(void);
131 	void (*md_cpu_reset)(void);
132 	void (*md_cpunode_attach)(device_t, device_t, void *);
133 
134 	const struct tlb_md_ops *md_tlb_ops;
135 };
136 
137 
138 #ifdef _KERNEL
139 
140 static inline register_t
141 wrtee(register_t msr)
142 {
143 	register_t old_msr;
144 	__asm("mfmsr\t%0" : "=r"(old_msr));
145 
146 	if (__builtin_constant_p(msr)) {
147 		__asm __volatile("wrteei\t%0" :: "n"((msr & PSL_EE) ? 1 : 0));
148 	} else {
149 		__asm __volatile("wrtee\t%0" :: "r"(msr));
150 	}
151 	return old_msr;
152 }
153 
154 void	booke_fixup_stubs(void);
155 void	booke_cpu_startup(const char *);	/* model name */
156 struct powerpc_bus_dma_tag booke_bus_dma_tag;
157 
158 void	cpu_evcnt_attach(struct cpu_info *);
159 uint32_t cpu_read_4(bus_size_t);
160 uint8_t	cpu_read_1(bus_size_t);
161 void	cpu_write_4(bus_size_t, uint32_t);
162 void	cpu_write_1(bus_size_t, uint8_t);
163 
164 void	calc_delayconst(void);
165 
166 struct intrsw;
167 void	exception_init(const struct intrsw *);
168 
169 uint32_t tlb_get_asid(void);
170 void	tlb_set_asid(uint32_t);
171 void	tlb_invalidate_all(void);
172 void	tlb_invalidate_globals(void);
173 void	tlb_invalidate_asids(uint32_t, uint32_t);
174 void	tlb_invalidate_addr(vaddr_t, uint32_t);
175 bool	tlb_update_addr(vaddr_t, uint32_t, uint32_t, bool);
176 u_int	tlb_record_asids(u_long *, uint32_t);
177 void	tlb_enter_addr(size_t, const struct tlbmask *);
178 void	tlb_read_entry(size_t, struct tlbmask *);
179 void	*tlb_mapiodev(paddr_t, psize_t);
180 void	tlb_unmapiodev(vaddr_t, vsize_t);
181 int	tlb_ioreserve(vaddr_t, vsize_t, uint32_t);
182 int	tlb_iorelease(vaddr_t);
183 void	tlb_dump(void (*)(const char *, ...));
184 void	tlb_walk(void *, bool (*)(void *, vaddr_t, uint32_t, uint32_t));
185 
186 extern struct cpu_md_ops cpu_md_ops;
187 
188 void	board_info_init(void);
189 void	board_info_add_number(const char *, uint64_t);
190 void	board_info_add_data(const char *, const void *, size_t);
191 void	board_info_add_string(const char *, const char *);
192 void	board_info_add_bool(const char *);
193 void	board_info_add_object(const char *, void *);
194 uint64_t board_info_get_number(const char *);
195 bool	board_info_get_bool(const char *);
196 void	*board_info_get_object(const char *);
197 const void *
198 	board_info_get_data(const char *, size_t *);
199 
200 extern paddr_t msgbuf_paddr;
201 extern prop_dictionary_t board_properties;
202 extern psize_t pmemsize;
203 #endif
204 
205 #endif /* !_POWERPC_BOOKE_CPUVAR_H_ */
206