xref: /netbsd-src/sys/arch/pmax/include/intr.h (revision 5e4c038a45edbc7d63b7c2daa76e29f88b64a4e3)
1 /*	$NetBSD: intr.h,v 1.23 2001/08/27 02:00:16 nisimura Exp $	*/
2 
3 /*
4  * Copyright (c) 1998 Jonathan Stone.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Jonathan Stone for
17  *      the NetBSD Project.
18  * 4. The name of the author may not be used to endorse or promote products
19  *    derived from this software without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 #ifndef _PMAX_INTR_H_
34 #define _PMAX_INTR_H_
35 
36 #include <sys/device.h>
37 #include <sys/lock.h>
38 #include <sys/queue.h>
39 
40 #define	IPL_NONE	0	/* disable only this interrupt */
41 
42 #define	IPL_SOFT	1	/* generic software interrupts (SI 0) */
43 #define	IPL_SOFTCLOCK	2	/* clock software interrupts (SI 0) */
44 #define	IPL_SOFTNET	3	/* network software interrupts (SI 1) */
45 #define	IPL_SOFTSERIAL	4	/* serial software interrupts (SI 1) */
46 
47 #define	IPL_BIO		5	/* disable block I/O interrupts */
48 #define	IPL_NET		6	/* disable network interrupts */
49 #define	IPL_TTY		7	/* disable terminal interrupts */
50 #define	IPL_SERIAL	7	/* disable serial interrupts */
51 #define	IPL_CLOCK	8	/* disable clock interrupts */
52 #define	IPL_HIGH	8	/* disable all interrupts */
53 
54 #define	_IPL_NSOFT	4
55 #define	_IPL_N		9
56 
57 #define	_IPL_SI0_FIRST	IPL_SOFT
58 #define	_IPL_SI0_LAST	IPL_SOFTCLOCK
59 
60 #define	_IPL_SI1_FIRST	IPL_SOFTNET
61 #define	_IPL_SI1_LAST	IPL_SOFTSERIAL
62 
63 #define	IPL_SOFTNAMES {							\
64 	"misc",								\
65 	"clock",							\
66 	"net",								\
67 	"serial",							\
68 }
69 
70 #ifdef _KERNEL
71 #ifndef _LOCORE
72 
73 extern const u_int32_t ipl_si_to_sr[_IPL_NSOFT];
74 
75 #include <mips/cpuregs.h>
76 
77 int	_splraise __P((int));
78 int	_spllower __P((int));
79 int	_splset __P((int));
80 int	_splget __P((void));
81 void	_splnone __P((void));
82 void	_setsoftintr __P((int));
83 void	_clrsoftintr __P((int));
84 
85 #define splhigh()	_splraise(MIPS_INT_MASK)
86 #define spl0()		(void)_spllower(0)
87 #define splx(s)		(void)_splset(s)
88 #define splbio()	(_splraise(splvec.splbio))
89 #define splnet()	(_splraise(splvec.splnet))
90 #define spltty()	(_splraise(splvec.spltty))
91 #define splvm()		(_splraise(splvec.splvm))
92 #define splclock()	(_splraise(splvec.splclock))
93 #define splstatclock()	(_splraise(splvec.splstatclock))
94 #define spllowersoftclock() _spllower(MIPS_SOFT_INT_MASK_0)
95 #define splsoftclock()	_splraise(MIPS_SOFT_INT_MASK_0)
96 #define splsoftnet()	_splraise(MIPS_SOFT_INT_MASK_0|MIPS_SOFT_INT_MASK_1)
97 
98 #define	splsched()	splhigh()
99 #define	spllock()	splhigh()
100 
101 struct splvec {
102 	int	splbio;
103 	int	splnet;
104 	int	spltty;
105 	int	splvm;
106 	int	splclock;
107 	int	splstatclock;
108 };
109 extern struct splvec splvec;
110 
111 /* Conventionals ... */
112 
113 #define MIPS_SPLHIGH (MIPS_INT_MASK)
114 #define MIPS_SPL0 (MIPS_INT_MASK_0|MIPS_SOFT_INT_MASK_0|MIPS_SOFT_INT_MASK_1)
115 #define MIPS_SPL1 (MIPS_INT_MASK_1|MIPS_SOFT_INT_MASK_0|MIPS_SOFT_INT_MASK_1)
116 #define MIPS_SPL3 (MIPS_INT_MASK_3|MIPS_SOFT_INT_MASK_0|MIPS_SOFT_INT_MASK_1)
117 #define MIPS_SPL_0_1	 (MIPS_INT_MASK_1|MIPS_SPL0)
118 #define MIPS_SPL_0_1_2	 (MIPS_INT_MASK_2|MIPS_SPL_0_1)
119 #define MIPS_SPL_0_1_3	 (MIPS_INT_MASK_3|MIPS_SPL_0_1)
120 #define MIPS_SPL_0_1_2_3 (MIPS_INT_MASK_3|MIPS_SPL_0_1_2)
121 
122 /*
123  * Index into intrcnt[], which is defined in locore
124  */
125 extern u_long intrcnt[];
126 
127 #define	SERIAL0_INTR	0
128 #define	SERIAL1_INTR	1
129 #define	LANCE_INTR	2
130 #define	SCSI_INTR	3
131 #define	SLOT0_INTR	4
132 #define	SLOT1_INTR	5
133 #define	SLOT2_INTR	6
134 #define	DTOP_INTR	7
135 #define	ISDN_INTR	8
136 #define	FLOPPY_INTR	9
137 
138 struct intrhand {
139 	int	(*ih_func) __P((void *));
140 	void	*ih_arg;
141 };
142 extern struct intrhand intrtab[];
143 
144 #define SYS_DEV_SCSI	SCSI_INTR
145 #define SYS_DEV_LANCE	LANCE_INTR
146 #define SYS_DEV_SCC0	SERIAL0_INTR
147 #define SYS_DEV_SCC1	SERIAL1_INTR
148 #define SYS_DEV_DTOP	DTOP_INTR
149 #define SYS_DEV_FDC	FLOPPY_INTR
150 #define SYS_DEV_ISDN	ISDN_INTR
151 #define SYS_DEV_OPT0	SLOT0_INTR
152 #define SYS_DEV_OPT1	SLOT1_INTR
153 #define SYS_DEV_OPT2	SLOT2_INTR
154 #define SYS_DEV_BOGUS	-1
155 #define MAX_DEV_NCOOKIES 10
156 
157 
158 struct pmax_intrhand {
159 	LIST_ENTRY(pmax_intrhand) ih_q;
160 	int (*ih_func)(void *);
161 	void *ih_arg;
162 };
163 
164 #define	setsoft(x)							\
165 do {									\
166 	_setsoftintr(ipl_si_to_sr[(x) - IPL_SOFT]);			\
167 } while (0)
168 
169 struct pmax_soft_intrhand {
170 	TAILQ_ENTRY(pmax_soft_intrhand)
171 		sih_q;
172 	struct pmax_soft_intr *sih_intrhead;
173 	void	(*sih_fn)(void *);
174 	void	*sih_arg;
175 	int	sih_pending;
176 };
177 
178 struct pmax_soft_intr {
179 	TAILQ_HEAD(, pmax_soft_intrhand)
180 		softintr_q;
181 	struct evcnt softintr_evcnt;
182 	struct simplelock softintr_slock;
183 	unsigned long softintr_ipl;
184 };
185 
186 void	*softintr_establish(int, void (*)(void *), void *);
187 void	softintr_disestablish(void *);
188 void	softintr_init(void);
189 void	softintr_dispatch(void);
190 
191 #define	softintr_schedule(arg)						\
192 do {									\
193 	struct pmax_soft_intrhand *__sih = (arg);			\
194 	struct pmax_soft_intr *__si = __sih->sih_intrhead;		\
195 	int __s;							\
196 									\
197 	__s = splhigh();						\
198 	simple_lock(&__si->softintr_slock);				\
199 	if (__sih->sih_pending == 0) {					\
200 		TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q);	\
201 		__sih->sih_pending = 1;					\
202 		setsoft(__si->softintr_ipl);				\
203 	}								\
204 	simple_unlock(&__si->softintr_slock);				\
205 	splx(__s);							\
206 } while (0)
207 
208 extern struct pmax_soft_intrhand *softnet_intrhand;
209 
210 #define	setsoftnet()	softintr_schedule(softnet_intrhand)
211 
212 extern struct evcnt pmax_clock_evcnt;
213 extern struct evcnt pmax_fpu_evcnt;
214 extern struct evcnt pmax_memerr_evcnt;
215 
216 #endif /* !_LOCORE */
217 #endif /* _KERNEL */
218 
219 #endif	/* !_PMAX_INTR_H_ */
220