xref: /netbsd-src/sys/arch/mmeye/dev/wdc_mainbus.c (revision bdc22b2e01993381dcefeff2bc9b56ca75a4235c)
1 /*	$NetBSD: wdc_mainbus.c,v 1.6 2017/10/20 07:06:07 jdolecek Exp $	*/
2 /*
3  * Copyright (c) 2010 KIYOHARA Takashi
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25  * POSSIBILITY OF SUCH DAMAGE.
26  *
27  */
28 
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: wdc_mainbus.c,v 1.6 2017/10/20 07:06:07 jdolecek Exp $");
31 
32 #include <sys/param.h>
33 #include <sys/bus.h>
34 #include <sys/device.h>
35 #include <sys/errno.h>
36 
37 #include <machine/autoconf.h>
38 #include <machine/intr.h>
39 #include <machine/mmeye.h>
40 
41 #include <dev/ic/wdcreg.h>
42 #include <dev/ata/atavar.h>
43 #include <dev/ic/wdcvar.h>
44 
45 #include "locators.h"
46 
47 #define	WDC_MAINBUS_REG_NPORTS		8
48 #define	WDC_MAINBUS_AUXREG_OFFSET	0x206
49 #define	WDC_MAINBUS_AUXREG_NPORTS	1
50 
51 /* options passed via the 'flags' config keyword */
52 #define WDC_OPTIONS_32			0x01 /* try to use 32bit data I/O */
53 #define WDC_OPTIONS_ATA_NOSTREAM	0x04
54 #define WDC_OPTIONS_ATAPI_NOSTREAM	0x08
55 
56 struct wdc_mainbus_softc {
57 	struct	wdc_softc sc_wdcdev;
58 	struct	ata_channel *wdc_chanlist[1];
59 	struct	ata_channel ata_channel;
60 	struct	wdc_regs wdc_regs;
61 };
62 
63 static int wdc_mainbus_match(device_t, cfdata_t, void *);
64 static void wdc_mainbus_attach(device_t, device_t, void *);
65 
66 CFATTACH_DECL_NEW(wdc_mainbus, sizeof(struct wdc_mainbus_softc),
67     wdc_mainbus_match, wdc_mainbus_attach, NULL, NULL);
68 
69 static int
70 wdc_mainbus_match(device_t parent, cfdata_t match, void *aux)
71 {
72 	struct mainbus_attach_args *ma = aux;
73 	struct ata_channel ch;
74 	struct wdc_softc wdc;
75 	struct wdc_regs wdr;
76 	int result = 0, i;
77 
78 	if (strcmp(ma->ma_name, match->cf_name) != 0)
79 		return 0;
80 
81 	/* Disallow wildcarded values. */
82 	if (ma->ma_addr1 == MAINBUSCF_ADDR1_DEFAULT ||
83 	    ma->ma_irq1 == MAINBUSCF_IRQ1_DEFAULT)
84 		return 0;
85 
86 	memset(&wdc, 0, sizeof(wdc));
87 	memset(&ch, 0, sizeof(ch));
88 	ch.ch_atac = &wdc.sc_atac;
89 	wdc.regs = &wdr;
90 
91 	wdr.cmd_iot = SH3_BUS_SPACE_PCMCIA_IO;
92 	if (bus_space_map(wdr.cmd_iot, ma->ma_addr1,
93 	    WDC_MAINBUS_REG_NPORTS, 0, &wdr.cmd_baseioh) != 0)
94 		goto out;
95 
96 	for (i = 0; i < WDC_MAINBUS_REG_NPORTS; i++) {
97 		if (bus_space_subregion(wdr.cmd_iot, wdr.cmd_baseioh, i,
98 		    i == 0 ? 4 : 1, &wdr.cmd_iohs[i]) != 0)
99 			goto outunmap;
100 	}
101 	wdc_init_shadow_regs(&ch);
102 
103 	wdr.ctl_iot = SH3_BUS_SPACE_PCMCIA_IO;
104 	if (bus_space_map(wdr.ctl_iot, ma->ma_addr1 + WDC_MAINBUS_AUXREG_OFFSET,
105 	    WDC_MAINBUS_AUXREG_NPORTS, 0, &wdr.ctl_ioh) != 0)
106 		goto outunmap;
107 
108 #if 0
109 bus_space_write_1(iot, ioh, 0x200, 0x80);
110 delay(1000);
111 bus_space_write_1(iot, ioh, 0x200, 0x00);
112 delay(1000);
113 printf("CF COR=0x%x\n", bus_space_read_1(iot, ioh, 0x200));
114 bus_space_write_1(iot, ioh, 0x200, 0x41);
115 printf("CF COR=0x%x\n", bus_space_read_1(iot, ioh, 0x200));
116 delay(1000000);
117 #endif
118 	result = wdcprobe(&ch);
119 
120 	bus_space_unmap(wdr.ctl_iot, wdr.ctl_ioh, WDC_MAINBUS_AUXREG_NPORTS);
121 outunmap:
122 	bus_space_unmap(wdr.cmd_iot, wdr.cmd_baseioh, WDC_MAINBUS_REG_NPORTS);
123 out:
124 	return result;
125 }
126 
127 static void
128 wdc_mainbus_attach(device_t parent, device_t self, void *aux)
129 {
130 	struct wdc_mainbus_softc *sc = device_private(self);
131 	struct mainbus_attach_args *ma = aux;
132 	struct wdc_regs *wdr;
133 	int wdc_cf_flags = device_cfdata(self)->cf_flags;
134 	int i;
135 
136 	sc->sc_wdcdev.sc_atac.atac_dev = self;
137 	sc->sc_wdcdev.regs = wdr = &sc->wdc_regs;
138 	wdr->cmd_iot = SH3_BUS_SPACE_PCMCIA_IO;
139 	wdr->ctl_iot = SH3_BUS_SPACE_PCMCIA_IO;
140 	if (bus_space_map(wdr->cmd_iot, ma->ma_addr1,
141 	      WDC_MAINBUS_REG_NPORTS, 0, &wdr->cmd_baseioh) ||
142 	    bus_space_map(wdr->ctl_iot,
143 	      ma->ma_addr1 + WDC_MAINBUS_AUXREG_OFFSET,
144 	      WDC_MAINBUS_AUXREG_NPORTS, 0, &wdr->ctl_ioh)) {
145 		aprint_error(": couldn't map registers\n");
146 		return;
147 	}
148 	for (i = 0; i < WDC_MAINBUS_REG_NPORTS; i++) {
149 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
150 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
151 			aprint_error(": couldn't subregion registers (3)\n");
152 			return;
153 		}
154 	}
155 
156 	wdr->data32iot = wdr->cmd_iot;
157 	wdr->data32ioh = wdr->cmd_iohs[0];
158 
159 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_PREATA;
160 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
161 	if (wdc_cf_flags & WDC_OPTIONS_32)
162 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA32;
163 	if (wdc_cf_flags & WDC_OPTIONS_ATA_NOSTREAM)
164 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_ATA_NOSTREAM;
165 	if (wdc_cf_flags & WDC_OPTIONS_ATAPI_NOSTREAM)
166 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_ATAPI_NOSTREAM;
167 
168 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
169 	sc->wdc_chanlist[0] = &sc->ata_channel;
170 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanlist;
171 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
172 	sc->sc_wdcdev.wdc_maxdrives = 2;
173 	sc->ata_channel.ch_channel = 0;
174 	sc->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
175 
176 	wdc_init_shadow_regs(wdr);
177 
178 	aprint_normal("\n");
179 
180 	mmeye_intr_establish(ma->ma_irq1, IST_LEVEL, IPL_BIO,
181 	    wdcintr, &sc->ata_channel);
182 
183 	wdcattach(&sc->ata_channel);
184 }
185