1*5a79e360Sandvar /* $NetBSD: if_admsw.c,v 1.31 2024/02/10 09:30:05 andvar Exp $ */
2320845ddSdyoung
3320845ddSdyoung /*-
4320845ddSdyoung * Copyright (c) 2007 Ruslan Ermilov and Vsevolod Lobko.
5320845ddSdyoung * All rights reserved.
6320845ddSdyoung *
7320845ddSdyoung * Redistribution and use in source and binary forms, with or
8320845ddSdyoung * without modification, are permitted provided that the following
9320845ddSdyoung * conditions are met:
10320845ddSdyoung * 1. Redistributions of source code must retain the above copyright
11320845ddSdyoung * notice, this list of conditions and the following disclaimer.
12320845ddSdyoung * 2. Redistributions in binary form must reproduce the above
13320845ddSdyoung * copyright notice, this list of conditions and the following
14320845ddSdyoung * disclaimer in the documentation and/or other materials provided
15320845ddSdyoung * with the distribution.
16320845ddSdyoung * 3. The names of the authors may not be used to endorse or promote
17320845ddSdyoung * products derived from this software without specific prior
18320845ddSdyoung * written permission.
19320845ddSdyoung *
20320845ddSdyoung * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY
21320845ddSdyoung * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
22320845ddSdyoung * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
23320845ddSdyoung * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS
24320845ddSdyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,
25320845ddSdyoung * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
26320845ddSdyoung * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
27320845ddSdyoung * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28320845ddSdyoung * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
29320845ddSdyoung * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
30320845ddSdyoung * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
31320845ddSdyoung * OF SUCH DAMAGE.
32320845ddSdyoung */
33320845ddSdyoung /*
34320845ddSdyoung * Copyright (c) 2001 Wasabi Systems, Inc.
35320845ddSdyoung * All rights reserved.
36320845ddSdyoung *
37320845ddSdyoung * Written by Jason R. Thorpe for Wasabi Systems, Inc.
38320845ddSdyoung *
39320845ddSdyoung * Redistribution and use in source and binary forms, with or without
40320845ddSdyoung * modification, are permitted provided that the following conditions
41320845ddSdyoung * are met:
42320845ddSdyoung * 1. Redistributions of source code must retain the above copyright
43320845ddSdyoung * notice, this list of conditions and the following disclaimer.
44320845ddSdyoung * 2. Redistributions in binary form must reproduce the above copyright
45320845ddSdyoung * notice, this list of conditions and the following disclaimer in the
46320845ddSdyoung * documentation and/or other materials provided with the distribution.
47320845ddSdyoung * 3. All advertising materials mentioning features or use of this software
48320845ddSdyoung * must display the following acknowledgement:
49320845ddSdyoung * This product includes software developed for the NetBSD Project by
50320845ddSdyoung * Wasabi Systems, Inc.
51320845ddSdyoung * 4. The name of Wasabi Systems, Inc. may not be used to endorse
52320845ddSdyoung * or promote products derived from this software without specific prior
53320845ddSdyoung * written permission.
54320845ddSdyoung *
55320845ddSdyoung * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
56320845ddSdyoung * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57320845ddSdyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58320845ddSdyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
59320845ddSdyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60320845ddSdyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61320845ddSdyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62320845ddSdyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63320845ddSdyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64320845ddSdyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65320845ddSdyoung * POSSIBILITY OF SUCH DAMAGE.
66320845ddSdyoung */
67320845ddSdyoung
68320845ddSdyoung /*
69320845ddSdyoung * Device driver for Alchemy Semiconductor Au1x00 Ethernet Media
70320845ddSdyoung * Access Controller.
71320845ddSdyoung *
72320845ddSdyoung * TODO:
73320845ddSdyoung *
74320845ddSdyoung * Better Rx buffer management; we want to get new Rx buffers
75320845ddSdyoung * to the chip more quickly than we currently do.
76320845ddSdyoung */
77320845ddSdyoung
78320845ddSdyoung #include <sys/cdefs.h>
79*5a79e360Sandvar __KERNEL_RCSID(0, "$NetBSD: if_admsw.c,v 1.31 2024/02/10 09:30:05 andvar Exp $");
80320845ddSdyoung
81320845ddSdyoung
82320845ddSdyoung #include <sys/param.h>
83b6185cbdSmatt #include <sys/bus.h>
84320845ddSdyoung #include <sys/callout.h>
85320845ddSdyoung #include <sys/device.h>
86b6185cbdSmatt #include <sys/endian.h>
87b6185cbdSmatt #include <sys/errno.h>
88b6185cbdSmatt #include <sys/intr.h>
89b6185cbdSmatt #include <sys/ioctl.h>
90b6185cbdSmatt #include <sys/kernel.h>
91b6185cbdSmatt #include <sys/mbuf.h>
92b6185cbdSmatt #include <sys/socket.h>
93b6185cbdSmatt #include <sys/systm.h>
94320845ddSdyoung
95320845ddSdyoung #include <prop/proplib.h>
96320845ddSdyoung
97320845ddSdyoung #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
98320845ddSdyoung
99320845ddSdyoung #include <net/if.h>
100320845ddSdyoung #include <net/if_dl.h>
101320845ddSdyoung #include <net/if_media.h>
102320845ddSdyoung #include <net/if_ether.h>
103320845ddSdyoung #include <net/bpf.h>
104320845ddSdyoung
105320845ddSdyoung #include <sys/gpio.h>
106320845ddSdyoung #include <dev/gpio/gpiovar.h>
107320845ddSdyoung
108320845ddSdyoung #include <mips/adm5120/include/adm5120reg.h>
109320845ddSdyoung #include <mips/adm5120/include/adm5120var.h>
110320845ddSdyoung #include <mips/adm5120/include/adm5120_obiovar.h>
111320845ddSdyoung #include <mips/adm5120/dev/if_admswreg.h>
112320845ddSdyoung #include <mips/adm5120/dev/if_admswvar.h>
113320845ddSdyoung
114320845ddSdyoung static uint8_t vlan_matrix[SW_DEVS] = {
115320845ddSdyoung (1 << 6) | (1 << 0), /* CPU + port0 */
116320845ddSdyoung (1 << 6) | (1 << 1), /* CPU + port1 */
117320845ddSdyoung (1 << 6) | (1 << 2), /* CPU + port2 */
118320845ddSdyoung (1 << 6) | (1 << 3), /* CPU + port3 */
119320845ddSdyoung (1 << 6) | (1 << 4), /* CPU + port4 */
120320845ddSdyoung (1 << 6) | (1 << 5), /* CPU + port5 */
121320845ddSdyoung };
122320845ddSdyoung
123320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
124320845ddSdyoung #define ADMSW_EVCNT_INCR(ev) (ev)->ev_count++
125320845ddSdyoung #else
126320845ddSdyoung #define ADMSW_EVCNT_INCR(ev) /* nothing */
127320845ddSdyoung #endif
128320845ddSdyoung
129320845ddSdyoung static void admsw_start(struct ifnet *);
130320845ddSdyoung static void admsw_watchdog(struct ifnet *);
131320845ddSdyoung static int admsw_ioctl(struct ifnet *, u_long, void *);
132320845ddSdyoung static int admsw_init(struct ifnet *);
133320845ddSdyoung static void admsw_stop(struct ifnet *, int);
134320845ddSdyoung
135320845ddSdyoung static void admsw_shutdown(void *);
136320845ddSdyoung
137320845ddSdyoung static void admsw_reset(struct admsw_softc *);
138320845ddSdyoung static void admsw_set_filter(struct admsw_softc *);
139320845ddSdyoung
140320845ddSdyoung static int admsw_intr(void *);
141320845ddSdyoung static void admsw_txintr(struct admsw_softc *, int);
142320845ddSdyoung static void admsw_rxintr(struct admsw_softc *, int);
143320845ddSdyoung static int admsw_add_rxbuf(struct admsw_softc *, int, int);
144320845ddSdyoung #define admsw_add_rxhbuf(sc, idx) admsw_add_rxbuf(sc, idx, 1)
145320845ddSdyoung #define admsw_add_rxlbuf(sc, idx) admsw_add_rxbuf(sc, idx, 0)
146320845ddSdyoung
147320845ddSdyoung static int admsw_mediachange(struct ifnet *);
148320845ddSdyoung static void admsw_mediastatus(struct ifnet *, struct ifmediareq *);
149320845ddSdyoung
150cbab9cadSchs static int admsw_match(device_t, cfdata_t, void *);
151cbab9cadSchs static void admsw_attach(device_t, device_t, void *);
152320845ddSdyoung
153cbab9cadSchs CFATTACH_DECL_NEW(admsw, sizeof(struct admsw_softc),
154320845ddSdyoung admsw_match, admsw_attach, NULL, NULL);
155320845ddSdyoung
156320845ddSdyoung static int
admsw_match(device_t parent,cfdata_t cf,void * aux)157cbab9cadSchs admsw_match(device_t parent, cfdata_t cf, void *aux)
158320845ddSdyoung {
159320845ddSdyoung struct obio_attach_args *aa = aux;
160320845ddSdyoung
161320845ddSdyoung return strcmp(aa->oba_name, cf->cf_name) == 0;
162320845ddSdyoung }
163320845ddSdyoung
164320845ddSdyoung #define REG_READ(o) bus_space_read_4(sc->sc_st, sc->sc_ioh, (o))
165320845ddSdyoung #define REG_WRITE(o, v) bus_space_write_4(sc->sc_st, sc->sc_ioh, (o),(v))
166320845ddSdyoung
167320845ddSdyoung
168320845ddSdyoung static void
admsw_init_bufs(struct admsw_softc * sc)169320845ddSdyoung admsw_init_bufs(struct admsw_softc *sc)
170320845ddSdyoung {
171320845ddSdyoung int i;
172320845ddSdyoung struct admsw_desc *desc;
173320845ddSdyoung
174320845ddSdyoung for (i = 0; i < ADMSW_NTXHDESC; i++) {
175320845ddSdyoung if (sc->sc_txhsoft[i].ds_mbuf != NULL) {
176320845ddSdyoung m_freem(sc->sc_txhsoft[i].ds_mbuf);
177320845ddSdyoung sc->sc_txhsoft[i].ds_mbuf = NULL;
178320845ddSdyoung }
179320845ddSdyoung desc = &sc->sc_txhdescs[i];
180320845ddSdyoung desc->data = 0;
181320845ddSdyoung desc->cntl = 0;
182320845ddSdyoung desc->len = MAC_BUFLEN;
183320845ddSdyoung desc->status = 0;
184320845ddSdyoung ADMSW_CDTXHSYNC(sc, i,
185320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
186320845ddSdyoung }
187320845ddSdyoung sc->sc_txhdescs[ADMSW_NTXHDESC - 1].data |= ADM5120_DMA_RINGEND;
188320845ddSdyoung ADMSW_CDTXHSYNC(sc, ADMSW_NTXHDESC - 1,
189320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
190320845ddSdyoung
191320845ddSdyoung for (i = 0; i < ADMSW_NRXHDESC; i++) {
192320845ddSdyoung if (sc->sc_rxhsoft[i].ds_mbuf == NULL) {
193320845ddSdyoung if (admsw_add_rxhbuf(sc, i) != 0)
194320845ddSdyoung panic("admsw_init_bufs\n");
195320845ddSdyoung } else
196320845ddSdyoung ADMSW_INIT_RXHDESC(sc, i);
197320845ddSdyoung }
198320845ddSdyoung
199320845ddSdyoung for (i = 0; i < ADMSW_NTXLDESC; i++) {
200320845ddSdyoung if (sc->sc_txlsoft[i].ds_mbuf != NULL) {
201320845ddSdyoung m_freem(sc->sc_txlsoft[i].ds_mbuf);
202320845ddSdyoung sc->sc_txlsoft[i].ds_mbuf = NULL;
203320845ddSdyoung }
204320845ddSdyoung desc = &sc->sc_txldescs[i];
205320845ddSdyoung desc->data = 0;
206320845ddSdyoung desc->cntl = 0;
207320845ddSdyoung desc->len = MAC_BUFLEN;
208320845ddSdyoung desc->status = 0;
209320845ddSdyoung ADMSW_CDTXLSYNC(sc, i,
210320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
211320845ddSdyoung }
212320845ddSdyoung sc->sc_txldescs[ADMSW_NTXLDESC - 1].data |= ADM5120_DMA_RINGEND;
213320845ddSdyoung ADMSW_CDTXLSYNC(sc, ADMSW_NTXLDESC - 1,
214320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
215320845ddSdyoung
216320845ddSdyoung for (i = 0; i < ADMSW_NRXLDESC; i++) {
217320845ddSdyoung if (sc->sc_rxlsoft[i].ds_mbuf == NULL) {
218320845ddSdyoung if (admsw_add_rxlbuf(sc, i) != 0)
219320845ddSdyoung panic("admsw_init_bufs\n");
220320845ddSdyoung } else
221320845ddSdyoung ADMSW_INIT_RXLDESC(sc, i);
222320845ddSdyoung }
223320845ddSdyoung
224320845ddSdyoung REG_WRITE(SEND_HBADDR_REG, ADMSW_CDTXHADDR(sc, 0));
225320845ddSdyoung REG_WRITE(SEND_LBADDR_REG, ADMSW_CDTXLADDR(sc, 0));
226320845ddSdyoung REG_WRITE(RECV_HBADDR_REG, ADMSW_CDRXHADDR(sc, 0));
227320845ddSdyoung REG_WRITE(RECV_LBADDR_REG, ADMSW_CDRXLADDR(sc, 0));
228320845ddSdyoung
229320845ddSdyoung sc->sc_txfree = ADMSW_NTXLDESC;
230320845ddSdyoung sc->sc_txnext = 0;
231320845ddSdyoung sc->sc_txdirty = 0;
232320845ddSdyoung sc->sc_rxptr = 0;
233320845ddSdyoung }
234320845ddSdyoung
235320845ddSdyoung static void
admsw_setvlan(struct admsw_softc * sc,char matrix[6])236320845ddSdyoung admsw_setvlan(struct admsw_softc *sc, char matrix[6])
237320845ddSdyoung {
238320845ddSdyoung uint32_t i;
239320845ddSdyoung
24087d4693bSmsaitoh i = matrix[0] + (matrix[1] << 8) + (matrix[2] << 16)
24187d4693bSmsaitoh + (matrix[3] << 24);
242320845ddSdyoung REG_WRITE(VLAN_G1_REG, i);
243320845ddSdyoung i = matrix[4] + (matrix[5] << 8);
244320845ddSdyoung REG_WRITE(VLAN_G2_REG, i);
245320845ddSdyoung }
246320845ddSdyoung
247320845ddSdyoung static void
admsw_reset(struct admsw_softc * sc)248320845ddSdyoung admsw_reset(struct admsw_softc *sc)
249320845ddSdyoung {
250320845ddSdyoung uint32_t wdog1;
251320845ddSdyoung int i;
252320845ddSdyoung
253320845ddSdyoung REG_WRITE(PORT_CONF0_REG,
254320845ddSdyoung REG_READ(PORT_CONF0_REG) | PORT_CONF0_DP_MASK);
255320845ddSdyoung REG_WRITE(CPUP_CONF_REG,
256320845ddSdyoung REG_READ(CPUP_CONF_REG) | CPUP_CONF_DCPUP);
257320845ddSdyoung
258320845ddSdyoung /* Wait for DMA to complete. Overkill. In 3ms, we can
259320845ddSdyoung * send at least two entire 1500-byte packets at 10 Mb/s.
260320845ddSdyoung */
261320845ddSdyoung DELAY(3000);
262320845ddSdyoung
263320845ddSdyoung /* The datasheet recommends that we move all PHYs to reset
264320845ddSdyoung * state prior to software reset.
265320845ddSdyoung */
266320845ddSdyoung REG_WRITE(PHY_CNTL2_REG,
267320845ddSdyoung REG_READ(PHY_CNTL2_REG) & ~PHY_CNTL2_PHYR_MASK);
268320845ddSdyoung
269320845ddSdyoung /* Reset the switch. */
270320845ddSdyoung REG_WRITE(ADMSW_SW_RES, 0x1);
271320845ddSdyoung
272320845ddSdyoung DELAY(100 * 1000);
273320845ddSdyoung
274320845ddSdyoung REG_WRITE(ADMSW_BOOT_DONE, ADMSW_BOOT_DONE_BO);
275320845ddSdyoung
276320845ddSdyoung /* begin old code */
277320845ddSdyoung REG_WRITE(CPUP_CONF_REG,
278320845ddSdyoung CPUP_CONF_DCPUP | CPUP_CONF_CRCP | CPUP_CONF_DUNP_MASK |
279320845ddSdyoung CPUP_CONF_DMCP_MASK);
280320845ddSdyoung
281320845ddSdyoung REG_WRITE(PORT_CONF0_REG, PORT_CONF0_EMCP_MASK | PORT_CONF0_EMBP_MASK);
282320845ddSdyoung
283320845ddSdyoung REG_WRITE(PHY_CNTL2_REG,
28487d4693bSmsaitoh REG_READ(PHY_CNTL2_REG) | PHY_CNTL2_ANE_MASK |
28587d4693bSmsaitoh PHY_CNTL2_PHYR_MASK | PHY_CNTL2_AMDIX_MASK);
286320845ddSdyoung
287320845ddSdyoung REG_WRITE(PHY_CNTL3_REG, REG_READ(PHY_CNTL3_REG) | PHY_CNTL3_RNT);
288320845ddSdyoung
289320845ddSdyoung REG_WRITE(ADMSW_INT_MASK, INT_MASK);
290320845ddSdyoung REG_WRITE(ADMSW_INT_ST, INT_MASK);
291320845ddSdyoung
292320845ddSdyoung /*
293320845ddSdyoung * While in DDB, we stop servicing interrupts, RX ring
294320845ddSdyoung * fills up and when free block counter falls behind FC
295320845ddSdyoung * threshold, the switch starts to emit 802.3x PAUSE
296320845ddSdyoung * frames. This can upset peer switches.
297320845ddSdyoung *
298320845ddSdyoung * Stop this from happening by disabling FC and D2
299320845ddSdyoung * thresholds.
300320845ddSdyoung */
301320845ddSdyoung REG_WRITE(FC_TH_REG,
302320845ddSdyoung REG_READ(FC_TH_REG) & ~(FC_TH_FCS_MASK | FC_TH_D2S_MASK));
303320845ddSdyoung
304320845ddSdyoung admsw_setvlan(sc, vlan_matrix);
305320845ddSdyoung
306320845ddSdyoung for (i = 0; i < SW_DEVS; i++) {
307320845ddSdyoung REG_WRITE(MAC_WT1_REG,
308320845ddSdyoung sc->sc_enaddr[2] |
309320845ddSdyoung (sc->sc_enaddr[3]<<8) |
310320845ddSdyoung (sc->sc_enaddr[4]<<16) |
311320845ddSdyoung ((sc->sc_enaddr[5]+i)<<24));
312320845ddSdyoung REG_WRITE(MAC_WT0_REG, (i<<MAC_WT0_VLANID_SHIFT) |
313320845ddSdyoung (sc->sc_enaddr[0]<<16) | (sc->sc_enaddr[1]<<24) |
314320845ddSdyoung MAC_WT0_WRITE | MAC_WT0_VLANID_EN);
315320845ddSdyoung
316c34bdbc5Smsaitoh while (!(REG_READ(MAC_WT0_REG) & MAC_WT0_WRITE_DONE))
317c34bdbc5Smsaitoh ;
318320845ddSdyoung }
319320845ddSdyoung wdog1 = REG_READ(ADM5120_WDOG1);
320320845ddSdyoung REG_WRITE(ADM5120_WDOG1, wdog1 & ~ADM5120_WDOG1_WDE);
321320845ddSdyoung }
322320845ddSdyoung
323320845ddSdyoung static void
admsw_attach(device_t parent,device_t self,void * aux)324cbab9cadSchs admsw_attach(device_t parent, device_t self, void *aux)
325320845ddSdyoung {
326320845ddSdyoung uint8_t enaddr[ETHER_ADDR_LEN];
327cbab9cadSchs struct admsw_softc *sc = device_private(self);
328320845ddSdyoung struct obio_attach_args *aa = aux;
329320845ddSdyoung struct ifnet *ifp;
330320845ddSdyoung bus_dma_segment_t seg;
331320845ddSdyoung int error, i, rseg;
332320845ddSdyoung prop_data_t pd;
333320845ddSdyoung
334320845ddSdyoung printf(": ADM5120 Switch Engine, %d ports\n", SW_DEVS);
335320845ddSdyoung
336cbab9cadSchs sc->sc_dev = self;
337320845ddSdyoung sc->sc_dmat = aa->oba_dt;
338320845ddSdyoung sc->sc_st = aa->oba_st;
339320845ddSdyoung
340cbab9cadSchs pd = prop_dictionary_get(device_properties(self), "mac-address");
341320845ddSdyoung
342320845ddSdyoung if (pd == NULL) {
343320845ddSdyoung enaddr[0] = 0x02;
344320845ddSdyoung enaddr[1] = 0xaa;
345320845ddSdyoung enaddr[2] = 0xbb;
346320845ddSdyoung enaddr[3] = 0xcc;
347320845ddSdyoung enaddr[4] = 0xdd;
348320845ddSdyoung enaddr[5] = 0xee;
349320845ddSdyoung } else
350320845ddSdyoung memcpy(enaddr, prop_data_data_nocopy(pd), sizeof(enaddr));
351320845ddSdyoung
352320845ddSdyoung memcpy(sc->sc_enaddr, enaddr, sizeof(sc->sc_enaddr));
353320845ddSdyoung
354cbab9cadSchs printf("%s: base Ethernet address %s\n", device_xname(sc->sc_dev),
355320845ddSdyoung ether_sprintf(enaddr));
356320845ddSdyoung
357320845ddSdyoung /* Map the device. */
358320845ddSdyoung if (bus_space_map(sc->sc_st, aa->oba_addr, 512, 0, &sc->sc_ioh) != 0) {
359cbab9cadSchs printf("%s: unable to map device\n", device_xname(sc->sc_dev));
360320845ddSdyoung return;
361320845ddSdyoung }
362320845ddSdyoung
363320845ddSdyoung /* Hook up the interrupt handler. */
364320845ddSdyoung sc->sc_ih = adm5120_intr_establish(aa->oba_irq, INTR_IRQ, admsw_intr, sc);
365320845ddSdyoung
366320845ddSdyoung if (sc->sc_ih == NULL) {
367320845ddSdyoung printf("%s: unable to register interrupt handler\n",
368cbab9cadSchs device_xname(sc->sc_dev));
369320845ddSdyoung return;
370320845ddSdyoung }
371320845ddSdyoung
372320845ddSdyoung /*
373320845ddSdyoung * Allocate the control data structures, and create and load the
374320845ddSdyoung * DMA map for it.
375320845ddSdyoung */
376320845ddSdyoung if ((error = bus_dmamem_alloc(sc->sc_dmat,
377320845ddSdyoung sizeof(struct admsw_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
378320845ddSdyoung 0)) != 0) {
379320845ddSdyoung printf("%s: unable to allocate control data, error = %d\n",
380cbab9cadSchs device_xname(sc->sc_dev), error);
381320845ddSdyoung return;
382320845ddSdyoung }
383320845ddSdyoung if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
384320845ddSdyoung sizeof(struct admsw_control_data), (void *)&sc->sc_control_data,
385320845ddSdyoung 0)) != 0) {
386320845ddSdyoung printf("%s: unable to map control data, error = %d\n",
387cbab9cadSchs device_xname(sc->sc_dev), error);
388320845ddSdyoung return;
389320845ddSdyoung }
390320845ddSdyoung if ((error = bus_dmamap_create(sc->sc_dmat,
391320845ddSdyoung sizeof(struct admsw_control_data), 1,
392320845ddSdyoung sizeof(struct admsw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
393320845ddSdyoung printf("%s: unable to create control data DMA map, "
394cbab9cadSchs "error = %d\n", device_xname(sc->sc_dev), error);
395320845ddSdyoung return;
396320845ddSdyoung }
397320845ddSdyoung if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
398320845ddSdyoung sc->sc_control_data, sizeof(struct admsw_control_data), NULL,
399320845ddSdyoung 0)) != 0) {
400320845ddSdyoung printf("%s: unable to load control data DMA map, error = %d\n",
401cbab9cadSchs device_xname(sc->sc_dev), error);
402320845ddSdyoung return;
403320845ddSdyoung }
404320845ddSdyoung
405320845ddSdyoung /*
406320845ddSdyoung * Create the transmit buffer DMA maps.
407320845ddSdyoung */
408320845ddSdyoung for (i = 0; i < ADMSW_NTXHDESC; i++) {
409320845ddSdyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
410320845ddSdyoung 2, MCLBYTES, 0, 0,
411320845ddSdyoung &sc->sc_txhsoft[i].ds_dmamap)) != 0) {
412320845ddSdyoung printf("%s: unable to create txh DMA map %d, "
413cbab9cadSchs "error = %d\n", device_xname(sc->sc_dev), i, error);
414320845ddSdyoung return;
415320845ddSdyoung }
416320845ddSdyoung sc->sc_txhsoft[i].ds_mbuf = NULL;
417320845ddSdyoung }
418320845ddSdyoung for (i = 0; i < ADMSW_NTXLDESC; i++) {
419320845ddSdyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
420320845ddSdyoung 2, MCLBYTES, 0, 0,
421320845ddSdyoung &sc->sc_txlsoft[i].ds_dmamap)) != 0) {
422320845ddSdyoung printf("%s: unable to create txl DMA map %d, "
423cbab9cadSchs "error = %d\n", device_xname(sc->sc_dev), i, error);
424320845ddSdyoung return;
425320845ddSdyoung }
426320845ddSdyoung sc->sc_txlsoft[i].ds_mbuf = NULL;
427320845ddSdyoung }
428320845ddSdyoung
429320845ddSdyoung /*
430320845ddSdyoung * Create the receive buffer DMA maps.
431320845ddSdyoung */
432320845ddSdyoung for (i = 0; i < ADMSW_NRXHDESC; i++) {
433320845ddSdyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
434320845ddSdyoung MCLBYTES, 0, 0, &sc->sc_rxhsoft[i].ds_dmamap)) != 0) {
435320845ddSdyoung printf("%s: unable to create rxh DMA map %d, "
436cbab9cadSchs "error = %d\n", device_xname(sc->sc_dev), i, error);
437320845ddSdyoung return;
438320845ddSdyoung }
439320845ddSdyoung sc->sc_rxhsoft[i].ds_mbuf = NULL;
440320845ddSdyoung }
441320845ddSdyoung for (i = 0; i < ADMSW_NRXLDESC; i++) {
442320845ddSdyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
443320845ddSdyoung MCLBYTES, 0, 0, &sc->sc_rxlsoft[i].ds_dmamap)) != 0) {
444320845ddSdyoung printf("%s: unable to create rxl DMA map %d, "
445cbab9cadSchs "error = %d\n", device_xname(sc->sc_dev), i, error);
446320845ddSdyoung return;
447320845ddSdyoung }
448320845ddSdyoung sc->sc_rxlsoft[i].ds_mbuf = NULL;
449320845ddSdyoung }
450320845ddSdyoung
451320845ddSdyoung admsw_init_bufs(sc);
452320845ddSdyoung
453320845ddSdyoung admsw_reset(sc);
454320845ddSdyoung
455320845ddSdyoung for (i = 0; i < SW_DEVS; i++) {
4565132e01eSmsaitoh sc->sc_ethercom[i].ec_ifmedia = &sc->sc_ifmedia[i];
457320845ddSdyoung ifmedia_init(&sc->sc_ifmedia[i], 0, admsw_mediachange, admsw_mediastatus);
458320845ddSdyoung ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_10_T, 0, NULL);
459320845ddSdyoung ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
460320845ddSdyoung ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_100_TX, 0, NULL);
461320845ddSdyoung ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
462320845ddSdyoung ifmedia_add(&sc->sc_ifmedia[i], IFM_ETHER|IFM_AUTO, 0, NULL);
463320845ddSdyoung ifmedia_set(&sc->sc_ifmedia[i], IFM_ETHER|IFM_AUTO);
464320845ddSdyoung
465320845ddSdyoung ifp = &sc->sc_ethercom[i].ec_if;
466cbab9cadSchs strcpy(ifp->if_xname, device_xname(sc->sc_dev));
467320845ddSdyoung ifp->if_xname[5] += i;
468320845ddSdyoung ifp->if_softc = sc;
469320845ddSdyoung ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
470320845ddSdyoung ifp->if_ioctl = admsw_ioctl;
471320845ddSdyoung ifp->if_start = admsw_start;
472320845ddSdyoung ifp->if_watchdog = admsw_watchdog;
473320845ddSdyoung ifp->if_init = admsw_init;
474320845ddSdyoung ifp->if_stop = admsw_stop;
475320845ddSdyoung ifp->if_capabilities |= IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx;
476d1579b2dSriastradh IFQ_SET_MAXLEN(&ifp->if_snd, uimax(ADMSW_NTXLDESC, IFQ_MAXLEN));
477320845ddSdyoung IFQ_SET_READY(&ifp->if_snd);
478320845ddSdyoung
479320845ddSdyoung /* Attach the interface. */
480320845ddSdyoung if_attach(ifp);
481c0e7885fSozaki-r if_deferred_start_init(ifp, NULL);
482320845ddSdyoung ether_ifattach(ifp, enaddr);
483320845ddSdyoung enaddr[5]++;
484320845ddSdyoung }
485320845ddSdyoung
486320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
487320845ddSdyoung evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
488cbab9cadSchs NULL, device_xname(sc->sc_dev), "txstall");
489320845ddSdyoung evcnt_attach_dynamic(&sc->sc_ev_rxstall, EVCNT_TYPE_MISC,
490cbab9cadSchs NULL, device_xname(sc->sc_dev), "rxstall");
491320845ddSdyoung evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_MISC,
492cbab9cadSchs NULL, device_xname(sc->sc_dev), "txintr");
493320845ddSdyoung evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_MISC,
494cbab9cadSchs NULL, device_xname(sc->sc_dev), "rxintr");
495320845ddSdyoung #if 1
496320845ddSdyoung evcnt_attach_dynamic(&sc->sc_ev_rxsync, EVCNT_TYPE_MISC,
497cbab9cadSchs NULL, device_xname(sc->sc_dev), "rxsync");
498320845ddSdyoung #endif
499320845ddSdyoung #endif
500320845ddSdyoung
501320845ddSdyoung admwdog_attach(sc);
502320845ddSdyoung
503320845ddSdyoung /* Make sure the interface is shutdown during reboot. */
504320845ddSdyoung sc->sc_sdhook = shutdownhook_establish(admsw_shutdown, sc);
505320845ddSdyoung if (sc->sc_sdhook == NULL)
506320845ddSdyoung printf("%s: WARNING: unable to establish shutdown hook\n",
507cbab9cadSchs device_xname(sc->sc_dev));
508320845ddSdyoung
509320845ddSdyoung /* leave interrupts and cpu port disabled */
510320845ddSdyoung return;
511320845ddSdyoung }
512320845ddSdyoung
513320845ddSdyoung
514320845ddSdyoung /*
515320845ddSdyoung * admsw_shutdown:
516320845ddSdyoung *
517320845ddSdyoung * Make sure the interface is stopped at reboot time.
518320845ddSdyoung */
519320845ddSdyoung static void
admsw_shutdown(void * arg)520320845ddSdyoung admsw_shutdown(void *arg)
521320845ddSdyoung {
522320845ddSdyoung struct admsw_softc *sc = arg;
523320845ddSdyoung int i;
524320845ddSdyoung
525320845ddSdyoung for (i = 0; i < SW_DEVS; i++)
526320845ddSdyoung admsw_stop(&sc->sc_ethercom[i].ec_if, 1);
527320845ddSdyoung }
528320845ddSdyoung
529320845ddSdyoung /*
530320845ddSdyoung * admsw_start: [ifnet interface function]
531320845ddSdyoung *
532320845ddSdyoung * Start packet transmission on the interface.
533320845ddSdyoung */
534320845ddSdyoung static void
admsw_start(struct ifnet * ifp)535320845ddSdyoung admsw_start(struct ifnet *ifp)
536320845ddSdyoung {
537320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
538320845ddSdyoung struct mbuf *m0, *m;
539320845ddSdyoung struct admsw_descsoft *ds;
540320845ddSdyoung struct admsw_desc *desc;
541320845ddSdyoung bus_dmamap_t dmamap;
542320845ddSdyoung struct ether_header *eh;
543320845ddSdyoung int error, nexttx, len, i;
544320845ddSdyoung static int vlan = 0;
545320845ddSdyoung
546320845ddSdyoung /*
547320845ddSdyoung * Loop through the send queues, setting up transmit descriptors
548320845ddSdyoung * unitl we drain the queues, or use up all available transmit
549320845ddSdyoung * descriptors.
550320845ddSdyoung */
551320845ddSdyoung for (;;) {
552320845ddSdyoung vlan++;
553320845ddSdyoung if (vlan == SW_DEVS)
554320845ddSdyoung vlan = 0;
555320845ddSdyoung i = vlan;
556320845ddSdyoung for (;;) {
557320845ddSdyoung ifp = &sc->sc_ethercom[i].ec_if;
5589fcdc9deSthorpej if ((ifp->if_flags & IFF_RUNNING) == 0)
5599fcdc9deSthorpej continue;
560320845ddSdyoung /* Grab a packet off the queue. */
561320845ddSdyoung IFQ_POLL(&ifp->if_snd, m0);
562320845ddSdyoung if (m0 != NULL)
563320845ddSdyoung break;
564320845ddSdyoung i++;
565320845ddSdyoung if (i == SW_DEVS)
566320845ddSdyoung i = 0;
567320845ddSdyoung if (i == vlan)
568320845ddSdyoung return;
569320845ddSdyoung }
570320845ddSdyoung vlan = i;
571320845ddSdyoung m = NULL;
572320845ddSdyoung
573320845ddSdyoung /* Get a spare descriptor. */
574320845ddSdyoung if (sc->sc_txfree == 0) {
5759fcdc9deSthorpej /* No more slots left. */
576320845ddSdyoung ADMSW_EVCNT_INCR(&sc->sc_ev_txstall);
577320845ddSdyoung break;
578320845ddSdyoung }
579320845ddSdyoung nexttx = sc->sc_txnext;
580320845ddSdyoung desc = &sc->sc_txldescs[nexttx];
581320845ddSdyoung ds = &sc->sc_txlsoft[nexttx];
582320845ddSdyoung dmamap = ds->ds_dmamap;
583320845ddSdyoung
584320845ddSdyoung /*
585320845ddSdyoung * Load the DMA map. If this fails, the packet either
586*5a79e360Sandvar * didn't fit in the allotted number of segments, or we
587320845ddSdyoung * were short on resources. In this case, we'll copy
588320845ddSdyoung * and try again.
589320845ddSdyoung */
590320845ddSdyoung if (m0->m_pkthdr.len < ETHER_MIN_LEN ||
591320845ddSdyoung bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
592320845ddSdyoung BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) {
593320845ddSdyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
594320845ddSdyoung if (m == NULL) {
595320845ddSdyoung printf("%s: unable to allocate Tx mbuf\n",
596cbab9cadSchs device_xname(sc->sc_dev));
597320845ddSdyoung break;
598320845ddSdyoung }
599320845ddSdyoung if (m0->m_pkthdr.len > MHLEN) {
600320845ddSdyoung MCLGET(m, M_DONTWAIT);
601320845ddSdyoung if ((m->m_flags & M_EXT) == 0) {
602320845ddSdyoung printf("%s: unable to allocate Tx "
603cbab9cadSchs "cluster\n", device_xname(sc->sc_dev));
604320845ddSdyoung m_freem(m);
605320845ddSdyoung break;
606320845ddSdyoung }
607320845ddSdyoung }
608320845ddSdyoung m->m_pkthdr.csum_flags = m0->m_pkthdr.csum_flags;
609320845ddSdyoung m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
610320845ddSdyoung m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
611320845ddSdyoung if (m->m_pkthdr.len < ETHER_MIN_LEN) {
612320845ddSdyoung if (M_TRAILINGSPACE(m) < ETHER_MIN_LEN - m->m_pkthdr.len)
613320845ddSdyoung panic("admsw_start: M_TRAILINGSPACE\n");
614320845ddSdyoung memset(mtod(m, uint8_t *) + m->m_pkthdr.len, 0,
615320845ddSdyoung ETHER_MIN_LEN - ETHER_CRC_LEN - m->m_pkthdr.len);
616320845ddSdyoung m->m_pkthdr.len = m->m_len = ETHER_MIN_LEN;
617320845ddSdyoung }
618320845ddSdyoung error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
619320845ddSdyoung m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
620320845ddSdyoung if (error) {
62187d4693bSmsaitoh printf("%s: unable to load Tx buffer, error = "
62287d4693bSmsaitoh "%d\n", device_xname(sc->sc_dev), error);
623320845ddSdyoung break;
624320845ddSdyoung }
625320845ddSdyoung }
626320845ddSdyoung
627320845ddSdyoung IFQ_DEQUEUE(&ifp->if_snd, m0);
628320845ddSdyoung if (m != NULL) {
629320845ddSdyoung m_freem(m0);
630320845ddSdyoung m0 = m;
631320845ddSdyoung }
632320845ddSdyoung
633320845ddSdyoung /*
634320845ddSdyoung * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
635320845ddSdyoung */
636320845ddSdyoung
637320845ddSdyoung /* Sync the DMA map. */
638320845ddSdyoung bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
639320845ddSdyoung BUS_DMASYNC_PREWRITE);
640320845ddSdyoung
641320845ddSdyoung if (dmamap->dm_nsegs != 1 && dmamap->dm_nsegs != 2)
642c34bdbc5Smsaitoh panic("admsw_start: dm_nsegs == %d\n",
643c34bdbc5Smsaitoh dmamap->dm_nsegs);
644320845ddSdyoung desc->data = dmamap->dm_segs[0].ds_addr;
645320845ddSdyoung desc->len = len = dmamap->dm_segs[0].ds_len;
646320845ddSdyoung if (dmamap->dm_nsegs > 1) {
647320845ddSdyoung len += dmamap->dm_segs[1].ds_len;
64887d4693bSmsaitoh desc->cntl = dmamap->dm_segs[1].ds_addr
64987d4693bSmsaitoh | ADM5120_DMA_BUF2ENABLE;
650320845ddSdyoung } else
651320845ddSdyoung desc->cntl = 0;
652320845ddSdyoung desc->status = (len << ADM5120_DMA_LENSHIFT) | (1 << vlan);
653320845ddSdyoung eh = mtod(m0, struct ether_header *);
654320845ddSdyoung if (ntohs(eh->ether_type) == ETHERTYPE_IP &&
655320845ddSdyoung m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
656320845ddSdyoung desc->status |= ADM5120_DMA_CSUM;
657320845ddSdyoung if (nexttx == ADMSW_NTXLDESC - 1)
658320845ddSdyoung desc->data |= ADM5120_DMA_RINGEND;
659320845ddSdyoung desc->data |= ADM5120_DMA_OWN;
660320845ddSdyoung
661320845ddSdyoung /* Sync the descriptor. */
662320845ddSdyoung ADMSW_CDTXLSYNC(sc, nexttx,
663320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
664320845ddSdyoung
665320845ddSdyoung REG_WRITE(SEND_TRIG_REG, 1);
666320845ddSdyoung /* printf("send slot %d\n", nexttx); */
667320845ddSdyoung
668320845ddSdyoung /*
669320845ddSdyoung * Store a pointer to the packet so we can free it later.
670320845ddSdyoung */
671320845ddSdyoung ds->ds_mbuf = m0;
672320845ddSdyoung
673320845ddSdyoung /* Advance the Tx pointer. */
674320845ddSdyoung sc->sc_txfree--;
675320845ddSdyoung sc->sc_txnext = ADMSW_NEXTTXL(nexttx);
676320845ddSdyoung
677320845ddSdyoung /* Pass the packet to any BPF listeners. */
6783cd62456Smsaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
679320845ddSdyoung
680320845ddSdyoung /* Set a watchdog timer in case the chip flakes out. */
681320845ddSdyoung sc->sc_ethercom[0].ec_if.if_timer = 5;
682320845ddSdyoung }
683320845ddSdyoung }
684320845ddSdyoung
685320845ddSdyoung /*
686320845ddSdyoung * admsw_watchdog: [ifnet interface function]
687320845ddSdyoung *
688320845ddSdyoung * Watchdog timer handler.
689320845ddSdyoung */
690320845ddSdyoung static void
admsw_watchdog(struct ifnet * ifp)691320845ddSdyoung admsw_watchdog(struct ifnet *ifp)
692320845ddSdyoung {
693320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
694320845ddSdyoung int vlan;
695320845ddSdyoung
696320845ddSdyoung #if 1
697320845ddSdyoung /* Check if an interrupt was lost. */
698320845ddSdyoung if (sc->sc_txfree == ADMSW_NTXLDESC) {
699cbab9cadSchs printf("%s: watchdog false alarm\n", device_xname(sc->sc_dev));
700320845ddSdyoung return;
701320845ddSdyoung }
702320845ddSdyoung if (sc->sc_ethercom[0].ec_if.if_timer != 0)
70387d4693bSmsaitoh printf("%s: watchdog timer is %d!\n", device_xname(sc->sc_dev),
70487d4693bSmsaitoh sc->sc_ethercom[0].ec_if.if_timer);
705320845ddSdyoung admsw_txintr(sc, 0);
706320845ddSdyoung if (sc->sc_txfree == ADMSW_NTXLDESC) {
70787d4693bSmsaitoh printf("%s: tx IRQ lost (queue empty)\n",
70887d4693bSmsaitoh device_xname(sc->sc_dev));
709320845ddSdyoung return;
710320845ddSdyoung }
711320845ddSdyoung if (sc->sc_ethercom[0].ec_if.if_timer != 0) {
71287d4693bSmsaitoh printf("%s: tx IRQ lost (timer recharged)\n",
71387d4693bSmsaitoh device_xname(sc->sc_dev));
714320845ddSdyoung return;
715320845ddSdyoung }
716320845ddSdyoung #endif
717320845ddSdyoung
71887d4693bSmsaitoh printf("%s: device timeout, txfree = %d\n",
71987d4693bSmsaitoh device_xname(sc->sc_dev), sc->sc_txfree);
720320845ddSdyoung for (vlan = 0; vlan < SW_DEVS; vlan++)
721320845ddSdyoung admsw_stop(&sc->sc_ethercom[vlan].ec_if, 0);
722320845ddSdyoung for (vlan = 0; vlan < SW_DEVS; vlan++)
723320845ddSdyoung (void)admsw_init(&sc->sc_ethercom[vlan].ec_if);
724320845ddSdyoung
725320845ddSdyoung /* Try to get more packets going. */
726320845ddSdyoung admsw_start(ifp);
727320845ddSdyoung }
728320845ddSdyoung
729320845ddSdyoung /*
730320845ddSdyoung * admsw_ioctl: [ifnet interface function]
731320845ddSdyoung *
732320845ddSdyoung * Handle control requests from the operator.
733320845ddSdyoung */
734320845ddSdyoung static int
admsw_ioctl(struct ifnet * ifp,u_long cmd,void * data)735320845ddSdyoung admsw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
736320845ddSdyoung {
737320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
738320845ddSdyoung struct ifdrv *ifd;
739320845ddSdyoung int s, error, port;
740320845ddSdyoung
7415132e01eSmsaitoh port = (struct ethercom *)ifp - sc->sc_ethercom; /* XXX */
7425132e01eSmsaitoh if (port >= SW_DEVS)
7435132e01eSmsaitoh return EOPNOTSUPP;
7445132e01eSmsaitoh
745320845ddSdyoung s = splnet();
746320845ddSdyoung
747320845ddSdyoung switch (cmd) {
7482ccede0aSdyoung case SIOCSIFCAP:
7492ccede0aSdyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET)
7502ccede0aSdyoung error = 0;
7512ccede0aSdyoung break;
752320845ddSdyoung case SIOCGDRVSPEC:
753320845ddSdyoung case SIOCSDRVSPEC:
754320845ddSdyoung ifd = (struct ifdrv *) data;
755320845ddSdyoung if (ifd->ifd_cmd != 0 || ifd->ifd_len != sizeof(vlan_matrix)) {
756320845ddSdyoung error = EINVAL;
757320845ddSdyoung break;
758320845ddSdyoung }
759320845ddSdyoung if (cmd == SIOCGDRVSPEC) {
760320845ddSdyoung error = copyout(vlan_matrix, ifd->ifd_data,
761320845ddSdyoung sizeof(vlan_matrix));
762320845ddSdyoung } else {
763320845ddSdyoung error = copyin(ifd->ifd_data, vlan_matrix,
764320845ddSdyoung sizeof(vlan_matrix));
765320845ddSdyoung admsw_setvlan(sc, vlan_matrix);
766320845ddSdyoung }
767320845ddSdyoung break;
768320845ddSdyoung
769320845ddSdyoung default:
770320845ddSdyoung error = ether_ioctl(ifp, cmd, data);
771320845ddSdyoung if (error == ENETRESET) {
772320845ddSdyoung /*
773320845ddSdyoung * Multicast list has changed; set the hardware filter
774320845ddSdyoung * accordingly.
775320845ddSdyoung */
776320845ddSdyoung admsw_set_filter(sc);
777320845ddSdyoung error = 0;
778320845ddSdyoung }
779320845ddSdyoung break;
780320845ddSdyoung }
781320845ddSdyoung
782320845ddSdyoung /* Try to get more packets going. */
783320845ddSdyoung admsw_start(ifp);
784320845ddSdyoung
785320845ddSdyoung splx(s);
78687d4693bSmsaitoh return error;
787320845ddSdyoung }
788320845ddSdyoung
789320845ddSdyoung
790320845ddSdyoung /*
791320845ddSdyoung * admsw_intr:
792320845ddSdyoung *
793320845ddSdyoung * Interrupt service routine.
794320845ddSdyoung */
795320845ddSdyoung static int
admsw_intr(void * arg)796320845ddSdyoung admsw_intr(void *arg)
797320845ddSdyoung {
798320845ddSdyoung struct admsw_softc *sc = arg;
799320845ddSdyoung uint32_t pending;
800320845ddSdyoung char buf[64];
801320845ddSdyoung
802320845ddSdyoung pending = REG_READ(ADMSW_INT_ST);
803320845ddSdyoung
80487d4693bSmsaitoh if ((pending & ~(ADMSW_INTR_RHD | ADMSW_INTR_RLD | ADMSW_INTR_SHD |
80587d4693bSmsaitoh ADMSW_INTR_SLD | ADMSW_INTR_W1TE | ADMSW_INTR_W0TE)) != 0) {
8069a5d3f28Schristos snprintb(buf, sizeof(buf), ADMSW_INT_FMT, pending);
8079a5d3f28Schristos printf("%s: pending=%s\n", __func__, buf);
808320845ddSdyoung }
809320845ddSdyoung REG_WRITE(ADMSW_INT_ST, pending);
810320845ddSdyoung
811320845ddSdyoung if (sc->ndevs == 0)
81287d4693bSmsaitoh return 0;
813320845ddSdyoung
814320845ddSdyoung if ((pending & ADMSW_INTR_RHD) != 0)
815320845ddSdyoung admsw_rxintr(sc, 1);
816320845ddSdyoung
817320845ddSdyoung if ((pending & ADMSW_INTR_RLD) != 0)
818320845ddSdyoung admsw_rxintr(sc, 0);
819320845ddSdyoung
820320845ddSdyoung if ((pending & ADMSW_INTR_SHD) != 0)
821320845ddSdyoung admsw_txintr(sc, 1);
822320845ddSdyoung
823320845ddSdyoung if ((pending & ADMSW_INTR_SLD) != 0)
824320845ddSdyoung admsw_txintr(sc, 0);
825320845ddSdyoung
82687d4693bSmsaitoh return 1;
827320845ddSdyoung }
828320845ddSdyoung
829320845ddSdyoung /*
830320845ddSdyoung * admsw_txintr:
831320845ddSdyoung *
832320845ddSdyoung * Helper; handle transmit interrupts.
833320845ddSdyoung */
834320845ddSdyoung static void
admsw_txintr(struct admsw_softc * sc,int prio)835320845ddSdyoung admsw_txintr(struct admsw_softc *sc, int prio)
836320845ddSdyoung {
837320845ddSdyoung struct ifnet *ifp;
838320845ddSdyoung struct admsw_desc *desc;
839320845ddSdyoung struct admsw_descsoft *ds;
840320845ddSdyoung int i, vlan;
841320845ddSdyoung int gotone = 0;
842320845ddSdyoung
843320845ddSdyoung /* printf("txintr: txdirty: %d, txfree: %d\n", sc->sc_txdirty, sc->sc_txfree); */
844320845ddSdyoung for (i = sc->sc_txdirty; sc->sc_txfree != ADMSW_NTXLDESC;
845320845ddSdyoung i = ADMSW_NEXTTXL(i)) {
846320845ddSdyoung
847320845ddSdyoung ADMSW_CDTXLSYNC(sc, i,
848320845ddSdyoung BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
849320845ddSdyoung
850320845ddSdyoung desc = &sc->sc_txldescs[i];
851320845ddSdyoung ds = &sc->sc_txlsoft[i];
852320845ddSdyoung if (desc->data & ADM5120_DMA_OWN) {
853320845ddSdyoung ADMSW_CDTXLSYNC(sc, i,
854320845ddSdyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
855320845ddSdyoung break;
856320845ddSdyoung }
857320845ddSdyoung
858320845ddSdyoung bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
859320845ddSdyoung 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
860320845ddSdyoung bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
861320845ddSdyoung m_freem(ds->ds_mbuf);
862320845ddSdyoung ds->ds_mbuf = NULL;
863320845ddSdyoung
864320845ddSdyoung vlan = ffs(desc->status & 0x3f) - 1;
865320845ddSdyoung if (vlan < 0 || vlan >= SW_DEVS)
866320845ddSdyoung panic("admsw_txintr: bad vlan\n");
867320845ddSdyoung ifp = &sc->sc_ethercom[vlan].ec_if;
868320845ddSdyoung gotone = 1;
869320845ddSdyoung /* printf("clear tx slot %d\n", i); */
870320845ddSdyoung
871d4bc9d11Sthorpej if_statinc(ifp, if_opackets);
872320845ddSdyoung
873320845ddSdyoung sc->sc_txfree++;
874320845ddSdyoung }
875320845ddSdyoung
876320845ddSdyoung if (gotone) {
877320845ddSdyoung sc->sc_txdirty = i;
878320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
879320845ddSdyoung ADMSW_EVCNT_INCR(&sc->sc_ev_txintr);
880320845ddSdyoung #endif
881320845ddSdyoung ifp = &sc->sc_ethercom[0].ec_if;
882320845ddSdyoung
883320845ddSdyoung /* Try to queue more packets. */
884c0e7885fSozaki-r if_schedule_deferred_start(ifp);
885320845ddSdyoung
886320845ddSdyoung /*
887320845ddSdyoung * If there are no more pending transmissions,
888320845ddSdyoung * cancel the watchdog timer.
889320845ddSdyoung */
890320845ddSdyoung if (sc->sc_txfree == ADMSW_NTXLDESC)
891320845ddSdyoung ifp->if_timer = 0;
892320845ddSdyoung
893320845ddSdyoung }
894320845ddSdyoung
895320845ddSdyoung /* printf("txintr end: txdirty: %d, txfree: %d\n", sc->sc_txdirty, sc->sc_txfree); */
896320845ddSdyoung }
897320845ddSdyoung
898320845ddSdyoung /*
899320845ddSdyoung * admsw_rxintr:
900320845ddSdyoung *
901320845ddSdyoung * Helper; handle receive interrupts.
902320845ddSdyoung */
903320845ddSdyoung static void
admsw_rxintr(struct admsw_softc * sc,int high)904320845ddSdyoung admsw_rxintr(struct admsw_softc *sc, int high)
905320845ddSdyoung {
906320845ddSdyoung struct ifnet *ifp;
907320845ddSdyoung struct admsw_descsoft *ds;
908320845ddSdyoung struct mbuf *m;
909320845ddSdyoung uint32_t stat;
910320845ddSdyoung int i, len, port, vlan;
911320845ddSdyoung
912320845ddSdyoung /* printf("rxintr\n"); */
913320845ddSdyoung if (high)
914320845ddSdyoung panic("admsw_rxintr: high priority packet\n");
915320845ddSdyoung
916320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
917320845ddSdyoung int pkts = 0;
918320845ddSdyoung #endif
919320845ddSdyoung
920320845ddSdyoung #if 1
92187d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, sc->sc_rxptr,
92287d4693bSmsaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
923320845ddSdyoung if ((sc->sc_rxldescs[sc->sc_rxptr].data & ADM5120_DMA_OWN) == 0)
92487d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, sc->sc_rxptr,
92587d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
926320845ddSdyoung else {
927320845ddSdyoung i = sc->sc_rxptr;
928320845ddSdyoung do {
92987d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, i,
93087d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
931320845ddSdyoung i = ADMSW_NEXTRXL(i);
932320845ddSdyoung /* the ring is empty, just return. */
933320845ddSdyoung if (i == sc->sc_rxptr)
934320845ddSdyoung return;
93587d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, i,
93687d4693bSmsaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
937320845ddSdyoung } while (sc->sc_rxldescs[i].data & ADM5120_DMA_OWN);
93887d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, i,
93987d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
940320845ddSdyoung
94187d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, sc->sc_rxptr,
94287d4693bSmsaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
943320845ddSdyoung if ((sc->sc_rxldescs[sc->sc_rxptr].data & ADM5120_DMA_OWN) == 0)
94487d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, sc->sc_rxptr,
94587d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
946320845ddSdyoung else {
94787d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, sc->sc_rxptr,
94887d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
949320845ddSdyoung /* We've fallen behind the chip: catch it. */
950320845ddSdyoung printf("%s: RX ring resync, base=%x, work=%x, %d -> %d\n",
951cbab9cadSchs device_xname(sc->sc_dev), REG_READ(RECV_LBADDR_REG),
952320845ddSdyoung REG_READ(RECV_LWADDR_REG), sc->sc_rxptr, i);
953320845ddSdyoung sc->sc_rxptr = i;
954320845ddSdyoung ADMSW_EVCNT_INCR(&sc->sc_ev_rxsync);
955320845ddSdyoung }
956320845ddSdyoung }
957320845ddSdyoung #endif
958320845ddSdyoung for (i = sc->sc_rxptr;; i = ADMSW_NEXTRXL(i)) {
959320845ddSdyoung ds = &sc->sc_rxlsoft[i];
960320845ddSdyoung
96187d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, i,
96287d4693bSmsaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
963320845ddSdyoung
964320845ddSdyoung if (sc->sc_rxldescs[i].data & ADM5120_DMA_OWN) {
96587d4693bSmsaitoh ADMSW_CDRXLSYNC(sc, i,
96687d4693bSmsaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
967320845ddSdyoung break;
968320845ddSdyoung }
969320845ddSdyoung
970320845ddSdyoung /* printf("process slot %d\n", i); */
971320845ddSdyoung
972320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
973320845ddSdyoung pkts++;
974320845ddSdyoung #endif
975320845ddSdyoung
976320845ddSdyoung bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
977320845ddSdyoung ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
978320845ddSdyoung
979320845ddSdyoung stat = sc->sc_rxldescs[i].status;
980320845ddSdyoung len = (stat & ADM5120_DMA_LEN) >> ADM5120_DMA_LENSHIFT;
981320845ddSdyoung len -= ETHER_CRC_LEN;
982320845ddSdyoung port = (stat & ADM5120_DMA_PORTID) >> ADM5120_DMA_PORTSHIFT;
983320845ddSdyoung for (vlan = 0; vlan < SW_DEVS; vlan++)
984320845ddSdyoung if ((1 << port) & vlan_matrix[vlan])
985320845ddSdyoung break;
986320845ddSdyoung if (vlan == SW_DEVS)
987320845ddSdyoung vlan = 0;
988320845ddSdyoung ifp = &sc->sc_ethercom[vlan].ec_if;
989320845ddSdyoung
990320845ddSdyoung m = ds->ds_mbuf;
991320845ddSdyoung if (admsw_add_rxlbuf(sc, i) != 0) {
992d4bc9d11Sthorpej if_statinc(ifp, if_ierrors);
993320845ddSdyoung ADMSW_INIT_RXLDESC(sc, i);
994320845ddSdyoung bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
995320845ddSdyoung ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
996320845ddSdyoung continue;
997320845ddSdyoung }
998320845ddSdyoung
999d938d837Sozaki-r m_set_rcvif(m, ifp);
1000320845ddSdyoung m->m_pkthdr.len = m->m_len = len;
1001320845ddSdyoung if ((stat & ADM5120_DMA_TYPE) == ADM5120_DMA_TYPE_IP) {
1002320845ddSdyoung m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1003320845ddSdyoung if (stat & ADM5120_DMA_CSUMFAIL)
1004320845ddSdyoung m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1005320845ddSdyoung }
1006320845ddSdyoung
1007320845ddSdyoung /* Pass it on. */
10089c4cd063Sozaki-r if_percpuq_enqueue(ifp->if_percpuq, m);
1009320845ddSdyoung }
1010320845ddSdyoung #ifdef ADMSW_EVENT_COUNTERS
1011320845ddSdyoung if (pkts)
1012320845ddSdyoung ADMSW_EVCNT_INCR(&sc->sc_ev_rxintr);
1013320845ddSdyoung
1014320845ddSdyoung if (pkts == ADMSW_NRXLDESC)
1015320845ddSdyoung ADMSW_EVCNT_INCR(&sc->sc_ev_rxstall);
1016320845ddSdyoung #endif
1017320845ddSdyoung
1018320845ddSdyoung /* Update the receive pointer. */
1019320845ddSdyoung sc->sc_rxptr = i;
1020320845ddSdyoung }
1021320845ddSdyoung
1022320845ddSdyoung /*
1023320845ddSdyoung * admsw_init: [ifnet interface function]
1024320845ddSdyoung *
1025320845ddSdyoung * Initialize the interface. Must be called at splnet().
1026320845ddSdyoung */
1027320845ddSdyoung static int
admsw_init(struct ifnet * ifp)1028320845ddSdyoung admsw_init(struct ifnet *ifp)
1029320845ddSdyoung {
1030320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
1031320845ddSdyoung
1032320845ddSdyoung /* printf("admsw_init called\n"); */
1033320845ddSdyoung
1034320845ddSdyoung if ((ifp->if_flags & IFF_RUNNING) == 0) {
1035320845ddSdyoung if (sc->ndevs == 0) {
1036320845ddSdyoung admsw_init_bufs(sc);
1037320845ddSdyoung admsw_reset(sc);
1038320845ddSdyoung REG_WRITE(CPUP_CONF_REG,
1039320845ddSdyoung CPUP_CONF_CRCP | CPUP_CONF_DUNP_MASK |
1040320845ddSdyoung CPUP_CONF_DMCP_MASK);
104187d4693bSmsaitoh /* Clear all pending interrupts */
1042320845ddSdyoung REG_WRITE(ADMSW_INT_ST, INT_MASK);
1043320845ddSdyoung
104487d4693bSmsaitoh /* Enable needed interrupts */
1045320845ddSdyoung REG_WRITE(ADMSW_INT_MASK, REG_READ(ADMSW_INT_MASK) &
1046c34bdbc5Smsaitoh ~(ADMSW_INTR_SHD | ADMSW_INTR_SLD |
1047c34bdbc5Smsaitoh ADMSW_INTR_RHD | ADMSW_INTR_RLD |
1048c34bdbc5Smsaitoh ADMSW_INTR_HDF | ADMSW_INTR_LDF));
1049320845ddSdyoung }
1050320845ddSdyoung sc->ndevs++;
1051320845ddSdyoung }
1052320845ddSdyoung
1053320845ddSdyoung /* Set the receive filter. */
1054320845ddSdyoung admsw_set_filter(sc);
1055320845ddSdyoung
105687d4693bSmsaitoh /* Mark iface as running */
1057320845ddSdyoung ifp->if_flags |= IFF_RUNNING;
1058320845ddSdyoung
1059320845ddSdyoung return 0;
1060320845ddSdyoung }
1061320845ddSdyoung
1062320845ddSdyoung /*
1063320845ddSdyoung * admsw_stop: [ifnet interface function]
1064320845ddSdyoung *
1065320845ddSdyoung * Stop transmission on the interface.
1066320845ddSdyoung */
1067320845ddSdyoung static void
admsw_stop(struct ifnet * ifp,int disable)1068320845ddSdyoung admsw_stop(struct ifnet *ifp, int disable)
1069320845ddSdyoung {
1070320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
1071320845ddSdyoung
1072320845ddSdyoung /* printf("admsw_stop: %d\n", disable); */
1073320845ddSdyoung
1074320845ddSdyoung if (!(ifp->if_flags & IFF_RUNNING))
1075320845ddSdyoung return;
1076320845ddSdyoung
1077320845ddSdyoung if (--sc->ndevs == 0) {
1078320845ddSdyoung /* printf("debug: de-initializing hardware\n"); */
1079320845ddSdyoung
108087d4693bSmsaitoh /* Disable cpu port */
1081320845ddSdyoung REG_WRITE(CPUP_CONF_REG,
1082320845ddSdyoung CPUP_CONF_DCPUP | CPUP_CONF_CRCP |
1083320845ddSdyoung CPUP_CONF_DUNP_MASK | CPUP_CONF_DMCP_MASK);
1084320845ddSdyoung
1085320845ddSdyoung /* XXX We should disable, then clear? --dyoung */
108687d4693bSmsaitoh /* Clear all pending interrupts */
1087320845ddSdyoung REG_WRITE(ADMSW_INT_ST, INT_MASK);
1088320845ddSdyoung
108987d4693bSmsaitoh /* Disable interrupts */
1090320845ddSdyoung REG_WRITE(ADMSW_INT_MASK, INT_MASK);
1091320845ddSdyoung }
1092320845ddSdyoung
1093320845ddSdyoung /* Mark the interface as down and cancel the watchdog timer. */
10949fcdc9deSthorpej ifp->if_flags &= ~IFF_RUNNING;
1095320845ddSdyoung ifp->if_timer = 0;
1096320845ddSdyoung
1097320845ddSdyoung return;
1098320845ddSdyoung }
1099320845ddSdyoung
1100320845ddSdyoung /*
1101320845ddSdyoung * admsw_set_filter:
1102320845ddSdyoung *
1103320845ddSdyoung * Set up the receive filter.
1104320845ddSdyoung */
1105320845ddSdyoung static void
admsw_set_filter(struct admsw_softc * sc)1106320845ddSdyoung admsw_set_filter(struct admsw_softc *sc)
1107320845ddSdyoung {
1108320845ddSdyoung int i;
1109320845ddSdyoung uint32_t allmc, anymc, conf, promisc;
1110320845ddSdyoung struct ether_multi *enm;
1111320845ddSdyoung struct ethercom *ec;
1112320845ddSdyoung struct ifnet *ifp;
1113320845ddSdyoung struct ether_multistep step;
1114320845ddSdyoung
1115320845ddSdyoung /* Find which ports should be operated in promisc mode. */
1116320845ddSdyoung allmc = anymc = promisc = 0;
1117320845ddSdyoung for (i = 0; i < SW_DEVS; i++) {
1118320845ddSdyoung ec = &sc->sc_ethercom[i];
1119320845ddSdyoung ifp = &ec->ec_if;
1120320845ddSdyoung if (ifp->if_flags & IFF_PROMISC)
1121320845ddSdyoung promisc |= vlan_matrix[i];
1122320845ddSdyoung
1123320845ddSdyoung ifp->if_flags &= ~IFF_ALLMULTI;
1124320845ddSdyoung
112583759283Smsaitoh ETHER_LOCK(ec);
1126320845ddSdyoung ETHER_FIRST_MULTI(step, ec, enm);
1127320845ddSdyoung while (enm != NULL) {
1128320845ddSdyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1129320845ddSdyoung ETHER_ADDR_LEN) != 0) {
1130320845ddSdyoung printf("%s: punting on mcast range\n",
1131320845ddSdyoung __func__);
1132320845ddSdyoung ifp->if_flags |= IFF_ALLMULTI;
1133320845ddSdyoung allmc |= vlan_matrix[i];
1134320845ddSdyoung break;
1135320845ddSdyoung }
1136320845ddSdyoung
1137320845ddSdyoung anymc |= vlan_matrix[i];
1138320845ddSdyoung
1139320845ddSdyoung #if 0
1140320845ddSdyoung /* XXX extract subroutine --dyoung */
1141320845ddSdyoung REG_WRITE(MAC_WT1_REG,
1142320845ddSdyoung enm->enm_addrlo[2] |
1143320845ddSdyoung (enm->enm_addrlo[3] << 8) |
1144320845ddSdyoung (enm->enm_addrlo[4] << 16) |
1145320845ddSdyoung (enm->enm_addrlo[5] << 24));
1146320845ddSdyoung REG_WRITE(MAC_WT0_REG,
1147320845ddSdyoung (i << MAC_WT0_VLANID_SHIFT) |
1148320845ddSdyoung (enm->enm_addrlo[0] << 16) |
1149320845ddSdyoung (enm->enm_addrlo[1] << 24) |
1150320845ddSdyoung MAC_WT0_WRITE | MAC_WT0_VLANID_EN);
115187d4693bSmsaitoh /* Timeout? */
115287d4693bSmsaitoh while (!(REG_READ(MAC_WT0_REG) & MAC_WT0_WRITE_DONE))
115387d4693bSmsaitoh ;
1154320845ddSdyoung #endif
1155320845ddSdyoung
115687d4693bSmsaitoh /* Load h/w with mcast address, port = CPU */
1157320845ddSdyoung ETHER_NEXT_MULTI(step, enm);
1158320845ddSdyoung }
115983759283Smsaitoh ETHER_UNLOCK(ec);
1160320845ddSdyoung }
1161320845ddSdyoung
1162320845ddSdyoung conf = REG_READ(CPUP_CONF_REG);
1163320845ddSdyoung /* 1 Disable forwarding of unknown & multicast packets to
1164320845ddSdyoung * CPU on all ports.
1165320845ddSdyoung * 2 Enable forwarding of unknown & multicast packets to
1166320845ddSdyoung * CPU on ports where IFF_PROMISC or IFF_ALLMULTI is set.
1167320845ddSdyoung */
1168320845ddSdyoung conf |= CPUP_CONF_DUNP_MASK | CPUP_CONF_DMCP_MASK;
1169320845ddSdyoung /* Enable forwarding of unknown packets to CPU on selected ports. */
1170320845ddSdyoung conf ^= ((promisc << CPUP_CONF_DUNP_SHIFT) & CPUP_CONF_DUNP_MASK);
1171320845ddSdyoung conf ^= ((allmc << CPUP_CONF_DMCP_SHIFT) & CPUP_CONF_DMCP_MASK);
1172320845ddSdyoung conf ^= ((anymc << CPUP_CONF_DMCP_SHIFT) & CPUP_CONF_DMCP_MASK);
1173320845ddSdyoung REG_WRITE(CPUP_CONF_REG, conf);
1174320845ddSdyoung }
1175320845ddSdyoung
1176320845ddSdyoung /*
1177320845ddSdyoung * admsw_add_rxbuf:
1178320845ddSdyoung *
1179320845ddSdyoung * Add a receive buffer to the indicated descriptor.
1180320845ddSdyoung */
1181320845ddSdyoung int
admsw_add_rxbuf(struct admsw_softc * sc,int idx,int high)1182320845ddSdyoung admsw_add_rxbuf(struct admsw_softc *sc, int idx, int high)
1183320845ddSdyoung {
1184320845ddSdyoung struct admsw_descsoft *ds;
1185320845ddSdyoung struct mbuf *m;
1186320845ddSdyoung int error;
1187320845ddSdyoung
1188320845ddSdyoung if (high)
1189320845ddSdyoung ds = &sc->sc_rxhsoft[idx];
1190320845ddSdyoung else
1191320845ddSdyoung ds = &sc->sc_rxlsoft[idx];
1192320845ddSdyoung
1193320845ddSdyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
1194320845ddSdyoung if (m == NULL)
119587d4693bSmsaitoh return ENOBUFS;
1196320845ddSdyoung
1197320845ddSdyoung MCLGET(m, M_DONTWAIT);
1198320845ddSdyoung if ((m->m_flags & M_EXT) == 0) {
1199320845ddSdyoung m_freem(m);
120087d4693bSmsaitoh return ENOBUFS;
1201320845ddSdyoung }
1202320845ddSdyoung
1203320845ddSdyoung if (ds->ds_mbuf != NULL)
1204320845ddSdyoung bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1205320845ddSdyoung
1206320845ddSdyoung ds->ds_mbuf = m;
1207320845ddSdyoung
1208320845ddSdyoung error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1209320845ddSdyoung m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1210320845ddSdyoung BUS_DMA_READ | BUS_DMA_NOWAIT);
1211320845ddSdyoung if (error) {
1212320845ddSdyoung printf("%s: can't load rx DMA map %d, error = %d\n",
1213cbab9cadSchs device_xname(sc->sc_dev), idx, error);
1214320845ddSdyoung panic("admsw_add_rxbuf"); /* XXX */
1215320845ddSdyoung }
1216320845ddSdyoung
1217320845ddSdyoung bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1218320845ddSdyoung ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1219320845ddSdyoung
1220320845ddSdyoung if (high)
1221320845ddSdyoung ADMSW_INIT_RXHDESC(sc, idx);
1222320845ddSdyoung else
1223320845ddSdyoung ADMSW_INIT_RXLDESC(sc, idx);
1224320845ddSdyoung
122587d4693bSmsaitoh return 0;
1226320845ddSdyoung }
1227320845ddSdyoung
1228320845ddSdyoung int
admsw_mediachange(struct ifnet * ifp)1229320845ddSdyoung admsw_mediachange(struct ifnet *ifp)
1230320845ddSdyoung {
1231320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
1232320845ddSdyoung int port = (struct ethercom *)ifp - sc->sc_ethercom; /* XXX */
1233f30d7299Smsaitoh struct ifmedia *ifm = &sc->sc_ifmedia[port];
1234320845ddSdyoung int old, new, val;
1235320845ddSdyoung
1236f30d7299Smsaitoh if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
123787d4693bSmsaitoh return EINVAL;
1238320845ddSdyoung
1239f30d7299Smsaitoh if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
1240320845ddSdyoung val = PHY_CNTL2_AUTONEG | PHY_CNTL2_100M | PHY_CNTL2_FDX;
1241f30d7299Smsaitoh } else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
1242f30d7299Smsaitoh if ((ifm->ifm_media & IFM_FDX) != 0)
1243320845ddSdyoung val = PHY_CNTL2_100M | PHY_CNTL2_FDX;
1244320845ddSdyoung else
1245320845ddSdyoung val = PHY_CNTL2_100M;
1246f30d7299Smsaitoh } else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_10_T) {
1247f30d7299Smsaitoh if ((ifm->ifm_media & IFM_FDX) != 0)
1248320845ddSdyoung val = PHY_CNTL2_FDX;
1249320845ddSdyoung else
1250320845ddSdyoung val = 0;
1251320845ddSdyoung } else
125287d4693bSmsaitoh return EINVAL;
1253320845ddSdyoung
1254320845ddSdyoung old = REG_READ(PHY_CNTL2_REG);
1255c34bdbc5Smsaitoh new = old & ~((PHY_CNTL2_AUTONEG | PHY_CNTL2_100M | PHY_CNTL2_FDX)
1256c34bdbc5Smsaitoh << port);
1257320845ddSdyoung new |= (val << port);
1258320845ddSdyoung
1259320845ddSdyoung if (new != old)
1260320845ddSdyoung REG_WRITE(PHY_CNTL2_REG, new);
1261320845ddSdyoung
126287d4693bSmsaitoh return 0;
1263320845ddSdyoung }
1264320845ddSdyoung
1265320845ddSdyoung void
admsw_mediastatus(struct ifnet * ifp,struct ifmediareq * ifmr)1266320845ddSdyoung admsw_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1267320845ddSdyoung {
1268320845ddSdyoung struct admsw_softc *sc = ifp->if_softc;
1269320845ddSdyoung int port = (struct ethercom *)ifp - sc->sc_ethercom; /* XXX */
1270320845ddSdyoung int status;
1271320845ddSdyoung
1272320845ddSdyoung ifmr->ifm_status = IFM_AVALID;
1273320845ddSdyoung ifmr->ifm_active = IFM_ETHER;
1274320845ddSdyoung
1275320845ddSdyoung status = REG_READ(PHY_ST_REG) >> port;
1276320845ddSdyoung
1277320845ddSdyoung if ((status & PHY_ST_LINKUP) == 0) {
1278320845ddSdyoung ifmr->ifm_active |= IFM_NONE;
1279320845ddSdyoung return;
1280320845ddSdyoung }
1281320845ddSdyoung
1282320845ddSdyoung ifmr->ifm_status |= IFM_ACTIVE;
1283320845ddSdyoung ifmr->ifm_active |= (status & PHY_ST_100M) ? IFM_100_TX : IFM_10_T;
1284320845ddSdyoung if (status & PHY_ST_FDX)
1285320845ddSdyoung ifmr->ifm_active |= IFM_FDX;
1286b211437bSmsaitoh else
1287b211437bSmsaitoh ifmr->ifm_active |= IFM_HDX;
1288320845ddSdyoung }
1289