1*33d87a86Sthorpej /* $NetBSD: adm5120_intr.c,v 1.9 2021/01/04 18:11:26 thorpej Exp $ */
2320845ddSdyoung
3320845ddSdyoung /*-
4320845ddSdyoung * Copyright (c) 2007 Ruslan Ermilov and Vsevolod Lobko.
5320845ddSdyoung * All rights reserved.
6320845ddSdyoung *
7320845ddSdyoung * Redistribution and use in source and binary forms, with or
8320845ddSdyoung * without modification, are permitted provided that the following
9320845ddSdyoung * conditions are met:
10320845ddSdyoung * 1. Redistributions of source code must retain the above copyright
11320845ddSdyoung * notice, this list of conditions and the following disclaimer.
12320845ddSdyoung * 2. Redistributions in binary form must reproduce the above
13320845ddSdyoung * copyright notice, this list of conditions and the following
14320845ddSdyoung * disclaimer in the documentation and/or other materials provided
15320845ddSdyoung * with the distribution.
16320845ddSdyoung * 3. The names of the authors may not be used to endorse or promote
17320845ddSdyoung * products derived from this software without specific prior
18320845ddSdyoung * written permission.
19320845ddSdyoung *
20320845ddSdyoung * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY
21320845ddSdyoung * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
22320845ddSdyoung * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
23320845ddSdyoung * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS
24320845ddSdyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,
25320845ddSdyoung * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
26320845ddSdyoung * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
27320845ddSdyoung * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28320845ddSdyoung * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
29320845ddSdyoung * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
30320845ddSdyoung * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
31320845ddSdyoung * OF SUCH DAMAGE.
32320845ddSdyoung */
33320845ddSdyoung /*-
34320845ddSdyoung * Copyright (c) 2001 The NetBSD Foundation, Inc.
35320845ddSdyoung * All rights reserved.
36320845ddSdyoung *
37320845ddSdyoung * This code is derived from software contributed to The NetBSD Foundation
38320845ddSdyoung * by Jason R. Thorpe.
39320845ddSdyoung *
40320845ddSdyoung * Redistribution and use in source and binary forms, with or without
41320845ddSdyoung * modification, are permitted provided that the following conditions
42320845ddSdyoung * are met:
43320845ddSdyoung * 1. Redistributions of source code must retain the above copyright
44320845ddSdyoung * notice, this list of conditions and the following disclaimer.
45320845ddSdyoung * 2. Redistributions in binary form must reproduce the above copyright
46320845ddSdyoung * notice, this list of conditions and the following disclaimer in the
47320845ddSdyoung * documentation and/or other materials provided with the distribution.
48320845ddSdyoung *
49320845ddSdyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
50320845ddSdyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
51320845ddSdyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
52320845ddSdyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
53320845ddSdyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
54320845ddSdyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
55320845ddSdyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
56320845ddSdyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
57320845ddSdyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
58320845ddSdyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
59320845ddSdyoung * POSSIBILITY OF SUCH DAMAGE.
60320845ddSdyoung */
61320845ddSdyoung
62320845ddSdyoung /*
63320845ddSdyoung * Platform-specific interrupt support for the Alchemy Semiconductor Pb1000.
64320845ddSdyoung *
65320845ddSdyoung * The Alchemy Semiconductor Pb1000's interrupts are wired to two internal
66320845ddSdyoung * interrupt controllers.
67320845ddSdyoung */
68320845ddSdyoung
69320845ddSdyoung #include <sys/cdefs.h>
70*33d87a86Sthorpej __KERNEL_RCSID(0, "$NetBSD: adm5120_intr.c,v 1.9 2021/01/04 18:11:26 thorpej Exp $");
71320845ddSdyoung
72320845ddSdyoung #include "opt_ddb.h"
733e67b512Smatt #define __INTR_PRIVATE
74320845ddSdyoung
75320845ddSdyoung #include <sys/param.h>
76b6185cbdSmatt #include <sys/intr.h>
77*33d87a86Sthorpej #include <sys/kmem.h>
78320845ddSdyoung
79320845ddSdyoung #include <mips/locore.h>
80320845ddSdyoung #include <mips/adm5120/include/adm5120reg.h>
81320845ddSdyoung #include <mips/adm5120/include/adm5120var.h>
82320845ddSdyoung
83320845ddSdyoung #include <dev/pci/pcireg.h>
84320845ddSdyoung #include <dev/pci/pcivar.h>
85320845ddSdyoung
86320845ddSdyoung /*
87320845ddSdyoung * This is a mask of bits to clear in the SR when we go to a
88320845ddSdyoung * given hardware interrupt priority level.
89320845ddSdyoung */
903e67b512Smatt static const struct ipl_sr_map adm5120_ipl_sr_map = {
913e67b512Smatt .sr_bits = {
923e67b512Smatt [IPL_NONE] = 0,
933e67b512Smatt [IPL_SOFTCLOCK] = MIPS_SOFT_INT_MASK_0,
943e67b512Smatt [IPL_SOFTBIO] = MIPS_SOFT_INT_MASK_0,
953e67b512Smatt [IPL_SOFTNET] = MIPS_SOFT_INT_MASK,
963e67b512Smatt [IPL_SOFTSERIAL] = MIPS_SOFT_INT_MASK,
973e67b512Smatt [IPL_VM] = MIPS_SOFT_INT_MASK|MIPS_INT_MASK_0,
983e67b512Smatt [IPL_SCHED] = MIPS_INT_MASK,
993e67b512Smatt [IPL_HIGH] = MIPS_INT_MASK,
1003e67b512Smatt },
101320845ddSdyoung };
102320845ddSdyoung
103320845ddSdyoung #define NIRQS 32
1043e67b512Smatt const char * const adm5120_intrnames[NIRQS] = {
105320845ddSdyoung "timer", /* 0 */
106320845ddSdyoung "uart0", /* 1 */
107320845ddSdyoung "uart1", /* 2 */
108320845ddSdyoung "usb", /* 3 */
109320845ddSdyoung "intx0/gpio2", /* 4 */
110320845ddSdyoung "intx1/gpio4", /* 5 */
111320845ddSdyoung "pci0", /* 6 */
112320845ddSdyoung "pci1", /* 7 */
113320845ddSdyoung "pci2", /* 8 */
114320845ddSdyoung "switch",/* 9 */
115320845ddSdyoung "res10", /* 10 */
116320845ddSdyoung "res11", /* 11 */
117320845ddSdyoung "res12", /* 12 */
118320845ddSdyoung "res13", /* 13 */
119320845ddSdyoung "res14", /* 14 */
120320845ddSdyoung "res15", /* 15 */
121320845ddSdyoung "res16", /* 16 */
122320845ddSdyoung "res17", /* 17 */
123320845ddSdyoung "res18", /* 18 */
124320845ddSdyoung "res19", /* 19 */
125320845ddSdyoung "res20", /* 20 */
126320845ddSdyoung "res21", /* 21 */
127320845ddSdyoung "res22", /* 22 */
128320845ddSdyoung "res23", /* 23 */
129320845ddSdyoung "res24", /* 24 */
130320845ddSdyoung "res25", /* 25 */
131320845ddSdyoung "res26", /* 26 */
132320845ddSdyoung "res27", /* 27 */
133320845ddSdyoung "res28", /* 28 */
134320845ddSdyoung "res29", /* 29 */
135320845ddSdyoung "res30", /* 30 */
136320845ddSdyoung "res31", /* 31 */
137320845ddSdyoung };
138320845ddSdyoung
139320845ddSdyoung struct adm5120_intrhead {
140320845ddSdyoung struct evcnt intr_count;
141320845ddSdyoung int intr_refcnt;
142320845ddSdyoung };
143320845ddSdyoung struct adm5120_intrhead adm5120_intrtab[NIRQS];
144320845ddSdyoung
145320845ddSdyoung
146320845ddSdyoung #define NINTRS 2 /* MIPS INT0 - INT1 */
147320845ddSdyoung struct adm5120_cpuintr {
148320845ddSdyoung LIST_HEAD(, evbmips_intrhand) cintr_list;
149320845ddSdyoung struct evcnt cintr_count;
150320845ddSdyoung };
151320845ddSdyoung struct adm5120_cpuintr adm5120_cpuintrs[NINTRS];
152320845ddSdyoung
1533e67b512Smatt const char * const adm5120_cpuintrnames[NINTRS] = {
154320845ddSdyoung "int 0 (irq)",
155320845ddSdyoung "int 1 (fiq)",
156320845ddSdyoung };
157320845ddSdyoung
158320845ddSdyoung #define REG_READ(o) *((volatile uint32_t *)MIPS_PHYS_TO_KSEG1(ADM5120_BASE_ICU + (o)))
159320845ddSdyoung #define REG_WRITE(o,v) (REG_READ(o)) = (v)
160320845ddSdyoung
161320845ddSdyoung void
evbmips_intr_init(void)162320845ddSdyoung evbmips_intr_init(void)
163320845ddSdyoung {
1643e67b512Smatt ipl_sr_map = adm5120_ipl_sr_map;
165320845ddSdyoung
1663e67b512Smatt for (size_t i = 0; i < NINTRS; i++) {
167320845ddSdyoung LIST_INIT(&adm5120_cpuintrs[i].cintr_list);
168320845ddSdyoung evcnt_attach_dynamic(&adm5120_cpuintrs[i].cintr_count,
169320845ddSdyoung EVCNT_TYPE_INTR, NULL, "mips", adm5120_cpuintrnames[i]);
170320845ddSdyoung }
171320845ddSdyoung
1723e67b512Smatt for (size_t i = 0; i < NIRQS; i++) {
173320845ddSdyoung /* XXX steering - use an irqmap array? */
174320845ddSdyoung
175320845ddSdyoung adm5120_intrtab[i].intr_refcnt = 0;
176320845ddSdyoung evcnt_attach_dynamic(&adm5120_intrtab[i].intr_count,
177320845ddSdyoung EVCNT_TYPE_INTR, NULL, "adm5120", adm5120_intrnames[i]);
178320845ddSdyoung }
179320845ddSdyoung
180320845ddSdyoung /* disable all interrupts */
181320845ddSdyoung REG_WRITE(ICU_DISABLE_REG, ICU_INT_MASK);
182320845ddSdyoung }
183320845ddSdyoung
184320845ddSdyoung void *
adm5120_intr_establish(int irq,int priority,int (* func)(void *),void * arg)185320845ddSdyoung adm5120_intr_establish(int irq, int priority, int (*func)(void *), void *arg)
186320845ddSdyoung {
187320845ddSdyoung struct evbmips_intrhand *ih;
188320845ddSdyoung uint32_t irqmask;
189320845ddSdyoung int cpu_int, s;
190320845ddSdyoung
191320845ddSdyoung if (irq < 0 || irq >= NIRQS)
192320845ddSdyoung panic("adm5120_intr_establish: bogus IRQ %d", irq);
193320845ddSdyoung
194*33d87a86Sthorpej ih = kmem_alloc(sizeof(*ih), KM_SLEEP);
195320845ddSdyoung ih->ih_func = func;
196320845ddSdyoung ih->ih_arg = arg;
197320845ddSdyoung ih->ih_irq = irq;
198320845ddSdyoung
199320845ddSdyoung s = splhigh();
200320845ddSdyoung
201320845ddSdyoung /*
202320845ddSdyoung * First, link it into the tables.
203320845ddSdyoung * XXX do we want a separate list (really, should only be one item, not
204320845ddSdyoung * a list anyway) per irq, not per CPU interrupt?
205320845ddSdyoung */
206320845ddSdyoung
207320845ddSdyoung cpu_int = (priority == INTR_FIQ) ? 1 : 0;
208320845ddSdyoung
209320845ddSdyoung LIST_INSERT_HEAD(&adm5120_cpuintrs[cpu_int].cintr_list, ih, ih_q);
210320845ddSdyoung
211320845ddSdyoung /*
212320845ddSdyoung * Now enable it.
213320845ddSdyoung */
214320845ddSdyoung if (adm5120_intrtab[irq].intr_refcnt++ == 0) {
215320845ddSdyoung irqmask = 1 << irq;
216320845ddSdyoung
217320845ddSdyoung /* configure as IRQ or FIQ */
218320845ddSdyoung if (priority == INTR_FIQ) {
219320845ddSdyoung REG_WRITE(ICU_MODE_REG,
220320845ddSdyoung REG_READ(ICU_MODE_REG) | irqmask);
221320845ddSdyoung } else {
222320845ddSdyoung REG_WRITE(ICU_MODE_REG,
223320845ddSdyoung REG_READ(ICU_MODE_REG) & ~irqmask);
224320845ddSdyoung }
225320845ddSdyoung /* enable */
226320845ddSdyoung REG_WRITE(ICU_ENABLE_REG, irqmask);
227320845ddSdyoung }
228320845ddSdyoung splx(s);
229320845ddSdyoung
230320845ddSdyoung return ih;
231320845ddSdyoung }
232320845ddSdyoung
233320845ddSdyoung void
adm5120_intr_disestablish(void * cookie)234320845ddSdyoung adm5120_intr_disestablish(void *cookie)
235320845ddSdyoung {
236320845ddSdyoung struct evbmips_intrhand *ih = cookie;
237320845ddSdyoung int irq, s;
238320845ddSdyoung uint32_t irqmask;
239320845ddSdyoung
240320845ddSdyoung irq = ih->ih_irq;
241320845ddSdyoung
242320845ddSdyoung s = splhigh();
243320845ddSdyoung
244320845ddSdyoung /*
245320845ddSdyoung * First, remove it from the table.
246320845ddSdyoung */
247320845ddSdyoung LIST_REMOVE(ih, ih_q);
248320845ddSdyoung
249320845ddSdyoung /*
250320845ddSdyoung * Now, disable it, if there is nothing remaining on the
251320845ddSdyoung * list.
252320845ddSdyoung */
253320845ddSdyoung if (adm5120_intrtab[irq].intr_refcnt-- == 1) {
254320845ddSdyoung irqmask = 1 << irq; /* only used as a mask from here on */
255320845ddSdyoung
256320845ddSdyoung /* disable this irq in HW */
257320845ddSdyoung REG_WRITE(ICU_DISABLE_REG, irqmask);
258320845ddSdyoung }
259320845ddSdyoung
260320845ddSdyoung splx(s);
261320845ddSdyoung
262*33d87a86Sthorpej kmem_free(ih, sizeof(*ih));
263320845ddSdyoung }
264320845ddSdyoung void
evbmips_iointr(int ipl,uint32_t ipending,struct clockframe * cf)2654e8b65a1Sskrll evbmips_iointr(int ipl, uint32_t ipending, struct clockframe *cf)
266320845ddSdyoung {
267320845ddSdyoung struct evbmips_intrhand *ih;
268320845ddSdyoung uint32_t irqmask, irqstat;
269320845ddSdyoung
2703e67b512Smatt for (int level = NINTRS - 1; level >= 0; level--) {
271320845ddSdyoung if ((ipending & (MIPS_INT_MASK_0 << level)) == 0)
272320845ddSdyoung continue;
273320845ddSdyoung
274320845ddSdyoung if (level)
275320845ddSdyoung irqstat = REG_READ(ICU_FIQ_STATUS_REG);
276320845ddSdyoung else
277320845ddSdyoung irqstat = REG_READ(ICU_STATUS_REG);
278320845ddSdyoung
279320845ddSdyoung adm5120_cpuintrs[level].cintr_count.ev_count++;
280320845ddSdyoung LIST_FOREACH(ih, &adm5120_cpuintrs[level].cintr_list, ih_q) {
281320845ddSdyoung irqmask = 1 << ih->ih_irq;
282320845ddSdyoung if (irqmask & irqstat) {
283320845ddSdyoung adm5120_intrtab[ih->ih_irq].intr_count.ev_count++;
284320845ddSdyoung (*ih->ih_func)(ih->ih_arg);
285320845ddSdyoung }
286320845ddSdyoung }
287320845ddSdyoung }
288320845ddSdyoung }
289