xref: /netbsd-src/sys/arch/macppc/dev/kauai.c (revision d16b7486a53dcb8072b60ec6fcb4373a2d0c27b7)
1 /*	$NetBSD: kauai.c,v 1.41 2021/03/05 07:15:53 rin Exp $	*/
2 
3 /*-
4  * Copyright (c) 2003 Tsubai Masanari.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. The name of the author may not be used to endorse or promote products
15  *    derived from this software without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  */
28 
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: kauai.c,v 1.41 2021/03/05 07:15:53 rin Exp $");
31 
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/device.h>
35 #include <sys/malloc.h>
36 
37 #include <uvm/uvm_extern.h>
38 
39 #include <sys/bus.h>
40 #include <machine/pio.h>
41 
42 #include <dev/ata/atareg.h>
43 #include <dev/ata/atavar.h>
44 #include <dev/ic/wdcvar.h>
45 
46 #include <dev/ofw/openfirm.h>
47 
48 #include <dev/pci/pcivar.h>
49 #include <dev/pci/pcireg.h>
50 #include <dev/pci/pcidevs.h>
51 
52 #include <macppc/dev/dbdma.h>
53 
54 #define WDC_REG_NPORTS		8
55 #define WDC_AUXREG_OFFSET	0x16
56 #define WDC_AUXREG_NPORTS	1
57 
58 #define PIO_CONFIG_REG	0x200	/* PIO and DMA access timing */
59 #define DMA_CONFIG_REG	0x210	/* UDMA access timing */
60 
61 struct kauai_softc {
62 	struct wdc_softc sc_wdcdev;
63 	struct ata_channel *sc_chanptr;
64 	struct ata_channel sc_channel;
65 	struct wdc_regs sc_wdc_regs;
66 	dbdma_regmap_t *sc_dmareg;
67 	dbdma_command_t	*sc_dmacmd;
68 	u_int sc_piotiming_r[2];
69 	u_int sc_piotiming_w[2];
70 	u_int sc_dmatiming_r[2];
71 	u_int sc_dmatiming_w[2];
72 	void (*sc_calc_timing)(struct kauai_softc *, int);
73 };
74 
75 static int kauai_match(device_t, cfdata_t, void *);
76 static void kauai_attach(device_t, device_t, void *);
77 static int kauai_dma_init(void *, int, int, void *, size_t, int);
78 static void kauai_dma_start(void *, int, int);
79 static int kauai_dma_finish(void *, int, int, int);
80 static void kauai_set_modes(struct ata_channel *);
81 static void calc_timing_kauai(struct kauai_softc *, int);
82 
83 CFATTACH_DECL_NEW(kauai, sizeof(struct kauai_softc),
84     kauai_match, kauai_attach, NULL, NULL);
85 
86 int
87 kauai_match(device_t parent, cfdata_t match, void *aux)
88 {
89 	struct pci_attach_args *pa = aux;
90 
91 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_APPLE) {
92 		switch (PCI_PRODUCT(pa->pa_id)) {
93 		case PCI_PRODUCT_APPLE_KAUAI:
94 		case PCI_PRODUCT_APPLE_UNINORTH_ATA:
95 		case PCI_PRODUCT_APPLE_INTREPID2_ATA:
96 		case PCI_PRODUCT_APPLE_SHASTA_ATA:
97 		case PCI_PRODUCT_APPLE_K2_UATA:
98 		    return 5;
99 		}
100 	}
101 
102 	return 0;
103 }
104 
105 void
106 kauai_attach(device_t parent, device_t self, void *aux)
107 {
108 	struct kauai_softc *sc = device_private(self);
109 	struct pci_attach_args *pa = aux;
110 	struct ata_channel *chp = &sc->sc_channel;
111 	struct wdc_regs *wdr;
112 	pci_intr_handle_t ih;
113 	paddr_t regbase, dmabase;
114 	int node, reg[5], i;
115 	uint32_t intrs[4], intr;
116 	char buf[PCI_INTRSTR_LEN];
117 
118 	sc->sc_wdcdev.sc_atac.atac_dev = self;
119 
120 	sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20, NULL);
121 	node = pcidev_to_ofdev(pa->pa_pc, pa->pa_tag);
122 	if (node == 0) {
123 		aprint_error(": cannot find kauai node\n");
124 		return;
125 	}
126 
127 	if (OF_getprop(node, "assigned-addresses", reg, sizeof reg) < 12) {
128 		aprint_error(": cannot get address property\n");
129 		return;
130 	}
131 	regbase = reg[2] + 0x2000;
132 	dmabase = reg[2] + 0x1000;
133 
134 	/*
135 	 * XXX PCI_INTERRUPT_REG seems to be wired to 0.
136 	 * XXX So use fixed intrpin and intrline values if the interrupts
137 	 * XXX property contains no IRQ line
138 	 */
139 	intr = 0;
140 	pa->pa_intrpin = 1;
141 	if (OF_getprop(node, "interrupts", intrs, sizeof(intrs)) >= 4) {
142 		intr = intrs[0];
143 		/*
144 		 * the interrupts property on my iBook G4's kauai contains
145 		 * 0x00000001 0x00000000, so fix that up here
146 		 * TODO: use parent's interrupt-map property to do this right
147 		 */
148 		if (intr < 10)
149 			intr = 0;
150 		aprint_debug_dev(self,
151 		    "got %d from interrupts property\n", intr);
152 	}
153 	if (intr == 0) {
154 		if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_APPLE_SHASTA_ATA) {
155 			intr = 38;
156 		} else
157 			intr = 39;
158 	}
159 	pa->pa_intrline = intr;
160 
161 	if (pci_intr_map(pa, &ih)) {
162 		aprint_error(": unable to map interrupt\n");
163 		return;
164 	}
165 	aprint_normal(": interrupting at %s\n", pci_intr_string(pa->pa_pc, ih,
166 	    buf, sizeof(buf)));
167 
168 	sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
169 
170 	wdr->cmd_iot = wdr->ctl_iot = pa->pa_memt;
171 
172 	if (bus_space_map(wdr->cmd_iot, regbase, WDC_REG_NPORTS << 4, 0,
173 	    &wdr->cmd_baseioh) ||
174 	    bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
175 			WDC_AUXREG_OFFSET << 4, 1, &wdr->ctl_ioh)) {
176 		aprint_error_dev(self, "couldn't map registers\n");
177 		return;
178 	}
179 	for (i = 0; i < WDC_NREG; i++) {
180 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i << 4,
181 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
182 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
183 			    WDC_REG_NPORTS << 4);
184 			aprint_error_dev(self,
185 			    "couldn't subregion registers\n");
186 			return;
187 		}
188 	}
189 
190 	if (pci_intr_establish_xname(pa->pa_pc, ih, IPL_BIO, wdcintr, chp,
191 	    device_xname(self)) == NULL) {
192 		aprint_error_dev(self, "unable to establish interrupt\n");
193 		return;
194 	}
195 
196 
197 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
198 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
199 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
200 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
201 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
202 	sc->sc_chanptr = chp;
203 	sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
204 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
205 	sc->sc_wdcdev.wdc_maxdrives = 2;
206 	sc->sc_wdcdev.dma_arg = sc;
207 	sc->sc_wdcdev.dma_init = kauai_dma_init;
208 	sc->sc_wdcdev.dma_start = kauai_dma_start;
209 	sc->sc_wdcdev.dma_finish = kauai_dma_finish;
210 	sc->sc_wdcdev.sc_atac.atac_set_modes = kauai_set_modes;
211 	sc->sc_calc_timing = calc_timing_kauai;
212 	sc->sc_dmareg = mapiodev(dmabase, 0x1000, false);
213 
214 	chp->ch_channel = 0;
215 	chp->ch_atac = &sc->sc_wdcdev.sc_atac;
216 
217 	wdc_init_shadow_regs(wdr);
218 
219 	wdcattach(chp);
220 }
221 
222 void
223 kauai_set_modes(struct ata_channel *chp)
224 {
225 	struct kauai_softc *sc = (void *)chp->ch_atac;
226 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
227 	struct ata_drive_datas *drvp0 = &chp->ch_drive[0];
228 	struct ata_drive_datas *drvp1 = &chp->ch_drive[1];
229 	struct ata_drive_datas *drvp;
230 	int drive;
231 
232 	if (drvp0->drive_type != ATA_DRIVET_NONE &&
233 	    drvp1->drive_type != ATA_DRIVET_NONE) {
234 		drvp0->PIO_mode = drvp1->PIO_mode =
235 		    uimin(drvp0->PIO_mode, drvp1->PIO_mode);
236 	}
237 
238 	for (drive = 0; drive < 2; drive++) {
239 		drvp = &chp->ch_drive[drive];
240 		if (drvp->drive_type !=  ATA_DRIVET_NONE) {
241 			(*sc->sc_calc_timing)(sc, drive);
242 			bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
243 			    PIO_CONFIG_REG, sc->sc_piotiming_r[drive]);
244 			bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
245 			    DMA_CONFIG_REG, sc->sc_dmatiming_r[drive]);
246 		}
247 	}
248 }
249 
250 /*
251  * IDE transfer timings
252  */
253 static const u_int pio_timing_kauai[] = {	/* 0xff000fff */
254 	0x08000a92,	/* Mode 0 */
255 	0x0800060f,	/*      1 */
256 	0x0800038b,	/*      2 */
257 	0x05000249,	/*      3 */
258 	0x04000148	/*      4 */
259 };
260 static const u_int dma_timing_kauai[] = {	/* 0x00fff000 */
261 	0x00618000,	/* Mode 0 */
262 	0x00209000,	/*      1 */
263 	0x00148000	/*      2 */
264 };
265 static const u_int udma_timing_kauai[] = {	/* 0x0000ffff */
266 	0x000070c0,	/* Mode 0 */
267 	0x00005d80,	/*      1 */
268 	0x00004a60,	/*      2 */
269 	0x00003a50,	/*      3 */
270 	0x00002a30,	/*      4 */
271 	0x00002921	/*      5 */
272 };
273 
274 /*
275  * Timing calculation for Kauai.
276  */
277 void
278 calc_timing_kauai(struct kauai_softc *sc, int drive)
279 {
280 	struct ata_channel *chp = &sc->sc_channel;
281 	struct ata_drive_datas *drvp = &chp->ch_drive[drive];
282 	int piomode = drvp->PIO_mode;
283 	int dmamode = drvp->DMA_mode;
284 	int udmamode = drvp->UDMA_mode;
285 	u_int pioconf, dmaconf;
286 
287 	pioconf = pio_timing_kauai[piomode];
288 
289 	dmaconf = 0;
290 	if (drvp->drive_flags & ATA_DRIVE_DMA)
291 		dmaconf |= dma_timing_kauai[dmamode];
292 	if (drvp->drive_flags & ATA_DRIVE_UDMA)
293 		dmaconf |= udma_timing_kauai[udmamode];
294 
295 	if (drvp->drive_flags & ATA_DRIVE_UDMA)
296 		dmaconf |= 1;
297 
298 	sc->sc_piotiming_r[drive] = sc->sc_piotiming_w[drive] = pioconf;
299 	sc->sc_dmatiming_r[drive] = sc->sc_dmatiming_w[drive] = dmaconf;
300 }
301 
302 int
303 kauai_dma_init(void *v, int channel, int drive, void *databuf,
304 	size_t datalen, int flags)
305 {
306 	struct kauai_softc *sc = v;
307 	dbdma_command_t *cmdp = sc->sc_dmacmd;
308 	struct ata_channel *chp = &sc->sc_channel;
309 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
310 	vaddr_t va = (vaddr_t)databuf;
311 	int read = flags & WDC_DMA_READ;
312 	int cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
313 	u_int offset;
314 
315 	bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh, DMA_CONFIG_REG,
316 	    read ? sc->sc_dmatiming_r[drive] : sc->sc_dmatiming_w[drive]);
317 	bus_space_read_4(wdr->cmd_iot, wdr->cmd_baseioh, DMA_CONFIG_REG);
318 
319 	offset = va & PGOFSET;
320 
321 	/* if va is not page-aligned, setup the first page */
322 	if (offset != 0) {
323 		int rest = PAGE_SIZE - offset;	/* the rest of the page */
324 
325 		if (datalen > rest) {		/* if continues to next page */
326 			DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
327 				DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
328 				DBDMA_BRANCH_NEVER);
329 			datalen -= rest;
330 			va += rest;
331 			cmdp++;
332 		}
333 	}
334 
335 	/* now va is page-aligned */
336 	while (datalen > PAGE_SIZE) {
337 		DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
338 			DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
339 		datalen -= PAGE_SIZE;
340 		va += PAGE_SIZE;
341 		cmdp++;
342 	}
343 
344 	/* the last page (datalen <= PAGE_SIZE here) */
345 	cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
346 	DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
347 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
348 	cmdp++;
349 
350 	DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
351 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
352 
353 	return 0;
354 }
355 
356 void
357 kauai_dma_start(void *v, int channel, int drive)
358 {
359 	struct kauai_softc *sc = v;
360 
361 	dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
362 }
363 
364 int
365 kauai_dma_finish(void *v, int channel, int drive, int read)
366 {
367 	struct kauai_softc *sc = v;
368 
369 	dbdma_stop(sc->sc_dmareg);
370 	return 0;
371 }
372