xref: /netbsd-src/sys/arch/hppa/dev/mem.c (revision ec6aa33e7a2f3f2be898b76a82d820ece4871c14)
1*ec6aa33eSskrll /*	$NetBSD: mem.c,v 1.2 2022/09/29 06:39:58 skrll Exp $	*/
26d3ceb1dSskrll 
36d3ceb1dSskrll /*	$OpenBSD: mem.c,v 1.30 2007/09/22 16:21:32 krw Exp $	*/
46d3ceb1dSskrll /*
56d3ceb1dSskrll  * Copyright (c) 1998-2004 Michael Shalayeff
66d3ceb1dSskrll  * All rights reserved.
76d3ceb1dSskrll  *
86d3ceb1dSskrll  * Redistribution and use in source and binary forms, with or without
96d3ceb1dSskrll  * modification, are permitted provided that the following conditions
106d3ceb1dSskrll  * are met:
116d3ceb1dSskrll  * 1. Redistributions of source code must retain the above copyright
126d3ceb1dSskrll  *    notice, this list of conditions and the following disclaimer.
136d3ceb1dSskrll  * 2. Redistributions in binary form must reproduce the above copyright
146d3ceb1dSskrll  *    notice, this list of conditions and the following disclaimer in the
156d3ceb1dSskrll  *    documentation and/or other materials provided with the distribution.
166d3ceb1dSskrll  *
176d3ceb1dSskrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
186d3ceb1dSskrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
196d3ceb1dSskrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
206d3ceb1dSskrll  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
216d3ceb1dSskrll  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
226d3ceb1dSskrll  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
236d3ceb1dSskrll  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
246d3ceb1dSskrll  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
256d3ceb1dSskrll  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
266d3ceb1dSskrll  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
276d3ceb1dSskrll  * THE POSSIBILITY OF SUCH DAMAGE.
286d3ceb1dSskrll  */
296d3ceb1dSskrll /*
306d3ceb1dSskrll  * Copyright (c) 1991,1992,1994, The University of Utah and
316d3ceb1dSskrll  * the Computer Systems Laboratory (CSL).  All rights reserved.
326d3ceb1dSskrll  *
336d3ceb1dSskrll  * Subject to your agreements with CMU,
346d3ceb1dSskrll  * permission to use, copy, modify and distribute this software and its
356d3ceb1dSskrll  * documentation is hereby granted, provided that both the copyright
366d3ceb1dSskrll  * notice and this permission notice appear in all copies of the
376d3ceb1dSskrll  * software, derivative works or modified versions, and any portions
386d3ceb1dSskrll  * thereof, and that both notices appear in supporting documentation.
396d3ceb1dSskrll  *
406d3ceb1dSskrll  * THE UNIVERSITY OF UTAH AND CSL ALLOW FREE USE OF THIS SOFTWARE IN ITS "AS
416d3ceb1dSskrll  * IS" CONDITION.  THE UNIVERSITY OF UTAH AND CSL DISCLAIM ANY LIABILITY OF
426d3ceb1dSskrll  * ANY KIND FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
436d3ceb1dSskrll  *
446d3ceb1dSskrll  * CSL requests users of this software to return to csl-dist@cs.utah.edu any
456d3ceb1dSskrll  * improvements that they make and grant CSL redistribution rights.
466d3ceb1dSskrll  *
476d3ceb1dSskrll  * 	Utah $Hdr: mem.c 1.9 94/12/16$
486d3ceb1dSskrll  */
496d3ceb1dSskrll /*
506d3ceb1dSskrll  * Mach Operating System
516d3ceb1dSskrll  * Copyright (c) 1992 Carnegie Mellon University
526d3ceb1dSskrll  * All Rights Reserved.
536d3ceb1dSskrll  *
546d3ceb1dSskrll  * Permission to use, copy, modify and distribute this software and its
556d3ceb1dSskrll  * documentation is hereby granted, provided that both the copyright
566d3ceb1dSskrll  * notice and this permission notice appear in all copies of the
576d3ceb1dSskrll  * software, derivative works or modified versions, and any portions
586d3ceb1dSskrll  * thereof, and that both notices appear in supporting documentation.
596d3ceb1dSskrll  *
606d3ceb1dSskrll  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
616d3ceb1dSskrll  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
626d3ceb1dSskrll  * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
636d3ceb1dSskrll  *
646d3ceb1dSskrll  * Carnegie Mellon requests users of this software to return to
656d3ceb1dSskrll  *
666d3ceb1dSskrll  *  Software Distribution Coordinator  or  Software.Distribution@CS.CMU.EDU
676d3ceb1dSskrll  *  School of Computer Science
686d3ceb1dSskrll  *  Carnegie Mellon University
696d3ceb1dSskrll  *  Pittsburgh PA 15213-3890
706d3ceb1dSskrll  *
716d3ceb1dSskrll  * any improvements or extensions that they make and grant Carnegie Mellon
726d3ceb1dSskrll  * the rights to redistribute these changes.
736d3ceb1dSskrll  */
746d3ceb1dSskrll 
756d3ceb1dSskrll #include <sys/cdefs.h>
76*ec6aa33eSskrll __KERNEL_RCSID(0, "$NetBSD: mem.c,v 1.2 2022/09/29 06:39:58 skrll Exp $");
776d3ceb1dSskrll 
786d3ceb1dSskrll #include <sys/param.h>
796d3ceb1dSskrll #include <sys/systm.h>
806d3ceb1dSskrll #include <sys/buf.h>
816d3ceb1dSskrll #include <sys/conf.h>
826d3ceb1dSskrll #include <sys/proc.h>
836d3ceb1dSskrll #include <sys/uio.h>
846d3ceb1dSskrll #include <sys/types.h>
856d3ceb1dSskrll #include <sys/device.h>
866d3ceb1dSskrll #include <sys/errno.h>
876d3ceb1dSskrll #include <sys/ioctl.h>
886d3ceb1dSskrll #include <sys/file.h>
896d3ceb1dSskrll #include <sys/bus.h>
906d3ceb1dSskrll #include <sys/mutex.h>
916d3ceb1dSskrll 
926d3ceb1dSskrll #include <uvm/uvm.h>
936d3ceb1dSskrll 
946d3ceb1dSskrll #include <machine/iomod.h>
956d3ceb1dSskrll #include <machine/autoconf.h>
966d3ceb1dSskrll #include <machine/pmap.h>
976d3ceb1dSskrll 
986d3ceb1dSskrll #include <hppa/hppa/machdep.h>
996d3ceb1dSskrll #include <hppa/dev/cpudevs.h>
1006d3ceb1dSskrll #include <hppa/dev/viper.h>
1016d3ceb1dSskrll 
1026d3ceb1dSskrll /* registers on the PCXL2 MIOC */
1036d3ceb1dSskrll struct l2_mioc {
1046d3ceb1dSskrll 	uint32_t	pad[0x20];	/* 0x000 */
1056d3ceb1dSskrll 	uint32_t	mioc_control;	/* 0x080 MIOC control bits */
1066d3ceb1dSskrll 	uint32_t	mioc_status;	/* 0x084 MIOC status bits */
1076d3ceb1dSskrll 	uint32_t	pad1[6];	/* 0x088 */
1086d3ceb1dSskrll 	uint32_t	sltcv;		/* 0x0a0 L2 cache control */
1096d3ceb1dSskrll #define SLTCV_AVWL	0x00002000	/* extra cycle for addr valid write low */
1106d3ceb1dSskrll #define SLTCV_UP4COUT	0x00001000	/* update cache on CPU castouts */
1116d3ceb1dSskrll #define SLTCV_EDCEN	0x08000000	/* enable error correction */
1126d3ceb1dSskrll #define SLTCV_EDTAG	0x10000000	/* enable diagtag */
1136d3ceb1dSskrll #define SLTCV_CHKTP	0x20000000	/* enable parity checking */
1146d3ceb1dSskrll #define SLTCV_LOWPWR	0x40000000	/* low power mode */
1156d3ceb1dSskrll #define SLTCV_ENABLE	0x80000000	/* enable L2 cache */
1166d3ceb1dSskrll #define SLTCV_BITS	"\020\15avwl\16up4cout\24edcen\25edtag\26chktp\27lowpwr\30l2ena"
1176d3ceb1dSskrll 	uint32_t	tagmask;	/* 0x0a4 L2 cache tag mask */
1186d3ceb1dSskrll 	uint32_t	diagtag;	/* 0x0a8 L2 invalidates tag */
1196d3ceb1dSskrll 	uint32_t	sltestat;	/* 0x0ac L2 last logged tag read */
1206d3ceb1dSskrll 	uint32_t	slteadd;	/* 0x0b0 L2 pa of -- " -- */
1216d3ceb1dSskrll 	uint32_t	pad2[3];	/* 0x0b4 */
1226d3ceb1dSskrll 	uint32_t	mtcv;		/* 0x0c0 MIOC timings */
1236d3ceb1dSskrll 	uint32_t	ref;		/* 0x0cc MIOC refresh timings */
1246d3ceb1dSskrll 	uint32_t	pad3[4];	/* 0x0d0 */
1256d3ceb1dSskrll 	uint32_t	mderradd;	/* 0x0e0 addr of most evil mem error */
1266d3ceb1dSskrll 	uint32_t	pad4;		/* 0x0e4 */
1276d3ceb1dSskrll 	uint32_t	dmaerr;		/* 0x0e8 addr of most evil dma error */
1286d3ceb1dSskrll 	uint32_t	dioerr;		/* 0x0ec addr of most evil dio error */
1296d3ceb1dSskrll 	uint32_t	gsc_timeout;	/* 0x0f0 1-compl of GSC timeout delay */
1306d3ceb1dSskrll 	uint32_t	hidmamem;	/* 0x0f4 amount of phys mem installed */
1316d3ceb1dSskrll 	uint32_t	pad5[2];	/* 0x0f8 */
1326d3ceb1dSskrll 	uint32_t	memcomp[16];	/* 0x100 memory address comparators */
1336d3ceb1dSskrll 	uint32_t	memmask[16];	/* 0x140 masks for -- " -- */
1346d3ceb1dSskrll 	uint32_t	memtest;	/* 0x180 test address decoding */
1356d3ceb1dSskrll 	uint32_t	pad6[0xf];	/* 0x184 */
1366d3ceb1dSskrll 	uint32_t	outchk;		/* 0x1c0 address decoding output */
1376d3ceb1dSskrll 	uint32_t	pad7[0x168];	/* 0x200 */
1386d3ceb1dSskrll 	uint32_t	gsc15x_config;	/* 0x7a0 writev enable */
1396d3ceb1dSskrll };
1406d3ceb1dSskrll 
1416d3ceb1dSskrll struct mem_softc {
1426d3ceb1dSskrll 	device_t sc_dev;
1436d3ceb1dSskrll 
1446d3ceb1dSskrll 	volatile struct vi_trs *sc_vp;
1456d3ceb1dSskrll 	volatile struct l2_mioc *sc_l2;
1466d3ceb1dSskrll };
1476d3ceb1dSskrll 
1486d3ceb1dSskrll int	memmatch(device_t, cfdata_t, void *);
1496d3ceb1dSskrll void	memattach(device_t, device_t, void *);
1506d3ceb1dSskrll 
1516d3ceb1dSskrll CFATTACH_DECL_NEW(mem, sizeof(struct mem_softc), memmatch, memattach,
1526d3ceb1dSskrll     NULL, NULL);
1536d3ceb1dSskrll 
1546d3ceb1dSskrll int
memmatch(device_t parent,cfdata_t cf,void * aux)1556d3ceb1dSskrll memmatch(device_t parent, cfdata_t cf, void *aux)
1566d3ceb1dSskrll {
1576d3ceb1dSskrll 	struct confargs *ca = aux;
1586d3ceb1dSskrll 
1596d3ceb1dSskrll 	if (ca->ca_type.iodc_type != HPPA_TYPE_MEMORY ||
1606d3ceb1dSskrll 	    ca->ca_type.iodc_sv_model != HPPA_MEMORY_PDEP)
1616d3ceb1dSskrll 		return 0;
1626d3ceb1dSskrll 	return 1;
1636d3ceb1dSskrll }
1646d3ceb1dSskrll 
1656d3ceb1dSskrll void
memattach(device_t parent,device_t self,void * aux)1666d3ceb1dSskrll memattach(device_t parent, device_t self, void *aux)
1676d3ceb1dSskrll {
1686d3ceb1dSskrll 	struct pdc_iodc_minit pdc_minit;
1696d3ceb1dSskrll 	struct confargs *ca = aux;
1706d3ceb1dSskrll 	struct mem_softc *sc = device_private(self);
1716d3ceb1dSskrll 	int err, pagezero_cookie;
1726d3ceb1dSskrll 	char bits[128];
1736d3ceb1dSskrll 
1746d3ceb1dSskrll 	sc->sc_dev = self;
1756d3ceb1dSskrll 
1766d3ceb1dSskrll 	aprint_normal(":");
1776d3ceb1dSskrll 
1786d3ceb1dSskrll 	pagezero_cookie = hppa_pagezero_map();
1796d3ceb1dSskrll 
1806d3ceb1dSskrll 	/* XXX check if we are dealing w/ Viper */
1816d3ceb1dSskrll 	if (ca->ca_hpa == (hppa_hpa_t)VIPER_HPA) {
1826d3ceb1dSskrll 
1836d3ceb1dSskrll 		sc->sc_vp = (struct vi_trs *)
1846d3ceb1dSskrll 		    &((struct iomod *)ca->ca_hpa)->priv_trs;
1856d3ceb1dSskrll 
1866d3ceb1dSskrll 		/* XXX other values seem to blow it up */
1876d3ceb1dSskrll 		if (sc->sc_vp->vi_status.hw_rev == 0) {
1886d3ceb1dSskrll 			uint32_t vic;
1896d3ceb1dSskrll 			int s, settimeout;
1906d3ceb1dSskrll 
1916d3ceb1dSskrll 			switch (cpu_modelno) {
1926d3ceb1dSskrll 			case HPPA_BOARD_HP715_33:
1936d3ceb1dSskrll 			case HPPA_BOARD_HP715S_33:
1946d3ceb1dSskrll 			case HPPA_BOARD_HP715T_33:
1956d3ceb1dSskrll 			case HPPA_BOARD_HP715_50:
1966d3ceb1dSskrll 			case HPPA_BOARD_HP715S_50:
1976d3ceb1dSskrll 			case HPPA_BOARD_HP715T_50:
1986d3ceb1dSskrll 			case HPPA_BOARD_HP715_75:
1996d3ceb1dSskrll 			case HPPA_BOARD_HP725_50:
2006d3ceb1dSskrll 			case HPPA_BOARD_HP725_75:
2016d3ceb1dSskrll 				settimeout = 1;
2026d3ceb1dSskrll 				break;
2036d3ceb1dSskrll 			default:
2046d3ceb1dSskrll 				settimeout = 0;
2056d3ceb1dSskrll 				break;
2066d3ceb1dSskrll 			}
2076d3ceb1dSskrll 			if (device_cfdata(self)->cf_flags & 1)
2086d3ceb1dSskrll 				settimeout = !settimeout;
2096d3ceb1dSskrll 
2106d3ceb1dSskrll 			snprintb(bits, sizeof(bits), VIPER_BITS, VI_CTRL);
2116d3ceb1dSskrll 			aprint_normal(" viper rev %x, ctrl %s",
2126d3ceb1dSskrll 			    sc->sc_vp->vi_status.hw_rev, bits);
2136d3ceb1dSskrll 
2146d3ceb1dSskrll 			s = splhigh();
2156d3ceb1dSskrll 			vic = VI_CTRL;
2166d3ceb1dSskrll 			((struct vi_ctrl *)&vic)->core_den = 0;
2176d3ceb1dSskrll 			((struct vi_ctrl *)&vic)->sgc0_den = 0;
2186d3ceb1dSskrll 			((struct vi_ctrl *)&vic)->sgc1_den = 0;
2196d3ceb1dSskrll 			((struct vi_ctrl *)&vic)->eisa_den = 1;
2206d3ceb1dSskrll 			((struct vi_ctrl *)&vic)->core_prf = 1;
2216d3ceb1dSskrll 
2226d3ceb1dSskrll 			if (settimeout &&
2236d3ceb1dSskrll 			    ((struct vi_ctrl *)&vic)->vsc_tout == 0)
2246d3ceb1dSskrll 				/* clks */
2256d3ceb1dSskrll 				((struct vi_ctrl *)&vic)->vsc_tout = 850;
2266d3ceb1dSskrll 
2276d3ceb1dSskrll 			sc->sc_vp->vi_control = vic;
2286d3ceb1dSskrll 
2296d3ceb1dSskrll 			__asm __volatile("stwas %1, 0(%0)"
2306d3ceb1dSskrll 			    :: "r" (&VI_CTRL), "r" (vic) : "memory");
2316d3ceb1dSskrll 			splx(s);
2326d3ceb1dSskrll #ifdef DEBUG
2336d3ceb1dSskrll 			snprintb(bits, sizeof(bits), VIPER_BITS, VI_CTRL);
2346d3ceb1dSskrll 			printf (" >> %s", bits);
2356d3ceb1dSskrll #endif
2366d3ceb1dSskrll 		} else
2376d3ceb1dSskrll 			sc->sc_vp = NULL;
2386d3ceb1dSskrll 	} else
2396d3ceb1dSskrll 		sc->sc_vp = NULL;
2406d3ceb1dSskrll 
2416d3ceb1dSskrll 	err = pdcproc_iodc_ninit(&pdc_minit, ca->ca_hpa, PAGE0->imm_spa_size);
2426d3ceb1dSskrll 	if (err < 0)
2436d3ceb1dSskrll 		pdc_minit.max_spa = PAGE0->imm_max_mem;
2446d3ceb1dSskrll 
2456d3ceb1dSskrll 	hppa_pagezero_unmap(pagezero_cookie);
2466d3ceb1dSskrll 
2476d3ceb1dSskrll 	aprint_normal(" size %d", pdc_minit.max_spa / (1024*1024));
2486d3ceb1dSskrll 	if (pdc_minit.max_spa % (1024*1024))
2496d3ceb1dSskrll 		aprint_normal(".%d", pdc_minit.max_spa % (1024*1024));
2506d3ceb1dSskrll 	aprint_normal("MB");
2516d3ceb1dSskrll 
2526d3ceb1dSskrll 	/* L2 cache controller is a part of the memory controller on PCXL2 */
2536d3ceb1dSskrll 	if (hppa_cpu_info->hci_cputype == hpcxl2) {
2546d3ceb1dSskrll 		sc->sc_l2 = (struct l2_mioc *)ca->ca_hpa;
2556d3ceb1dSskrll #ifdef DEBUG
2566d3ceb1dSskrll 		snprintb(bits, sizeof(bits), SLTCV_BITS, sc->sc_l2->sltcv);
2576d3ceb1dSskrll 		printf(", sltcv %s", bits);
2586d3ceb1dSskrll #endif
2596d3ceb1dSskrll 		/* sc->sc_l2->sltcv |= SLTCV_UP4COUT; */
2606d3ceb1dSskrll 		if (sc->sc_l2->sltcv & SLTCV_ENABLE) {
2616d3ceb1dSskrll 			uint32_t tagmask = sc->sc_l2->tagmask >> 20;
2626d3ceb1dSskrll 			aprint_normal(", %dMB L2 cache", tagmask + 1);
2636d3ceb1dSskrll 		}
2646d3ceb1dSskrll 	}
2656d3ceb1dSskrll 	aprint_normal("\n");
2666d3ceb1dSskrll }
2676d3ceb1dSskrll 
2686d3ceb1dSskrll void
viper_setintrwnd(uint32_t mask)2696d3ceb1dSskrll viper_setintrwnd(uint32_t mask)
2706d3ceb1dSskrll {
2716d3ceb1dSskrll 	device_t dv;
2726d3ceb1dSskrll 	struct mem_softc *sc;
2736d3ceb1dSskrll 
2746d3ceb1dSskrll 	dv = device_find_by_driver_unit("mem", 0);
2756d3ceb1dSskrll 	sc = device_private(dv);
2766d3ceb1dSskrll 
2776d3ceb1dSskrll 	if (sc->sc_vp)
2786d3ceb1dSskrll 		sc->sc_vp->vi_intrwd;
2796d3ceb1dSskrll }
2806d3ceb1dSskrll 
2816d3ceb1dSskrll void
viper_eisa_en(void)2826d3ceb1dSskrll viper_eisa_en(void)
2836d3ceb1dSskrll {
2846d3ceb1dSskrll 	device_t dv;
2856d3ceb1dSskrll 	struct mem_softc *sc;
2866d3ceb1dSskrll 
2876d3ceb1dSskrll 	dv = device_find_by_driver_unit("mem", 0);
2886d3ceb1dSskrll 	sc = device_private(dv);
2896d3ceb1dSskrll 
2906d3ceb1dSskrll 	if (sc->sc_vp) {
2916d3ceb1dSskrll 		int pagezero_cookie;
2926d3ceb1dSskrll 		uint32_t vic;
2936d3ceb1dSskrll 		int s;
2946d3ceb1dSskrll 
2956d3ceb1dSskrll 		pagezero_cookie = hppa_pagezero_map();
2966d3ceb1dSskrll 		s = splhigh();
2976d3ceb1dSskrll 		vic = VI_CTRL;
2986d3ceb1dSskrll 		((struct vi_ctrl *)&vic)->eisa_den = 0;
2996d3ceb1dSskrll 		sc->sc_vp->vi_control = vic;
3006d3ceb1dSskrll 		__asm __volatile("stwas %1, 0(%0)"
3016d3ceb1dSskrll 		   :: "r" (&VI_CTRL), "r" (vic) : "memory");
3026d3ceb1dSskrll 		splx(s);
3036d3ceb1dSskrll 		hppa_pagezero_unmap(pagezero_cookie);
3046d3ceb1dSskrll 	}
3056d3ceb1dSskrll }
306