xref: /netbsd-src/sys/arch/hpcmips/vr/vr4181aiureg.h (revision 326b2259b73e878289ebd80cd9d20bc5aee35e99)
1 /* $NetBSD: vr4181aiureg.h,v 1.1 2003/05/01 07:02:04 igy Exp $ */
2 
3 /*
4  * Copyright (c) 2002 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Naoto Shimazaki of YOKOGAWA Electric Corporation.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  * 3. All advertising materials mentioning features or use of this software
19  *    must display the following acknowledgement:
20  *        This product includes software developed by the NetBSD
21  *        Foundation, Inc. and its contributors.
22  * 4. Neither the name of The NetBSD Foundation nor the names of its
23  *    contributors may be used to endorse or promote products derived
24  *    from this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36  * POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 /*
40  *	VR4181 AIU (Audio Interface Unit) Registers definitions.
41  */
42 
43 #define VR4181AIU_DCU1_BASE	0x0a000020
44 #define VR4181AIU_DCU1_SIZE	0x28
45 #define VR4181AIU_DCU2_BASE	0x0a000650
46 #define VR4181AIU_DCU2_SIZE	0x18
47 #define VR4181AIU_AIU_BASE	0x0b000160
48 #define VR4181AIU_AIU_SIZE	0x20
49 
50 
51 #define	VR4181AIU_SDMADAT_REG_W	0x00	/* speaker DMA data (10bit) */
52 
53 #define	VR4181AIU_MDMADAT_REG_W	0x02	/* microphone DMA data (10bit) */
54 
55 #define	VR4181AIU_DAVREF_SETUP_REG_W	0x004	/* D/A Vref setup */
56 
57 #define	VR4181AIU_SODATA_REG_W	0x06	/* speaker output data (10bit) */
58 
59 #define	VR4181AIU_SCNT_REG_W	0x08	/* speaker control */
60 #define	 VR4181AIU_DAENAIU	0x8000	/* D/A enable */
61 #define	 VR4181AIU_SSTATE	0x0008	/* speaker status */
62 #define	 VR4181AIU_SSTOPEN	0x0002	/* speaker stop end
63 					   (1: 1 page, 0: 2 page) */
64 
65 #define	VR4181AIU_SCNVC_END	0x0e	/* speaker convert rate */
66 
67 #define	VR4181AIU_MIDAT_REG_W	0x10	/* microphone input data (10bit) */
68 
69 #define	VR4181AIU_MCNT_REG_W	0x12	/* microphone control */
70 #define	 VR4181AIU_ADENAIU	0x8000	/* A/D enable */
71 #define	 VR4181AIU_MSTATE	0x0008	/* microphone status */
72 #define	 VR4181AIU_MSTOPEN	0x0002	/* microphone stop end
73 					   (1: 1 page, 0: 2 page) */
74 #define  VR4181AIU_ADREQAIU	0x0001	/* A/D Request */
75 
76 #define	VR4181AIU_DVALID_REG_W	0x18	/* data valid */
77 #define	 VR4181AIU_SODATV	0x0008	/* SODATREG valid */
78 #define  VR4181AIU_SOMAV	0x0004	/* SDMADATREG valid */
79 #define  VR4181AIU_MIDATV	0x0002	/* MIDATREG valid */
80 #define  VR4181AIU_MDMAV	0x0001	/* MDMADATREG valid */
81 
82 #define	VR4181AIU_SEQ_REG_W	0x1a	/* sequencer */
83 #define	 VR4181AIU_AIURST	0x8000	/* AIU reset */
84 #define  VR4181AIU_AIUMEN	0x0010	/* microphone enable */
85 #define	 VR4181AIU_AIUSEN	0x0001	/* speaker enable */
86 
87 #define	VR4181AIU_INT_REG_W	0x1c	/* interrupt */
88 #define  VR4181AIU_MIDLEINTR	0x0200	/* microphone idle interrupt */
89 #define  VR4181AIU_MSTINTR	0x0100	/* microphone set interrupt */
90 #define  VR4181AIU_SIDLEINTR	0x0002	/* speaker idle interrupt */
91 
92 #define	VR4181AIU_MCNVC_END	0x1e	/* microphone convert rate */
93