xref: /netbsd-src/sys/arch/evbmips/malta/malta_intr.c (revision d11b170b9000ada93db553723522a63d5deac310)
1 /*	$NetBSD: malta_intr.c,v 1.24 2014/03/31 20:44:19 christos Exp $	*/
2 
3 /*
4  * Copyright 2001, 2002 Wasabi Systems, Inc.
5  * All rights reserved.
6  *
7  * Written by Jason R. Thorpe and Simon Burge for Wasabi Systems, Inc.
8  *
9  * Redistribution and use in source and binary forms, with or without
10  * modification, are permitted provided that the following conditions
11  * are met:
12  * 1. Redistributions of source code must retain the above copyright
13  *    notice, this list of conditions and the following disclaimer.
14  * 2. Redistributions in binary form must reproduce the above copyright
15  *    notice, this list of conditions and the following disclaimer in the
16  *    documentation and/or other materials provided with the distribution.
17  * 3. All advertising materials mentioning features or use of this software
18  *    must display the following acknowledgement:
19  *      This product includes software developed for the NetBSD Project by
20  *      Wasabi Systems, Inc.
21  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22  *    or promote products derived from this software without specific prior
23  *    written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
29  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35  * POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 /*
39  * Platform-specific interrupt support for the MIPS Malta.
40  */
41 
42 #include <sys/cdefs.h>
43 __KERNEL_RCSID(0, "$NetBSD: malta_intr.c,v 1.24 2014/03/31 20:44:19 christos Exp $");
44 
45 #define	__INTR_PRIVATE
46 
47 #include <sys/param.h>
48 #include <sys/device.h>
49 #include <sys/kernel.h>
50 #include <sys/malloc.h>
51 #include <sys/systm.h>
52 #include <sys/cpu.h>
53 
54 #include <mips/locore.h>
55 
56 #include <evbmips/malta/maltavar.h>
57 #include <evbmips/malta/pci/pcibvar.h>
58 
59 #include <dev/ic/mc146818reg.h>		/* for malta_cal_timer() */
60 
61 #include <dev/isa/isavar.h>
62 #include <dev/pci/pciidereg.h>
63 
64 /*
65  * This is a mask of bits to clear in the SR when we go to a
66  * given hardware interrupt priority level.
67  */
68 static const struct ipl_sr_map malta_ipl_sr_map = {
69     .sr_bits = {
70 	[IPL_NONE] =		0,
71 	[IPL_SOFTCLOCK] =	MIPS_SOFT_INT_MASK_0,
72 	[IPL_SOFTNET] =		MIPS_SOFT_INT_MASK,
73 	[IPL_VM] =		MIPS_SOFT_INT_MASK | MIPS_INT_MASK_0,
74 	[IPL_SCHED] =		MIPS_SOFT_INT_MASK | MIPS_INT_MASK_0
75 				    | MIPS_INT_MASK_5,
76 	[IPL_DDB] =		MIPS_INT_MASK,
77 	[IPL_HIGH] =		MIPS_INT_MASK,
78     },
79 };
80 
81 struct malta_cpuintr {
82 	LIST_HEAD(, evbmips_intrhand) cintr_list;
83 	struct evcnt cintr_count;
84 };
85 #define	NINTRS		5	/* MIPS INT0 - INT4 */
86 
87 struct malta_cpuintr malta_cpuintrs[NINTRS];
88 const char * const malta_cpuintrnames[NINTRS] = {
89 	"int 0 (piix4)",
90 	"int 1 (smi)",
91 	"int 2 (uart)",
92 	"int 3 (core hi/gt64120)",
93 	"int 4 (core lo)",
94 };
95 
96 static int	malta_pci_intr_map(const struct pci_attach_args *,
97 		    pci_intr_handle_t *);
98 static const char
99 		*malta_pci_intr_string(void *, pci_intr_handle_t, char *, size_t);
100 static const struct evcnt
101 		*malta_pci_intr_evcnt(void *, pci_intr_handle_t);
102 static void	*malta_pci_intr_establish(void *, pci_intr_handle_t, int,
103 		    int (*)(void *), void *);
104 static void	malta_pci_intr_disestablish(void *, void *);
105 static void	malta_pci_conf_interrupt(void *, int, int, int, int, int *);
106 static void	*malta_pciide_compat_intr_establish(void *, device_t,
107 		    const struct pci_attach_args *, int, int (*)(void *),
108 		    void *);
109 
110 void
111 evbmips_intr_init(void)
112 {
113 	struct malta_config * const mcp = &malta_configuration;
114 
115 	ipl_sr_map = malta_ipl_sr_map;
116 
117 	for (size_t i = 0; i < NINTRS; i++) {
118 		LIST_INIT(&malta_cpuintrs[i].cintr_list);
119 		evcnt_attach_dynamic(&malta_cpuintrs[i].cintr_count,
120 		    EVCNT_TYPE_INTR, NULL, "mips", malta_cpuintrnames[i]);
121 	}
122 
123 	mcp->mc_pc.pc_intr_v = NULL;
124 	mcp->mc_pc.pc_intr_map = malta_pci_intr_map;
125 	mcp->mc_pc.pc_intr_string = malta_pci_intr_string;
126 	mcp->mc_pc.pc_intr_evcnt = malta_pci_intr_evcnt;
127 	mcp->mc_pc.pc_intr_establish = malta_pci_intr_establish;
128 	mcp->mc_pc.pc_intr_disestablish = malta_pci_intr_disestablish;
129 	mcp->mc_pc.pc_conf_interrupt = malta_pci_conf_interrupt;
130 	mcp->mc_pc.pc_pciide_compat_intr_establish =
131 	    malta_pciide_compat_intr_establish;
132 }
133 
134 void
135 malta_cal_timer(bus_space_tag_t st, bus_space_handle_t sh)
136 {
137 	struct cpu_info * const ci = curcpu();
138 	uint32_t ctrdiff[4], startctr, endctr;
139 	uint8_t regc;
140 	int i;
141 
142 	/* Disable interrupts first. */
143 	bus_space_write_1(st, sh, 0, MC_REGB);
144 	bus_space_write_1(st, sh, 1, MC_REGB_SQWE | MC_REGB_BINARY |
145 	    MC_REGB_24HR);
146 
147 	/* Initialize for 16Hz. */
148 	bus_space_write_1(st, sh, 0, MC_REGA);
149 	bus_space_write_1(st, sh, 1, MC_BASE_32_KHz | MC_RATE_16_Hz);
150 
151 	/* Run the loop an extra time to prime the cache. */
152 	for (i = 0; i < 4; i++) {
153 		// led_display('h', 'z', '0' + i, ' ');
154 
155 		/* Enable the interrupt. */
156 		bus_space_write_1(st, sh, 0, MC_REGB);
157 		bus_space_write_1(st, sh, 1, MC_REGB_PIE | MC_REGB_SQWE |
158 		    MC_REGB_BINARY | MC_REGB_24HR);
159 
160 		/* Go to REGC. */
161 		bus_space_write_1(st, sh, 0, MC_REGC);
162 
163 		/* Wait for it to happen. */
164 		startctr = mips3_cp0_count_read();
165 		do {
166 			regc = bus_space_read_1(st, sh, 1);
167 			endctr = mips3_cp0_count_read();
168 		} while ((regc & MC_REGC_IRQF) == 0);
169 
170 		/* Already ACK'd. */
171 
172 		/* Disable. */
173 		bus_space_write_1(st, sh, 0, MC_REGB);
174 		bus_space_write_1(st, sh, 1, MC_REGB_SQWE | MC_REGB_BINARY |
175 		    MC_REGB_24HR);
176 
177 		ctrdiff[i] = endctr - startctr;
178 	}
179 
180 	/* Compute the number of cycles per second. */
181 	ci->ci_cpu_freq = ((ctrdiff[2] + ctrdiff[3]) / 2) * 16/*Hz*/;
182 
183 	/* Compute the number of ticks for hz. */
184 	ci->ci_cycles_per_hz = (ci->ci_cpu_freq + hz / 2) / hz;
185 
186 	/* Compute the delay divisor. */
187 	ci->ci_divisor_delay = ((ci->ci_cpu_freq + 500000) / 1000000);
188 
189 	/*
190 	 * Get correct cpu frequency if the CPU runs at twice the
191 	 * external/cp0-count frequency.
192 	 */
193 	ci->ci_cctr_freq = ci->ci_cpu_freq;
194 	if (mips_options.mips_cpu_flags & CPU_MIPS_DOUBLE_COUNT)
195 		ci->ci_cpu_freq *= 2;
196 
197 #ifdef DEBUG
198 	printf("Timer calibration: %lu cycles/sec [(%u, %u) * 16]\n",
199 	    ci->ci_cpu_freq, ctrdiff[2], ctrdiff[3]);
200 #endif
201 }
202 
203 void *
204 evbmips_intr_establish(int irq, int (*func)(void *), void *arg)
205 {
206 	struct evbmips_intrhand *ih;
207 	int s;
208 
209 	ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
210 	if (ih == NULL)
211 		return (NULL);
212 
213 	ih->ih_func = func;
214 	ih->ih_arg = arg;
215 
216 	s = splhigh();
217 
218 	/*
219 	 * Link it into the tables.
220 	 */
221 	LIST_INSERT_HEAD(&malta_cpuintrs[0].cintr_list, ih, ih_q);
222 
223 	/* XXX - should check that MIPS_INT_MASK_0 is set... */
224 
225 	splx(s);
226 
227 	return (ih);
228 }
229 
230 void
231 evbmips_intr_disestablish(void *arg)
232 {
233 	struct evbmips_intrhand *ih = arg;
234 	int s;
235 
236 	s = splhigh();
237 
238 	/*
239 	 * First, remove it from the table.
240 	 */
241 	LIST_REMOVE(ih, ih_q);
242 
243 	/* XXX - disable MIPS_INT_MASK_0 if list is empty? */
244 
245 	splx(s);
246 
247 	free(ih, M_DEVBUF);
248 }
249 
250 void
251 evbmips_iointr(int ipl, vaddr_t pc, uint32_t ipending)
252 {
253 
254 	/* Check for error interrupts (SMI, GT64120) */
255 	if (ipending & (MIPS_INT_MASK_1 | MIPS_INT_MASK_3)) {
256 		if (ipending & MIPS_INT_MASK_1)
257 			panic("piix4 SMI interrupt");
258 		if (ipending & MIPS_INT_MASK_3)
259 			panic("gt64120 error interrupt");
260 	}
261 
262 	/*
263 	 * Read the interrupt pending registers, mask them with the
264 	 * ones we have enabled, and service them in order of decreasing
265 	 * priority.
266 	 */
267 	if (ipending & MIPS_INT_MASK_0) {
268 		struct evbmips_intrhand *ih;
269 		/* All interrupts are gated through MIPS HW interrupt 0 */
270 		malta_cpuintrs[0].cintr_count.ev_count++;
271 		LIST_FOREACH(ih, &malta_cpuintrs[0].cintr_list, ih_q)
272 			(*ih->ih_func)(ih->ih_arg);
273 	}
274 }
275 
276 /*
277  * YAMON configures pa_intrline correctly (so far), so we trust it to DTRT
278  * in the future...
279  */
280 #undef YAMON_IRQ_MAP_BAD
281 
282 /*
283  * PCI interrupt support
284  */
285 static int
286 malta_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
287 {
288 #ifdef YAMON_IRQ_MAP_BAD
289 	static const int pciirqmap[12/*device*/][4/*pin*/] = {
290 		{ -1, -1, -1, 11 },	/* 10: USB */
291 		{ 10, -1, -1, -1 },	/* 11: Ethernet */
292 		{ 11, -1, -1, -1 },	/* 12: Audio */
293 		{ -1, -1, -1, -1 },	/* 13: not used */
294 		{ -1, -1, -1, -1 },	/* 14: not used */
295 		{ -1, -1, -1, -1 },	/* 15: not used */
296 		{ -1, -1, -1, -1 },	/* 16: not used */
297 		{ -1, -1, -1, -1 },	/* 17: Core card(?) */
298 		{ 10, 10, 11, 11 },	/* 18: PCI Slot 1 */
299 		{ 10, 11, 11, 10 },	/* 19: PCI Slot 2 */
300 		{ 11, 11, 10, 10 },	/* 20: PCI Slot 3 */
301 		{ 11, 10, 10, 11 },	/* 21: PCI Slot 4 */
302 	};
303 	int buspin, device, irq;
304 #else	/* !YAMON_IRQ_MAP_BAD */
305 	int buspin;
306 #endif	/* !YAMON_IRQ_MAP_BAD */
307 
308 	buspin = pa->pa_intrpin;
309 
310 	if (buspin == 0) {
311 		/* No IRQ used. */
312 		return (1);
313 	}
314 
315 	if (buspin > 4) {
316 		printf("malta_pci_intr_map: bad interrupt pin %d\n", buspin);
317 		return (1);
318 	}
319 
320 #ifdef YAMON_IRQ_MAP_BAD
321 	pci_decompose_tag(pa->pa_pc, pa->pa_intrtag, NULL, &device, NULL);
322 
323 	if (device < 10 || device > 21) {
324 		printf("malta_pci_intr_map: bad device %d\n", device);
325 		return (1);
326 	}
327 
328 	irq = pciirqmap[device - 10][buspin - 1];
329 	if (irq == -1) {
330 		printf("malta_pci_intr_map: no mapping for device %d pin %d\n",
331 		    device, buspin);
332 		return (1);
333 	}
334 
335 	*ihp = irq;
336 #else	/* !YAMON_IRQ_MAP_BAD */
337 	*ihp = pa->pa_intrline;
338 #endif	/* !YAMON_IRQ_MAP_BAD */
339 	return (0);
340 }
341 
342 static const char *
343 malta_pci_intr_string(void *v, pci_intr_handle_t irq, char *buf, size_t len)
344 {
345 
346 	return isa_intr_string(pcib_ic, irq, buf, len);
347 }
348 
349 static const struct evcnt *
350 malta_pci_intr_evcnt(void *v, pci_intr_handle_t irq)
351 {
352 
353 	return (isa_intr_evcnt(pcib_ic, irq));
354 }
355 
356 static void *
357 malta_pci_intr_establish(void *v, pci_intr_handle_t irq, int level,
358     int (*func)(void *), void *arg)
359 {
360 
361 	return (isa_intr_establish(pcib_ic, irq, IST_LEVEL, level, func, arg));
362 }
363 
364 static void
365 malta_pci_intr_disestablish(void *v, void *arg)
366 {
367 
368 	return (isa_intr_disestablish(pcib_ic, arg));
369 }
370 
371 static void
372 malta_pci_conf_interrupt(void *v, int bus, int dev, int func, int swiz,
373     int *iline)
374 {
375 
376 	/*
377 	 * We actually don't need to do anything; everything is handled
378 	 * in pci_intr_map().
379 	 */
380 	*iline = 0;
381 }
382 
383 void *
384 malta_pciide_compat_intr_establish(void *v, device_t dev,
385     const struct pci_attach_args *pa, int chan, int (*func)(void *), void *arg)
386 {
387 	pci_chipset_tag_t pc = pa->pa_pc;
388 	void *cookie;
389 	int bus, irq;
390 	char buf[PCI_INTRSTR_LEN];
391 
392 	pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
393 
394 	/*
395 	 * If this isn't PCI bus #0, all bets are off.
396 	 */
397 	if (bus != 0)
398 		return (NULL);
399 
400 	irq = PCIIDE_COMPAT_IRQ(chan);
401 	cookie = isa_intr_establish(pcib_ic, irq, IST_EDGE, IPL_BIO, func, arg);
402 	if (cookie == NULL)
403 		return (NULL);
404 	printf("%s: %s channel interrupting at %s\n", device_xname(dev),
405 	    PCIIDE_CHANNEL_NAME(chan), malta_pci_intr_string(v, irq, buf, sizeof(buf)));
406 	return (cookie);
407 }
408